140e86b406756acee46d22af62dadf8350153ef9
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008-2010 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @item Copyright @copyright{} 2009-2010 David Brownell
27 @end itemize
28
29 @quotation
30 Permission is granted to copy, distribute and/or modify this document
31 under the terms of the GNU Free Documentation License, Version 1.2 or
32 any later version published by the Free Software Foundation; with no
33 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
34 Texts. A copy of the license is included in the section entitled ``GNU
35 Free Documentation License''.
36 @end quotation
37 @end copying
38
39 @titlepage
40 @titlefont{@emph{Open On-Chip Debugger:}}
41 @sp 1
42 @title OpenOCD User's Guide
43 @subtitle for release @value{VERSION}
44 @subtitle @value{UPDATED}
45
46 @page
47 @vskip 0pt plus 1filll
48 @insertcopying
49 @end titlepage
50
51 @summarycontents
52 @contents
53
54 @ifnottex
55 @node Top
56 @top OpenOCD User's Guide
57
58 @insertcopying
59 @end ifnottex
60
61 @menu
62 * About:: About OpenOCD
63 * Developers:: OpenOCD Developer Resources
64 * Debug Adapter Hardware:: Debug Adapter Hardware
65 * About Jim-Tcl:: About Jim-Tcl
66 * Running:: Running OpenOCD
67 * OpenOCD Project Setup:: OpenOCD Project Setup
68 * Config File Guidelines:: Config File Guidelines
69 * Daemon Configuration:: Daemon Configuration
70 * Debug Adapter Configuration:: Debug Adapter Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * Flash Programming:: Flash Programming
76 * PLD/FPGA Commands:: PLD/FPGA Commands
77 * General Commands:: General Commands
78 * Architecture and Core Commands:: Architecture and Core Commands
79 * JTAG Commands:: JTAG Commands
80 * Boundary Scan Commands:: Boundary Scan Commands
81 * Utility Commands:: Utility Commands
82 * TFTP:: TFTP
83 * GDB and OpenOCD:: Using GDB and OpenOCD
84 * Tcl Scripting API:: Tcl Scripting API
85 * FAQ:: Frequently Asked Questions
86 * Tcl Crash Course:: Tcl Crash Course
87 * License:: GNU Free Documentation License
88
89 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
90 @comment case issue with ``Index.html'' and ``index.html''
91 @comment Occurs when creating ``--html --no-split'' output
92 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
93 * OpenOCD Concept Index:: Concept Index
94 * Command and Driver Index:: Command and Driver Index
95 @end menu
96
97 @node About
98 @unnumbered About
99 @cindex about
100
101 OpenOCD was created by Dominic Rath as part of a 2005 diploma thesis written
102 at the University of Applied Sciences Augsburg (@uref{http://www.hs-augsburg.de}).
103 Since that time, the project has grown into an active open-source project,
104 supported by a diverse community of software and hardware developers from
105 around the world.
106
107 @section What is OpenOCD?
108 @cindex TAP
109 @cindex JTAG
110
111 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
112 in-system programming and boundary-scan testing for embedded target
113 devices.
114
115 It does so with the assistance of a @dfn{debug adapter}, which is
116 a small hardware module which helps provide the right kind of
117 electrical signaling to the target being debugged. These are
118 required since the debug host (on which OpenOCD runs) won't
119 usually have native support for such signaling, or the connector
120 needed to hook up to the target.
121
122 Such debug adapters support one or more @dfn{transport} protocols,
123 each of which involves different electrical signaling (and uses
124 different messaging protocols on top of that signaling). There
125 are many types of debug adapter, and little uniformity in what
126 they are called. (There are also product naming differences.)
127
128 These adapters are sometimes packaged as discrete dongles, which
129 may generically be called @dfn{hardware interface dongles}.
130 Some development boards also integrate them directly, which may
131 let the development board connect directly to the debug
132 host over USB (and sometimes also to power it over USB).
133
134 For example, a @dfn{JTAG Adapter} supports JTAG
135 signaling, and is used to communicate
136 with JTAG (IEEE 1149.1) compliant TAPs on your target board.
137 A @dfn{TAP} is a ``Test Access Port'', a module which processes
138 special instructions and data. TAPs are daisy-chained within and
139 between chips and boards. JTAG supports debugging and boundary
140 scan operations.
141
142 There are also @dfn{SWD Adapters} that support Serial Wire Debug (SWD)
143 signaling to communicate with some newer ARM cores, as well as debug
144 adapters which support both JTAG and SWD transports. SWD supports only
145 debugging, whereas JTAG also supports boundary scan operations.
146
147 For some chips, there are also @dfn{Programming Adapters} supporting
148 special transports used only to write code to flash memory, without
149 support for on-chip debugging or boundary scan.
150 (At this writing, OpenOCD does not support such non-debug adapters.)
151
152
153 @b{Dongles:} OpenOCD currently supports many types of hardware dongles:
154 USB-based, parallel port-based, and other standalone boxes that run
155 OpenOCD internally. @xref{Debug Adapter Hardware}.
156
157 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
158 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x), Cortex-M3
159 (Stellaris LM3, ST STM32 and Energy Micro EFM32) and Intel Quark (x10xx)
160 based cores to be debugged via the GDB protocol.
161
162 @b{Flash Programming:} Flash writing is supported for external
163 CFI-compatible NOR flashes (Intel and AMD/Spansion command set) and several
164 internal flashes (LPC1700, LPC1800, LPC2000, LPC4300, AT91SAM7, AT91SAM3U,
165 STR7x, STR9x, LM3, STM32x and EFM32). Preliminary support for various NAND flash
166 controllers (LPC3180, Orion, S3C24xx, more) is included.
167
168 @section OpenOCD Web Site
169
170 The OpenOCD web site provides the latest public news from the community:
171
172 @uref{http://openocd.org/}
173
174 @section Latest User's Guide:
175
176 The user's guide you are now reading may not be the latest one
177 available. A version for more recent code may be available.
178 Its HTML form is published regularly at:
179
180 @uref{http://openocd.org/doc/html/index.html}
181
182 PDF form is likewise published at:
183
184 @uref{http://openocd.org/doc/pdf/openocd.pdf}
185
186 @section OpenOCD User's Forum
187
188 There is an OpenOCD forum (phpBB) hosted by SparkFun,
189 which might be helpful to you. Note that if you want
190 anything to come to the attention of developers, you
191 should post it to the OpenOCD Developer Mailing List
192 instead of this forum.
193
194 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
195
196 @section OpenOCD User's Mailing List
197
198 The OpenOCD User Mailing List provides the primary means of
199 communication between users:
200
201 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-user}
202
203 @section OpenOCD IRC
204
205 Support can also be found on irc:
206 @uref{irc://irc.freenode.net/openocd}
207
208 @node Developers
209 @chapter OpenOCD Developer Resources
210 @cindex developers
211
212 If you are interested in improving the state of OpenOCD's debugging and
213 testing support, new contributions will be welcome. Motivated developers
214 can produce new target, flash or interface drivers, improve the
215 documentation, as well as more conventional bug fixes and enhancements.
216
217 The resources in this chapter are available for developers wishing to explore
218 or expand the OpenOCD source code.
219
220 @section OpenOCD Git Repository
221
222 During the 0.3.x release cycle, OpenOCD switched from Subversion to
223 a Git repository hosted at SourceForge. The repository URL is:
224
225 @uref{git://git.code.sf.net/p/openocd/code}
226
227 or via http
228
229 @uref{http://git.code.sf.net/p/openocd/code}
230
231 You may prefer to use a mirror and the HTTP protocol:
232
233 @uref{http://repo.or.cz/r/openocd.git}
234
235 With standard Git tools, use @command{git clone} to initialize
236 a local repository, and @command{git pull} to update it.
237 There are also gitweb pages letting you browse the repository
238 with a web browser, or download arbitrary snapshots without
239 needing a Git client:
240
241 @uref{http://repo.or.cz/w/openocd.git}
242
243 The @file{README} file contains the instructions for building the project
244 from the repository or a snapshot.
245
246 Developers that want to contribute patches to the OpenOCD system are
247 @b{strongly} encouraged to work against mainline.
248 Patches created against older versions may require additional
249 work from their submitter in order to be updated for newer releases.
250
251 @section Doxygen Developer Manual
252
253 During the 0.2.x release cycle, the OpenOCD project began
254 providing a Doxygen reference manual. This document contains more
255 technical information about the software internals, development
256 processes, and similar documentation:
257
258 @uref{http://openocd.org/doc/doxygen/html/index.html}
259
260 This document is a work-in-progress, but contributions would be welcome
261 to fill in the gaps. All of the source files are provided in-tree,
262 listed in the Doxyfile configuration at the top of the source tree.
263
264 @section Gerrit Review System
265
266 All changes in the OpenOCD Git repository go through the web-based Gerrit
267 Code Review System:
268
269 @uref{http://openocd.zylin.com/}
270
271 After a one-time registration and repository setup, anyone can push commits
272 from their local Git repository directly into Gerrit.
273 All users and developers are encouraged to review, test, discuss and vote
274 for changes in Gerrit. The feedback provides the basis for a maintainer to
275 eventually submit the change to the main Git repository.
276
277 The @file{HACKING} file, also available as the Patch Guide in the Doxygen
278 Developer Manual, contains basic information about how to connect a
279 repository to Gerrit, prepare and push patches. Patch authors are expected to
280 maintain their changes while they're in Gerrit, respond to feedback and if
281 necessary rework and push improved versions of the change.
282
283 @section OpenOCD Developer Mailing List
284
285 The OpenOCD Developer Mailing List provides the primary means of
286 communication between developers:
287
288 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-devel}
289
290 @section OpenOCD Bug Tracker
291
292 The OpenOCD Bug Tracker is hosted on SourceForge:
293
294 @uref{http://bugs.openocd.org/}
295
296
297 @node Debug Adapter Hardware
298 @chapter Debug Adapter Hardware
299 @cindex dongles
300 @cindex FTDI
301 @cindex wiggler
302 @cindex zy1000
303 @cindex printer port
304 @cindex USB Adapter
305 @cindex RTCK
306
307 Defined: @b{dongle}: A small device that plugs into a computer and serves as
308 an adapter .... [snip]
309
310 In the OpenOCD case, this generally refers to @b{a small adapter} that
311 attaches to your computer via USB or the parallel port. One
312 exception is the Ultimate Solutions ZY1000, packaged as a small box you
313 attach via an ethernet cable. The ZY1000 has the advantage that it does not
314 require any drivers to be installed on the developer PC. It also has
315 a built in web interface. It supports RTCK/RCLK or adaptive clocking
316 and has a built-in relay to power cycle targets remotely.
317
318
319 @section Choosing a Dongle
320
321 There are several things you should keep in mind when choosing a dongle.
322
323 @enumerate
324 @item @b{Transport} Does it support the kind of communication that you need?
325 OpenOCD focusses mostly on JTAG. Your version may also support
326 other ways to communicate with target devices.
327 @item @b{Voltage} What voltage is your target - 1.8, 2.8, 3.3, or 5V?
328 Does your dongle support it? You might need a level converter.
329 @item @b{Pinout} What pinout does your target board use?
330 Does your dongle support it? You may be able to use jumper
331 wires, or an "octopus" connector, to convert pinouts.
332 @item @b{Connection} Does your computer have the USB, parallel, or
333 Ethernet port needed?
334 @item @b{RTCK} Do you expect to use it with ARM chips and boards with
335 RTCK support (also known as ``adaptive clocking'')?
336 @end enumerate
337
338 @section Stand-alone JTAG Probe
339
340 The ZY1000 from Ultimate Solutions is technically not a dongle but a
341 stand-alone JTAG probe that, unlike most dongles, doesn't require any drivers
342 running on the developer's host computer.
343 Once installed on a network using DHCP or a static IP assignment, users can
344 access the ZY1000 probe locally or remotely from any host with access to the
345 IP address assigned to the probe.
346 The ZY1000 provides an intuitive web interface with direct access to the
347 OpenOCD debugger.
348 Users may also run a GDBSERVER directly on the ZY1000 to take full advantage
349 of GCC & GDB to debug any distribution of embedded Linux or NetBSD running on
350 the target.
351 The ZY1000 supports RTCK & RCLK or adaptive clocking and has a built-in relay
352 to power cycle the target remotely.
353
354 For more information, visit:
355
356 @b{ZY1000} See: @url{http://www.ultsol.com/index.php/component/content/article/8/210-zylin-zy1000-main}
357
358 @section USB FT2232 Based
359
360 There are many USB JTAG dongles on the market, many of them based
361 on a chip from ``Future Technology Devices International'' (FTDI)
362 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
363 See: @url{http://www.ftdichip.com} for more information.
364 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
365 chips started to become available in JTAG adapters. Around 2012, a new
366 variant appeared - FT232H - this is a single-channel version of FT2232H.
367 (Adapters using those high speed FT2232H or FT232H chips may support adaptive
368 clocking.)
369
370 The FT2232 chips are flexible enough to support some other
371 transport options, such as SWD or the SPI variants used to
372 program some chips. They have two communications channels,
373 and one can be used for a UART adapter at the same time the
374 other one is used to provide a debug adapter.
375
376 Also, some development boards integrate an FT2232 chip to serve as
377 a built-in low-cost debug adapter and USB-to-serial solution.
378
379 @itemize @bullet
380 @item @b{usbjtag}
381 @* Link @url{http://elk.informatik.fh-augsburg.de/hhweb/doc/openocd/usbjtag/usbjtag.html}
382 @item @b{jtagkey}
383 @* See: @url{http://www.amontec.com/jtagkey.shtml}
384 @item @b{jtagkey2}
385 @* See: @url{http://www.amontec.com/jtagkey2.shtml}
386 @item @b{oocdlink}
387 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
388 @item @b{signalyzer}
389 @* See: @url{http://www.signalyzer.com}
390 @item @b{Stellaris Eval Boards}
391 @* See: @url{http://www.ti.com} - The Stellaris eval boards
392 bundle FT2232-based JTAG and SWD support, which can be used to debug
393 the Stellaris chips. Using separate JTAG adapters is optional.
394 These boards can also be used in a "pass through" mode as JTAG adapters
395 to other target boards, disabling the Stellaris chip.
396 @item @b{TI/Luminary ICDI}
397 @* See: @url{http://www.ti.com} - TI/Luminary In-Circuit Debug
398 Interface (ICDI) Boards are included in Stellaris LM3S9B9x
399 Evaluation Kits. Like the non-detachable FT2232 support on the other
400 Stellaris eval boards, they can be used to debug other target boards.
401 @item @b{olimex-jtag}
402 @* See: @url{http://www.olimex.com}
403 @item @b{Flyswatter/Flyswatter2}
404 @* See: @url{http://www.tincantools.com}
405 @item @b{turtelizer2}
406 @* See:
407 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
408 @url{http://www.ethernut.de}
409 @item @b{comstick}
410 @* Link: @url{http://www.hitex.com/index.php?id=383}
411 @item @b{stm32stick}
412 @* Link @url{http://www.hitex.com/stm32-stick}
413 @item @b{axm0432_jtag}
414 @* Axiom AXM-0432 Link @url{http://www.axman.com} - NOTE: This JTAG does not appear
415 to be available anymore as of April 2012.
416 @item @b{cortino}
417 @* Link @url{http://www.hitex.com/index.php?id=cortino}
418 @item @b{dlp-usb1232h}
419 @* Link @url{http://www.dlpdesign.com/usb/usb1232h.shtml}
420 @item @b{digilent-hs1}
421 @* Link @url{http://www.digilentinc.com/Products/Detail.cfm?Prod=JTAG-HS1}
422 @item @b{opendous}
423 @* Link @url{http://code.google.com/p/opendous/wiki/JTAG} FT2232H-based
424 (OpenHardware).
425 @item @b{JTAG-lock-pick Tiny 2}
426 @* Link @url{http://www.distortec.com/jtag-lock-pick-tiny-2} FT232H-based
427
428 @item @b{GW16042}
429 @* Link: @url{http://shop.gateworks.com/index.php?route=product/product&path=70_80&product_id=64}
430 FT2232H-based
431
432 @end itemize
433 @section USB-JTAG / Altera USB-Blaster compatibles
434
435 These devices also show up as FTDI devices, but are not
436 protocol-compatible with the FT2232 devices. They are, however,
437 protocol-compatible among themselves. USB-JTAG devices typically consist
438 of a FT245 followed by a CPLD that understands a particular protocol,
439 or emulates this protocol using some other hardware.
440
441 They may appear under different USB VID/PID depending on the particular
442 product. The driver can be configured to search for any VID/PID pair
443 (see the section on driver commands).
444
445 @itemize
446 @item @b{USB-JTAG} Kolja Waschk's USB Blaster-compatible adapter
447 @* Link: @url{http://ixo-jtag.sourceforge.net/}
448 @item @b{Altera USB-Blaster}
449 @* Link: @url{http://www.altera.com/literature/ug/ug_usb_blstr.pdf}
450 @end itemize
451
452 @section USB JLINK based
453 There are several OEM versions of the Segger @b{JLINK} adapter. It is
454 an example of a micro controller based JTAG adapter, it uses an
455 AT91SAM764 internally.
456
457 @itemize @bullet
458 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
459 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
460 @item @b{SEGGER JLINK}
461 @* Link: @url{http://www.segger.com/jlink.html}
462 @item @b{IAR J-Link}
463 @* Link: @url{http://www.iar.com/en/products/hardware-debug-probes/iar-j-link/}
464 @end itemize
465
466 @section USB RLINK based
467 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer,
468 permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for
469 SWD and not JTAG, thus not supported.
470
471 @itemize @bullet
472 @item @b{Raisonance RLink}
473 @* Link: @url{http://www.mcu-raisonance.com/~rlink-debugger-programmer__@/microcontrollers__tool~tool__T018:4cn9ziz4bnx6.html}
474 @item @b{STM32 Primer}
475 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
476 @item @b{STM32 Primer2}
477 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
478 @end itemize
479
480 @section USB ST-LINK based
481 ST Micro has an adapter called @b{ST-LINK}.
482 They only work with ST Micro chips, notably STM32 and STM8.
483
484 @itemize @bullet
485 @item @b{ST-LINK}
486 @* This is available standalone and as part of some kits, eg. STM32VLDISCOVERY.
487 @* Link: @url{http://www.st.com/internet/evalboard/product/219866.jsp}
488 @item @b{ST-LINK/V2}
489 @* This is available standalone and as part of some kits, eg. STM32F4DISCOVERY.
490 @* Link: @url{http://www.st.com/internet/evalboard/product/251168.jsp}
491 @end itemize
492
493 For info the original ST-LINK enumerates using the mass storage usb class; however,
494 its implementation is completely broken. The result is this causes issues under Linux.
495 The simplest solution is to get Linux to ignore the ST-LINK using one of the following methods:
496 @itemize @bullet
497 @item modprobe -r usb-storage && modprobe usb-storage quirks=483:3744:i
498 @item add "options usb-storage quirks=483:3744:i" to /etc/modprobe.conf
499 @end itemize
500
501 @section USB TI/Stellaris ICDI based
502 Texas Instruments has an adapter called @b{ICDI}.
503 It is not to be confused with the FTDI based adapters that were originally fitted to their
504 evaluation boards. This is the adapter fitted to the Stellaris LaunchPad.
505
506 @section USB CMSIS-DAP based
507 ARM has released a interface standard called CMSIS-DAP that simplifies connecting
508 debuggers to ARM Cortex based targets @url{http://www.keil.com/support/man/docs/dapdebug/dapdebug_introduction.htm}.
509
510 @section USB Other
511 @itemize @bullet
512 @item @b{USBprog}
513 @* Link: @url{http://shop.embedded-projects.net/} - which uses an Atmel MEGA32 and a UBN9604
514
515 @item @b{USB - Presto}
516 @* Link: @url{http://tools.asix.net/prg_presto.htm}
517
518 @item @b{Versaloon-Link}
519 @* Link: @url{http://www.versaloon.com}
520
521 @item @b{ARM-JTAG-EW}
522 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
523
524 @item @b{Buspirate}
525 @* Link: @url{http://dangerousprototypes.com/bus-pirate-manual/}
526
527 @item @b{opendous}
528 @* Link: @url{http://code.google.com/p/opendous-jtag/} - which uses an AT90USB162
529
530 @item @b{estick}
531 @* Link: @url{http://code.google.com/p/estick-jtag/}
532
533 @item @b{Keil ULINK v1}
534 @* Link: @url{http://www.keil.com/ulink1/}
535 @end itemize
536
537 @section IBM PC Parallel Printer Port Based
538
539 The two well-known ``JTAG Parallel Ports'' cables are the Xilinx DLC5
540 and the Macraigor Wiggler. There are many clones and variations of
541 these on the market.
542
543 Note that parallel ports are becoming much less common, so if you
544 have the choice you should probably avoid these adapters in favor
545 of USB-based ones.
546
547 @itemize @bullet
548
549 @item @b{Wiggler} - There are many clones of this.
550 @* Link: @url{http://www.macraigor.com/wiggler.htm}
551
552 @item @b{DLC5} - From XILINX - There are many clones of this
553 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
554 produced, PDF schematics are easily found and it is easy to make.
555
556 @item @b{Amontec - JTAG Accelerator}
557 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
558
559 @item @b{Wiggler2}
560 @* Link: @url{http://www.ccac.rwth-aachen.de/~michaels/index.php/hardware/armjtag}
561
562 @item @b{Wiggler_ntrst_inverted}
563 @* Yet another variation - See the source code, src/jtag/parport.c
564
565 @item @b{old_amt_wiggler}
566 @* Unknown - probably not on the market today
567
568 @item @b{arm-jtag}
569 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
570
571 @item @b{chameleon}
572 @* Link: @url{http://www.amontec.com/chameleon.shtml}
573
574 @item @b{Triton}
575 @* Unknown.
576
577 @item @b{Lattice}
578 @* ispDownload from Lattice Semiconductor
579 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
580
581 @item @b{flashlink}
582 @* From ST Microsystems;
583 @* Link: @url{http://www.st.com/internet/com/TECHNICAL_RESOURCES/TECHNICAL_LITERATURE/DATA_BRIEF/DM00039500.pdf}
584
585 @end itemize
586
587 @section Other...
588 @itemize @bullet
589
590 @item @b{ep93xx}
591 @* An EP93xx based Linux machine using the GPIO pins directly.
592
593 @item @b{at91rm9200}
594 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
595
596 @item @b{bcm2835gpio}
597 @* A BCM2835-based board (e.g. Raspberry Pi) using the GPIO pins of the expansion header.
598
599 @item @b{jtag_vpi}
600 @* A JTAG driver acting as a client for the JTAG VPI server interface.
601 @* Link: @url{http://github.com/fjullien/jtag_vpi}
602
603 @end itemize
604
605 @node About Jim-Tcl
606 @chapter About Jim-Tcl
607 @cindex Jim-Tcl
608 @cindex tcl
609
610 OpenOCD uses a small ``Tcl Interpreter'' known as Jim-Tcl.
611 This programming language provides a simple and extensible
612 command interpreter.
613
614 All commands presented in this Guide are extensions to Jim-Tcl.
615 You can use them as simple commands, without needing to learn
616 much of anything about Tcl.
617 Alternatively, you can write Tcl programs with them.
618
619 You can learn more about Jim at its website, @url{http://jim.tcl.tk}.
620 There is an active and responsive community, get on the mailing list
621 if you have any questions. Jim-Tcl maintainers also lurk on the
622 OpenOCD mailing list.
623
624 @itemize @bullet
625 @item @b{Jim vs. Tcl}
626 @* Jim-Tcl is a stripped down version of the well known Tcl language,
627 which can be found here: @url{http://www.tcl.tk}. Jim-Tcl has far
628 fewer features. Jim-Tcl is several dozens of .C files and .H files and
629 implements the basic Tcl command set. In contrast: Tcl 8.6 is a
630 4.2 MB .zip file containing 1540 files.
631
632 @item @b{Missing Features}
633 @* Our practice has been: Add/clone the real Tcl feature if/when
634 needed. We welcome Jim-Tcl improvements, not bloat. Also there
635 are a large number of optional Jim-Tcl features that are not
636 enabled in OpenOCD.
637
638 @item @b{Scripts}
639 @* OpenOCD configuration scripts are Jim-Tcl Scripts. OpenOCD's
640 command interpreter today is a mixture of (newer)
641 Jim-Tcl commands, and the (older) original command interpreter.
642
643 @item @b{Commands}
644 @* At the OpenOCD telnet command line (or via the GDB monitor command) one
645 can type a Tcl for() loop, set variables, etc.
646 Some of the commands documented in this guide are implemented
647 as Tcl scripts, from a @file{startup.tcl} file internal to the server.
648
649 @item @b{Historical Note}
650 @* Jim-Tcl was introduced to OpenOCD in spring 2008. Fall 2010,
651 before OpenOCD 0.5 release, OpenOCD switched to using Jim-Tcl
652 as a Git submodule, which greatly simplified upgrading Jim-Tcl
653 to benefit from new features and bugfixes in Jim-Tcl.
654
655 @item @b{Need a crash course in Tcl?}
656 @*@xref{Tcl Crash Course}.
657 @end itemize
658
659 @node Running
660 @chapter Running
661 @cindex command line options
662 @cindex logfile
663 @cindex directory search
664
665 Properly installing OpenOCD sets up your operating system to grant it access
666 to the debug adapters. On Linux, this usually involves installing a file
667 in @file{/etc/udev/rules.d,} so OpenOCD has permissions. An example rules file
668 that works for many common adapters is shipped with OpenOCD in the
669 @file{contrib} directory. MS-Windows needs
670 complex and confusing driver configuration for every peripheral. Such issues
671 are unique to each operating system, and are not detailed in this User's Guide.
672
673 Then later you will invoke the OpenOCD server, with various options to
674 tell it how each debug session should work.
675 The @option{--help} option shows:
676 @verbatim
677 bash$ openocd --help
678
679 --help | -h display this help
680 --version | -v display OpenOCD version
681 --file | -f use configuration file <name>
682 --search | -s dir to search for config files and scripts
683 --debug | -d set debug level <0-3>
684 --log_output | -l redirect log output to file <name>
685 --command | -c run <command>
686 @end verbatim
687
688 If you don't give any @option{-f} or @option{-c} options,
689 OpenOCD tries to read the configuration file @file{openocd.cfg}.
690 To specify one or more different
691 configuration files, use @option{-f} options. For example:
692
693 @example
694 openocd -f config1.cfg -f config2.cfg -f config3.cfg
695 @end example
696
697 Configuration files and scripts are searched for in
698 @enumerate
699 @item the current directory,
700 @item any search dir specified on the command line using the @option{-s} option,
701 @item any search dir specified using the @command{add_script_search_dir} command,
702 @item @file{$HOME/.openocd} (not on Windows),
703 @item the site wide script library @file{$pkgdatadir/site} and
704 @item the OpenOCD-supplied script library @file{$pkgdatadir/scripts}.
705 @end enumerate
706 The first found file with a matching file name will be used.
707
708 @quotation Note
709 Don't try to use configuration script names or paths which
710 include the "#" character. That character begins Tcl comments.
711 @end quotation
712
713 @section Simple setup, no customization
714
715 In the best case, you can use two scripts from one of the script
716 libraries, hook up your JTAG adapter, and start the server ... and
717 your JTAG setup will just work "out of the box". Always try to
718 start by reusing those scripts, but assume you'll need more
719 customization even if this works. @xref{OpenOCD Project Setup}.
720
721 If you find a script for your JTAG adapter, and for your board or
722 target, you may be able to hook up your JTAG adapter then start
723 the server with some variation of one of the following:
724
725 @example
726 openocd -f interface/ADAPTER.cfg -f board/MYBOARD.cfg
727 openocd -f interface/ftdi/ADAPTER.cfg -f board/MYBOARD.cfg
728 @end example
729
730 You might also need to configure which reset signals are present,
731 using @option{-c 'reset_config trst_and_srst'} or something similar.
732 If all goes well you'll see output something like
733
734 @example
735 Open On-Chip Debugger 0.4.0 (2010-01-14-15:06)
736 For bug reports, read
737 http://openocd.org/doc/doxygen/bugs.html
738 Info : JTAG tap: lm3s.cpu tap/device found: 0x3ba00477
739 (mfg: 0x23b, part: 0xba00, ver: 0x3)
740 @end example
741
742 Seeing that "tap/device found" message, and no warnings, means
743 the JTAG communication is working. That's a key milestone, but
744 you'll probably need more project-specific setup.
745
746 @section What OpenOCD does as it starts
747
748 OpenOCD starts by processing the configuration commands provided
749 on the command line or, if there were no @option{-c command} or
750 @option{-f file.cfg} options given, in @file{openocd.cfg}.
751 @xref{configurationstage,,Configuration Stage}.
752 At the end of the configuration stage it verifies the JTAG scan
753 chain defined using those commands; your configuration should
754 ensure that this always succeeds.
755 Normally, OpenOCD then starts running as a daemon.
756 Alternatively, commands may be used to terminate the configuration
757 stage early, perform work (such as updating some flash memory),
758 and then shut down without acting as a daemon.
759
760 Once OpenOCD starts running as a daemon, it waits for connections from
761 clients (Telnet, GDB, Other) and processes the commands issued through
762 those channels.
763
764 If you are having problems, you can enable internal debug messages via
765 the @option{-d} option.
766
767 Also it is possible to interleave Jim-Tcl commands w/config scripts using the
768 @option{-c} command line switch.
769
770 To enable debug output (when reporting problems or working on OpenOCD
771 itself), use the @option{-d} command line switch. This sets the
772 @option{debug_level} to "3", outputting the most information,
773 including debug messages. The default setting is "2", outputting only
774 informational messages, warnings and errors. You can also change this
775 setting from within a telnet or gdb session using @command{debug_level<n>}
776 (@pxref{debuglevel,,debug_level}).
777
778 You can redirect all output from the daemon to a file using the
779 @option{-l <logfile>} switch.
780
781 Note! OpenOCD will launch the GDB & telnet server even if it can not
782 establish a connection with the target. In general, it is possible for
783 the JTAG controller to be unresponsive until the target is set up
784 correctly via e.g. GDB monitor commands in a GDB init script.
785
786 @node OpenOCD Project Setup
787 @chapter OpenOCD Project Setup
788
789 To use OpenOCD with your development projects, you need to do more than
790 just connect the JTAG adapter hardware (dongle) to your development board
791 and start the OpenOCD server.
792 You also need to configure your OpenOCD server so that it knows
793 about your adapter and board, and helps your work.
794 You may also want to connect OpenOCD to GDB, possibly
795 using Eclipse or some other GUI.
796
797 @section Hooking up the JTAG Adapter
798
799 Today's most common case is a dongle with a JTAG cable on one side
800 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
801 and a USB cable on the other.
802 Instead of USB, some cables use Ethernet;
803 older ones may use a PC parallel port, or even a serial port.
804
805 @enumerate
806 @item @emph{Start with power to your target board turned off},
807 and nothing connected to your JTAG adapter.
808 If you're particularly paranoid, unplug power to the board.
809 It's important to have the ground signal properly set up,
810 unless you are using a JTAG adapter which provides
811 galvanic isolation between the target board and the
812 debugging host.
813
814 @item @emph{Be sure it's the right kind of JTAG connector.}
815 If your dongle has a 20-pin ARM connector, you need some kind
816 of adapter (or octopus, see below) to hook it up to
817 boards using 14-pin or 10-pin connectors ... or to 20-pin
818 connectors which don't use ARM's pinout.
819
820 In the same vein, make sure the voltage levels are compatible.
821 Not all JTAG adapters have the level shifters needed to work
822 with 1.2 Volt boards.
823
824 @item @emph{Be certain the cable is properly oriented} or you might
825 damage your board. In most cases there are only two possible
826 ways to connect the cable.
827 Connect the JTAG cable from your adapter to the board.
828 Be sure it's firmly connected.
829
830 In the best case, the connector is keyed to physically
831 prevent you from inserting it wrong.
832 This is most often done using a slot on the board's male connector
833 housing, which must match a key on the JTAG cable's female connector.
834 If there's no housing, then you must look carefully and
835 make sure pin 1 on the cable hooks up to pin 1 on the board.
836 Ribbon cables are frequently all grey except for a wire on one
837 edge, which is red. The red wire is pin 1.
838
839 Sometimes dongles provide cables where one end is an ``octopus'' of
840 color coded single-wire connectors, instead of a connector block.
841 These are great when converting from one JTAG pinout to another,
842 but are tedious to set up.
843 Use these with connector pinout diagrams to help you match up the
844 adapter signals to the right board pins.
845
846 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
847 A USB, parallel, or serial port connector will go to the host which
848 you are using to run OpenOCD.
849 For Ethernet, consult the documentation and your network administrator.
850
851 For USB-based JTAG adapters you have an easy sanity check at this point:
852 does the host operating system see the JTAG adapter? If you're running
853 Linux, try the @command{lsusb} command. If that host is an
854 MS-Windows host, you'll need to install a driver before OpenOCD works.
855
856 @item @emph{Connect the adapter's power supply, if needed.}
857 This step is primarily for non-USB adapters,
858 but sometimes USB adapters need extra power.
859
860 @item @emph{Power up the target board.}
861 Unless you just let the magic smoke escape,
862 you're now ready to set up the OpenOCD server
863 so you can use JTAG to work with that board.
864
865 @end enumerate
866
867 Talk with the OpenOCD server using
868 telnet (@code{telnet localhost 4444} on many systems) or GDB.
869 @xref{GDB and OpenOCD}.
870
871 @section Project Directory
872
873 There are many ways you can configure OpenOCD and start it up.
874
875 A simple way to organize them all involves keeping a
876 single directory for your work with a given board.
877 When you start OpenOCD from that directory,
878 it searches there first for configuration files, scripts,
879 files accessed through semihosting,
880 and for code you upload to the target board.
881 It is also the natural place to write files,
882 such as log files and data you download from the board.
883
884 @section Configuration Basics
885
886 There are two basic ways of configuring OpenOCD, and
887 a variety of ways you can mix them.
888 Think of the difference as just being how you start the server:
889
890 @itemize
891 @item Many @option{-f file} or @option{-c command} options on the command line
892 @item No options, but a @dfn{user config file}
893 in the current directory named @file{openocd.cfg}
894 @end itemize
895
896 Here is an example @file{openocd.cfg} file for a setup
897 using a Signalyzer FT2232-based JTAG adapter to talk to
898 a board with an Atmel AT91SAM7X256 microcontroller:
899
900 @example
901 source [find interface/signalyzer.cfg]
902
903 # GDB can also flash my flash!
904 gdb_memory_map enable
905 gdb_flash_program enable
906
907 source [find target/sam7x256.cfg]
908 @end example
909
910 Here is the command line equivalent of that configuration:
911
912 @example
913 openocd -f interface/signalyzer.cfg \
914 -c "gdb_memory_map enable" \
915 -c "gdb_flash_program enable" \
916 -f target/sam7x256.cfg
917 @end example
918
919 You could wrap such long command lines in shell scripts,
920 each supporting a different development task.
921 One might re-flash the board with a specific firmware version.
922 Another might set up a particular debugging or run-time environment.
923
924 @quotation Important
925 At this writing (October 2009) the command line method has
926 problems with how it treats variables.
927 For example, after @option{-c "set VAR value"}, or doing the
928 same in a script, the variable @var{VAR} will have no value
929 that can be tested in a later script.
930 @end quotation
931
932 Here we will focus on the simpler solution: one user config
933 file, including basic configuration plus any TCL procedures
934 to simplify your work.
935
936 @section User Config Files
937 @cindex config file, user
938 @cindex user config file
939 @cindex config file, overview
940
941 A user configuration file ties together all the parts of a project
942 in one place.
943 One of the following will match your situation best:
944
945 @itemize
946 @item Ideally almost everything comes from configuration files
947 provided by someone else.
948 For example, OpenOCD distributes a @file{scripts} directory
949 (probably in @file{/usr/share/openocd/scripts} on Linux).
950 Board and tool vendors can provide these too, as can individual
951 user sites; the @option{-s} command line option lets you say
952 where to find these files. (@xref{Running}.)
953 The AT91SAM7X256 example above works this way.
954
955 Three main types of non-user configuration file each have their
956 own subdirectory in the @file{scripts} directory:
957
958 @enumerate
959 @item @b{interface} -- one for each different debug adapter;
960 @item @b{board} -- one for each different board
961 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
962 @end enumerate
963
964 Best case: include just two files, and they handle everything else.
965 The first is an interface config file.
966 The second is board-specific, and it sets up the JTAG TAPs and
967 their GDB targets (by deferring to some @file{target.cfg} file),
968 declares all flash memory, and leaves you nothing to do except
969 meet your deadline:
970
971 @example
972 source [find interface/olimex-jtag-tiny.cfg]
973 source [find board/csb337.cfg]
974 @end example
975
976 Boards with a single microcontroller often won't need more
977 than the target config file, as in the AT91SAM7X256 example.
978 That's because there is no external memory (flash, DDR RAM), and
979 the board differences are encapsulated by application code.
980
981 @item Maybe you don't know yet what your board looks like to JTAG.
982 Once you know the @file{interface.cfg} file to use, you may
983 need help from OpenOCD to discover what's on the board.
984 Once you find the JTAG TAPs, you can just search for appropriate
985 target and board
986 configuration files ... or write your own, from the bottom up.
987 @xref{autoprobing,,Autoprobing}.
988
989 @item You can often reuse some standard config files but
990 need to write a few new ones, probably a @file{board.cfg} file.
991 You will be using commands described later in this User's Guide,
992 and working with the guidelines in the next chapter.
993
994 For example, there may be configuration files for your JTAG adapter
995 and target chip, but you need a new board-specific config file
996 giving access to your particular flash chips.
997 Or you might need to write another target chip configuration file
998 for a new chip built around the Cortex M3 core.
999
1000 @quotation Note
1001 When you write new configuration files, please submit
1002 them for inclusion in the next OpenOCD release.
1003 For example, a @file{board/newboard.cfg} file will help the
1004 next users of that board, and a @file{target/newcpu.cfg}
1005 will help support users of any board using that chip.
1006 @end quotation
1007
1008 @item
1009 You may may need to write some C code.
1010 It may be as simple as supporting a new FT2232 or parport
1011 based adapter; a bit more involved, like a NAND or NOR flash
1012 controller driver; or a big piece of work like supporting
1013 a new chip architecture.
1014 @end itemize
1015
1016 Reuse the existing config files when you can.
1017 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
1018 You may find a board configuration that's a good example to follow.
1019
1020 When you write config files, separate the reusable parts
1021 (things every user of that interface, chip, or board needs)
1022 from ones specific to your environment and debugging approach.
1023 @itemize
1024
1025 @item
1026 For example, a @code{gdb-attach} event handler that invokes
1027 the @command{reset init} command will interfere with debugging
1028 early boot code, which performs some of the same actions
1029 that the @code{reset-init} event handler does.
1030
1031 @item
1032 Likewise, the @command{arm9 vector_catch} command (or
1033 @cindex vector_catch
1034 its siblings @command{xscale vector_catch}
1035 and @command{cortex_m vector_catch}) can be a timesaver
1036 during some debug sessions, but don't make everyone use that either.
1037 Keep those kinds of debugging aids in your user config file,
1038 along with messaging and tracing setup.
1039 (@xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.)
1040
1041 @item
1042 You might need to override some defaults.
1043 For example, you might need to move, shrink, or back up the target's
1044 work area if your application needs much SRAM.
1045
1046 @item
1047 TCP/IP port configuration is another example of something which
1048 is environment-specific, and should only appear in
1049 a user config file. @xref{tcpipports,,TCP/IP Ports}.
1050 @end itemize
1051
1052 @section Project-Specific Utilities
1053
1054 A few project-specific utility
1055 routines may well speed up your work.
1056 Write them, and keep them in your project's user config file.
1057
1058 For example, if you are making a boot loader work on a
1059 board, it's nice to be able to debug the ``after it's
1060 loaded to RAM'' parts separately from the finicky early
1061 code which sets up the DDR RAM controller and clocks.
1062 A script like this one, or a more GDB-aware sibling,
1063 may help:
1064
1065 @example
1066 proc ramboot @{ @} @{
1067 # Reset, running the target's "reset-init" scripts
1068 # to initialize clocks and the DDR RAM controller.
1069 # Leave the CPU halted.
1070 reset init
1071
1072 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
1073 load_image u-boot.bin 0x20000000
1074
1075 # Start running.
1076 resume 0x20000000
1077 @}
1078 @end example
1079
1080 Then once that code is working you will need to make it
1081 boot from NOR flash; a different utility would help.
1082 Alternatively, some developers write to flash using GDB.
1083 (You might use a similar script if you're working with a flash
1084 based microcontroller application instead of a boot loader.)
1085
1086 @example
1087 proc newboot @{ @} @{
1088 # Reset, leaving the CPU halted. The "reset-init" event
1089 # proc gives faster access to the CPU and to NOR flash;
1090 # "reset halt" would be slower.
1091 reset init
1092
1093 # Write standard version of U-Boot into the first two
1094 # sectors of NOR flash ... the standard version should
1095 # do the same lowlevel init as "reset-init".
1096 flash protect 0 0 1 off
1097 flash erase_sector 0 0 1
1098 flash write_bank 0 u-boot.bin 0x0
1099 flash protect 0 0 1 on
1100
1101 # Reboot from scratch using that new boot loader.
1102 reset run
1103 @}
1104 @end example
1105
1106 You may need more complicated utility procedures when booting
1107 from NAND.
1108 That often involves an extra bootloader stage,
1109 running from on-chip SRAM to perform DDR RAM setup so it can load
1110 the main bootloader code (which won't fit into that SRAM).
1111
1112 Other helper scripts might be used to write production system images,
1113 involving considerably more than just a three stage bootloader.
1114
1115 @section Target Software Changes
1116
1117 Sometimes you may want to make some small changes to the software
1118 you're developing, to help make JTAG debugging work better.
1119 For example, in C or assembly language code you might
1120 use @code{#ifdef JTAG_DEBUG} (or its converse) around code
1121 handling issues like:
1122
1123 @itemize @bullet
1124
1125 @item @b{Watchdog Timers}...
1126 Watchog timers are typically used to automatically reset systems if
1127 some application task doesn't periodically reset the timer. (The
1128 assumption is that the system has locked up if the task can't run.)
1129 When a JTAG debugger halts the system, that task won't be able to run
1130 and reset the timer ... potentially causing resets in the middle of
1131 your debug sessions.
1132
1133 It's rarely a good idea to disable such watchdogs, since their usage
1134 needs to be debugged just like all other parts of your firmware.
1135 That might however be your only option.
1136
1137 Look instead for chip-specific ways to stop the watchdog from counting
1138 while the system is in a debug halt state. It may be simplest to set
1139 that non-counting mode in your debugger startup scripts. You may however
1140 need a different approach when, for example, a motor could be physically
1141 damaged by firmware remaining inactive in a debug halt state. That might
1142 involve a type of firmware mode where that "non-counting" mode is disabled
1143 at the beginning then re-enabled at the end; a watchdog reset might fire
1144 and complicate the debug session, but hardware (or people) would be
1145 protected.@footnote{Note that many systems support a "monitor mode" debug
1146 that is a somewhat cleaner way to address such issues. You can think of
1147 it as only halting part of the system, maybe just one task,
1148 instead of the whole thing.
1149 At this writing, January 2010, OpenOCD based debugging does not support
1150 monitor mode debug, only "halt mode" debug.}
1151
1152 @item @b{ARM Semihosting}...
1153 @cindex ARM semihosting
1154 When linked with a special runtime library provided with many
1155 toolchains@footnote{See chapter 8 "Semihosting" in
1156 @uref{http://infocenter.arm.com/help/topic/com.arm.doc.dui0203i/DUI0203I_rvct_developer_guide.pdf,
1157 ARM DUI 0203I}, the "RealView Compilation Tools Developer Guide".
1158 The CodeSourcery EABI toolchain also includes a semihosting library.},
1159 your target code can use I/O facilities on the debug host. That library
1160 provides a small set of system calls which are handled by OpenOCD.
1161 It can let the debugger provide your system console and a file system,
1162 helping with early debugging or providing a more capable environment
1163 for sometimes-complex tasks like installing system firmware onto
1164 NAND or SPI flash.
1165
1166 @item @b{ARM Wait-For-Interrupt}...
1167 Many ARM chips synchronize the JTAG clock using the core clock.
1168 Low power states which stop that core clock thus prevent JTAG access.
1169 Idle loops in tasking environments often enter those low power states
1170 via the @code{WFI} instruction (or its coprocessor equivalent, before ARMv7).
1171
1172 You may want to @emph{disable that instruction} in source code,
1173 or otherwise prevent using that state,
1174 to ensure you can get JTAG access at any time.@footnote{As a more
1175 polite alternative, some processors have special debug-oriented
1176 registers which can be used to change various features including
1177 how the low power states are clocked while debugging.
1178 The STM32 DBGMCU_CR register is an example; at the cost of extra
1179 power consumption, JTAG can be used during low power states.}
1180 For example, the OpenOCD @command{halt} command may not
1181 work for an idle processor otherwise.
1182
1183 @item @b{Delay after reset}...
1184 Not all chips have good support for debugger access
1185 right after reset; many LPC2xxx chips have issues here.
1186 Similarly, applications that reconfigure pins used for
1187 JTAG access as they start will also block debugger access.
1188
1189 To work with boards like this, @emph{enable a short delay loop}
1190 the first thing after reset, before "real" startup activities.
1191 For example, one second's delay is usually more than enough
1192 time for a JTAG debugger to attach, so that
1193 early code execution can be debugged
1194 or firmware can be replaced.
1195
1196 @item @b{Debug Communications Channel (DCC)}...
1197 Some processors include mechanisms to send messages over JTAG.
1198 Many ARM cores support these, as do some cores from other vendors.
1199 (OpenOCD may be able to use this DCC internally, speeding up some
1200 operations like writing to memory.)
1201
1202 Your application may want to deliver various debugging messages
1203 over JTAG, by @emph{linking with a small library of code}
1204 provided with OpenOCD and using the utilities there to send
1205 various kinds of message.
1206 @xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.
1207
1208 @end itemize
1209
1210 @section Target Hardware Setup
1211
1212 Chip vendors often provide software development boards which
1213 are highly configurable, so that they can support all options
1214 that product boards may require. @emph{Make sure that any
1215 jumpers or switches match the system configuration you are
1216 working with.}
1217
1218 Common issues include:
1219
1220 @itemize @bullet
1221
1222 @item @b{JTAG setup} ...
1223 Boards may support more than one JTAG configuration.
1224 Examples include jumpers controlling pullups versus pulldowns
1225 on the nTRST and/or nSRST signals, and choice of connectors
1226 (e.g. which of two headers on the base board,
1227 or one from a daughtercard).
1228 For some Texas Instruments boards, you may need to jumper the
1229 EMU0 and EMU1 signals (which OpenOCD won't currently control).
1230
1231 @item @b{Boot Modes} ...
1232 Complex chips often support multiple boot modes, controlled
1233 by external jumpers. Make sure this is set up correctly.
1234 For example many i.MX boards from NXP need to be jumpered
1235 to "ATX mode" to start booting using the on-chip ROM, when
1236 using second stage bootloader code stored in a NAND flash chip.
1237
1238 Such explicit configuration is common, and not limited to
1239 booting from NAND. You might also need to set jumpers to
1240 start booting using code loaded from an MMC/SD card; external
1241 SPI flash; Ethernet, UART, or USB links; NOR flash; OneNAND
1242 flash; some external host; or various other sources.
1243
1244
1245 @item @b{Memory Addressing} ...
1246 Boards which support multiple boot modes may also have jumpers
1247 to configure memory addressing. One board, for example, jumpers
1248 external chipselect 0 (used for booting) to address either
1249 a large SRAM (which must be pre-loaded via JTAG), NOR flash,
1250 or NAND flash. When it's jumpered to address NAND flash, that
1251 board must also be told to start booting from on-chip ROM.
1252
1253 Your @file{board.cfg} file may also need to be told this jumper
1254 configuration, so that it can know whether to declare NOR flash
1255 using @command{flash bank} or instead declare NAND flash with
1256 @command{nand device}; and likewise which probe to perform in
1257 its @code{reset-init} handler.
1258
1259 A closely related issue is bus width. Jumpers might need to
1260 distinguish between 8 bit or 16 bit bus access for the flash
1261 used to start booting.
1262
1263 @item @b{Peripheral Access} ...
1264 Development boards generally provide access to every peripheral
1265 on the chip, sometimes in multiple modes (such as by providing
1266 multiple audio codec chips).
1267 This interacts with software
1268 configuration of pin multiplexing, where for example a
1269 given pin may be routed either to the MMC/SD controller
1270 or the GPIO controller. It also often interacts with
1271 configuration jumpers. One jumper may be used to route
1272 signals to an MMC/SD card slot or an expansion bus (which
1273 might in turn affect booting); others might control which
1274 audio or video codecs are used.
1275
1276 @end itemize
1277
1278 Plus you should of course have @code{reset-init} event handlers
1279 which set up the hardware to match that jumper configuration.
1280 That includes in particular any oscillator or PLL used to clock
1281 the CPU, and any memory controllers needed to access external
1282 memory and peripherals. Without such handlers, you won't be
1283 able to access those resources without working target firmware
1284 which can do that setup ... this can be awkward when you're
1285 trying to debug that target firmware. Even if there's a ROM
1286 bootloader which handles a few issues, it rarely provides full
1287 access to all board-specific capabilities.
1288
1289
1290 @node Config File Guidelines
1291 @chapter Config File Guidelines
1292
1293 This chapter is aimed at any user who needs to write a config file,
1294 including developers and integrators of OpenOCD and any user who
1295 needs to get a new board working smoothly.
1296 It provides guidelines for creating those files.
1297
1298 You should find the following directories under
1299 @t{$(INSTALLDIR)/scripts}, with config files maintained upstream. Use
1300 them as-is where you can; or as models for new files.
1301 @itemize @bullet
1302 @item @file{interface} ...
1303 These are for debug adapters. Files that specify configuration to use
1304 specific JTAG, SWD and other adapters go here.
1305 @item @file{board} ...
1306 Think Circuit Board, PWA, PCB, they go by many names. Board files
1307 contain initialization items that are specific to a board.
1308
1309 They reuse target configuration files, since the same
1310 microprocessor chips are used on many boards,
1311 but support for external parts varies widely. For
1312 example, the SDRAM initialization sequence for the board, or the type
1313 of external flash and what address it uses. Any initialization
1314 sequence to enable that external flash or SDRAM should be found in the
1315 board file. Boards may also contain multiple targets: two CPUs; or
1316 a CPU and an FPGA.
1317 @item @file{target} ...
1318 Think chip. The ``target'' directory represents the JTAG TAPs
1319 on a chip
1320 which OpenOCD should control, not a board. Two common types of targets
1321 are ARM chips and FPGA or CPLD chips.
1322 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
1323 the target config file defines all of them.
1324 @item @emph{more} ... browse for other library files which may be useful.
1325 For example, there are various generic and CPU-specific utilities.
1326 @end itemize
1327
1328 The @file{openocd.cfg} user config
1329 file may override features in any of the above files by
1330 setting variables before sourcing the target file, or by adding
1331 commands specific to their situation.
1332
1333 @section Interface Config Files
1334
1335 The user config file
1336 should be able to source one of these files with a command like this:
1337
1338 @example
1339 source [find interface/FOOBAR.cfg]
1340 @end example
1341
1342 A preconfigured interface file should exist for every debug adapter
1343 in use today with OpenOCD.
1344 That said, perhaps some of these config files
1345 have only been used by the developer who created it.
1346
1347 A separate chapter gives information about how to set these up.
1348 @xref{Debug Adapter Configuration}.
1349 Read the OpenOCD source code (and Developer's Guide)
1350 if you have a new kind of hardware interface
1351 and need to provide a driver for it.
1352
1353 @section Board Config Files
1354 @cindex config file, board
1355 @cindex board config file
1356
1357 The user config file
1358 should be able to source one of these files with a command like this:
1359
1360 @example
1361 source [find board/FOOBAR.cfg]
1362 @end example
1363
1364 The point of a board config file is to package everything
1365 about a given board that user config files need to know.
1366 In summary the board files should contain (if present)
1367
1368 @enumerate
1369 @item One or more @command{source [find target/...cfg]} statements
1370 @item NOR flash configuration (@pxref{norconfiguration,,NOR Configuration})
1371 @item NAND flash configuration (@pxref{nandconfiguration,,NAND Configuration})
1372 @item Target @code{reset} handlers for SDRAM and I/O configuration
1373 @item JTAG adapter reset configuration (@pxref{Reset Configuration})
1374 @item All things that are not ``inside a chip''
1375 @end enumerate
1376
1377 Generic things inside target chips belong in target config files,
1378 not board config files. So for example a @code{reset-init} event
1379 handler should know board-specific oscillator and PLL parameters,
1380 which it passes to target-specific utility code.
1381
1382 The most complex task of a board config file is creating such a
1383 @code{reset-init} event handler.
1384 Define those handlers last, after you verify the rest of the board
1385 configuration works.
1386
1387 @subsection Communication Between Config files
1388
1389 In addition to target-specific utility code, another way that
1390 board and target config files communicate is by following a
1391 convention on how to use certain variables.
1392
1393 The full Tcl/Tk language supports ``namespaces'', but Jim-Tcl does not.
1394 Thus the rule we follow in OpenOCD is this: Variables that begin with
1395 a leading underscore are temporary in nature, and can be modified and
1396 used at will within a target configuration file.
1397
1398 Complex board config files can do the things like this,
1399 for a board with three chips:
1400
1401 @example
1402 # Chip #1: PXA270 for network side, big endian
1403 set CHIPNAME network
1404 set ENDIAN big
1405 source [find target/pxa270.cfg]
1406 # on return: _TARGETNAME = network.cpu
1407 # other commands can refer to the "network.cpu" target.
1408 $_TARGETNAME configure .... events for this CPU..
1409
1410 # Chip #2: PXA270 for video side, little endian
1411 set CHIPNAME video
1412 set ENDIAN little
1413 source [find target/pxa270.cfg]
1414 # on return: _TARGETNAME = video.cpu
1415 # other commands can refer to the "video.cpu" target.
1416 $_TARGETNAME configure .... events for this CPU..
1417
1418 # Chip #3: Xilinx FPGA for glue logic
1419 set CHIPNAME xilinx
1420 unset ENDIAN
1421 source [find target/spartan3.cfg]
1422 @end example
1423
1424 That example is oversimplified because it doesn't show any flash memory,
1425 or the @code{reset-init} event handlers to initialize external DRAM
1426 or (assuming it needs it) load a configuration into the FPGA.
1427 Such features are usually needed for low-level work with many boards,
1428 where ``low level'' implies that the board initialization software may
1429 not be working. (That's a common reason to need JTAG tools. Another
1430 is to enable working with microcontroller-based systems, which often
1431 have no debugging support except a JTAG connector.)
1432
1433 Target config files may also export utility functions to board and user
1434 config files. Such functions should use name prefixes, to help avoid
1435 naming collisions.
1436
1437 Board files could also accept input variables from user config files.
1438 For example, there might be a @code{J4_JUMPER} setting used to identify
1439 what kind of flash memory a development board is using, or how to set
1440 up other clocks and peripherals.
1441
1442 @subsection Variable Naming Convention
1443 @cindex variable names
1444
1445 Most boards have only one instance of a chip.
1446 However, it should be easy to create a board with more than
1447 one such chip (as shown above).
1448 Accordingly, we encourage these conventions for naming
1449 variables associated with different @file{target.cfg} files,
1450 to promote consistency and
1451 so that board files can override target defaults.
1452
1453 Inputs to target config files include:
1454
1455 @itemize @bullet
1456 @item @code{CHIPNAME} ...
1457 This gives a name to the overall chip, and is used as part of
1458 tap identifier dotted names.
1459 While the default is normally provided by the chip manufacturer,
1460 board files may need to distinguish between instances of a chip.
1461 @item @code{ENDIAN} ...
1462 By default @option{little} - although chips may hard-wire @option{big}.
1463 Chips that can't change endianness don't need to use this variable.
1464 @item @code{CPUTAPID} ...
1465 When OpenOCD examines the JTAG chain, it can be told verify the
1466 chips against the JTAG IDCODE register.
1467 The target file will hold one or more defaults, but sometimes the
1468 chip in a board will use a different ID (perhaps a newer revision).
1469 @end itemize
1470
1471 Outputs from target config files include:
1472
1473 @itemize @bullet
1474 @item @code{_TARGETNAME} ...
1475 By convention, this variable is created by the target configuration
1476 script. The board configuration file may make use of this variable to
1477 configure things like a ``reset init'' script, or other things
1478 specific to that board and that target.
1479 If the chip has 2 targets, the names are @code{_TARGETNAME0},
1480 @code{_TARGETNAME1}, ... etc.
1481 @end itemize
1482
1483 @subsection The reset-init Event Handler
1484 @cindex event, reset-init
1485 @cindex reset-init handler
1486
1487 Board config files run in the OpenOCD configuration stage;
1488 they can't use TAPs or targets, since they haven't been
1489 fully set up yet.
1490 This means you can't write memory or access chip registers;
1491 you can't even verify that a flash chip is present.
1492 That's done later in event handlers, of which the target @code{reset-init}
1493 handler is one of the most important.
1494
1495 Except on microcontrollers, the basic job of @code{reset-init} event
1496 handlers is setting up flash and DRAM, as normally handled by boot loaders.
1497 Microcontrollers rarely use boot loaders; they run right out of their
1498 on-chip flash and SRAM memory. But they may want to use one of these
1499 handlers too, if just for developer convenience.
1500
1501 @quotation Note
1502 Because this is so very board-specific, and chip-specific, no examples
1503 are included here.
1504 Instead, look at the board config files distributed with OpenOCD.
1505 If you have a boot loader, its source code will help; so will
1506 configuration files for other JTAG tools
1507 (@pxref{translatingconfigurationfiles,,Translating Configuration Files}).
1508 @end quotation
1509
1510 Some of this code could probably be shared between different boards.
1511 For example, setting up a DRAM controller often doesn't differ by
1512 much except the bus width (16 bits or 32?) and memory timings, so a
1513 reusable TCL procedure loaded by the @file{target.cfg} file might take
1514 those as parameters.
1515 Similarly with oscillator, PLL, and clock setup;
1516 and disabling the watchdog.
1517 Structure the code cleanly, and provide comments to help
1518 the next developer doing such work.
1519 (@emph{You might be that next person} trying to reuse init code!)
1520
1521 The last thing normally done in a @code{reset-init} handler is probing
1522 whatever flash memory was configured. For most chips that needs to be
1523 done while the associated target is halted, either because JTAG memory
1524 access uses the CPU or to prevent conflicting CPU access.
1525
1526 @subsection JTAG Clock Rate
1527
1528 Before your @code{reset-init} handler has set up
1529 the PLLs and clocking, you may need to run with
1530 a low JTAG clock rate.
1531 @xref{jtagspeed,,JTAG Speed}.
1532 Then you'd increase that rate after your handler has
1533 made it possible to use the faster JTAG clock.
1534 When the initial low speed is board-specific, for example
1535 because it depends on a board-specific oscillator speed, then
1536 you should probably set it up in the board config file;
1537 if it's target-specific, it belongs in the target config file.
1538
1539 For most ARM-based processors the fastest JTAG clock@footnote{A FAQ
1540 @uref{http://www.arm.com/support/faqdev/4170.html} gives details.}
1541 is one sixth of the CPU clock; or one eighth for ARM11 cores.
1542 Consult chip documentation to determine the peak JTAG clock rate,
1543 which might be less than that.
1544
1545 @quotation Warning
1546 On most ARMs, JTAG clock detection is coupled to the core clock, so
1547 software using a @option{wait for interrupt} operation blocks JTAG access.
1548 Adaptive clocking provides a partial workaround, but a more complete
1549 solution just avoids using that instruction with JTAG debuggers.
1550 @end quotation
1551
1552 If both the chip and the board support adaptive clocking,
1553 use the @command{jtag_rclk}
1554 command, in case your board is used with JTAG adapter which
1555 also supports it. Otherwise use @command{adapter_khz}.
1556 Set the slow rate at the beginning of the reset sequence,
1557 and the faster rate as soon as the clocks are at full speed.
1558
1559 @anchor{theinitboardprocedure}
1560 @subsection The init_board procedure
1561 @cindex init_board procedure
1562
1563 The concept of @code{init_board} procedure is very similar to @code{init_targets}
1564 (@xref{theinittargetsprocedure,,The init_targets procedure}.) - it's a replacement of ``linear''
1565 configuration scripts. This procedure is meant to be executed when OpenOCD enters run stage
1566 (@xref{enteringtherunstage,,Entering the Run Stage},) after @code{init_targets}. The idea to have
1567 separate @code{init_targets} and @code{init_board} procedures is to allow the first one to configure
1568 everything target specific (internal flash, internal RAM, etc.) and the second one to configure
1569 everything board specific (reset signals, chip frequency, reset-init event handler, external memory, etc.).
1570 Additionally ``linear'' board config file will most likely fail when target config file uses
1571 @code{init_targets} scheme (``linear'' script is executed before @code{init} and @code{init_targets} - after),
1572 so separating these two configuration stages is very convenient, as the easiest way to overcome this
1573 problem is to convert board config file to use @code{init_board} procedure. Board config scripts don't
1574 need to override @code{init_targets} defined in target config files when they only need to add some specifics.
1575
1576 Just as @code{init_targets}, the @code{init_board} procedure can be overridden by ``next level'' script (which sources
1577 the original), allowing greater code reuse.
1578
1579 @example
1580 ### board_file.cfg ###
1581
1582 # source target file that does most of the config in init_targets
1583 source [find target/target.cfg]
1584
1585 proc enable_fast_clock @{@} @{
1586 # enables fast on-board clock source
1587 # configures the chip to use it
1588 @}
1589
1590 # initialize only board specifics - reset, clock, adapter frequency
1591 proc init_board @{@} @{
1592 reset_config trst_and_srst trst_pulls_srst
1593
1594 $_TARGETNAME configure -event reset-init @{
1595 adapter_khz 1
1596 enable_fast_clock
1597 adapter_khz 10000
1598 @}
1599 @}
1600 @end example
1601
1602 @section Target Config Files
1603 @cindex config file, target
1604 @cindex target config file
1605
1606 Board config files communicate with target config files using
1607 naming conventions as described above, and may source one or
1608 more target config files like this:
1609
1610 @example
1611 source [find target/FOOBAR.cfg]
1612 @end example
1613
1614 The point of a target config file is to package everything
1615 about a given chip that board config files need to know.
1616 In summary the target files should contain
1617
1618 @enumerate
1619 @item Set defaults
1620 @item Add TAPs to the scan chain
1621 @item Add CPU targets (includes GDB support)
1622 @item CPU/Chip/CPU-Core specific features
1623 @item On-Chip flash
1624 @end enumerate
1625
1626 As a rule of thumb, a target file sets up only one chip.
1627 For a microcontroller, that will often include a single TAP,
1628 which is a CPU needing a GDB target, and its on-chip flash.
1629
1630 More complex chips may include multiple TAPs, and the target
1631 config file may need to define them all before OpenOCD
1632 can talk to the chip.
1633 For example, some phone chips have JTAG scan chains that include
1634 an ARM core for operating system use, a DSP,
1635 another ARM core embedded in an image processing engine,
1636 and other processing engines.
1637
1638 @subsection Default Value Boiler Plate Code
1639
1640 All target configuration files should start with code like this,
1641 letting board config files express environment-specific
1642 differences in how things should be set up.
1643
1644 @example
1645 # Boards may override chip names, perhaps based on role,
1646 # but the default should match what the vendor uses
1647 if @{ [info exists CHIPNAME] @} @{
1648 set _CHIPNAME $CHIPNAME
1649 @} else @{
1650 set _CHIPNAME sam7x256
1651 @}
1652
1653 # ONLY use ENDIAN with targets that can change it.
1654 if @{ [info exists ENDIAN] @} @{
1655 set _ENDIAN $ENDIAN
1656 @} else @{
1657 set _ENDIAN little
1658 @}
1659
1660 # TAP identifiers may change as chips mature, for example with
1661 # new revision fields (the "3" here). Pick a good default; you
1662 # can pass several such identifiers to the "jtag newtap" command.
1663 if @{ [info exists CPUTAPID ] @} @{
1664 set _CPUTAPID $CPUTAPID
1665 @} else @{
1666 set _CPUTAPID 0x3f0f0f0f
1667 @}
1668 @end example
1669 @c but 0x3f0f0f0f is for an str73x part ...
1670
1671 @emph{Remember:} Board config files may include multiple target
1672 config files, or the same target file multiple times
1673 (changing at least @code{CHIPNAME}).
1674
1675 Likewise, the target configuration file should define
1676 @code{_TARGETNAME} (or @code{_TARGETNAME0} etc) and
1677 use it later on when defining debug targets:
1678
1679 @example
1680 set _TARGETNAME $_CHIPNAME.cpu
1681 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1682 @end example
1683
1684 @subsection Adding TAPs to the Scan Chain
1685 After the ``defaults'' are set up,
1686 add the TAPs on each chip to the JTAG scan chain.
1687 @xref{TAP Declaration}, and the naming convention
1688 for taps.
1689
1690 In the simplest case the chip has only one TAP,
1691 probably for a CPU or FPGA.
1692 The config file for the Atmel AT91SAM7X256
1693 looks (in part) like this:
1694
1695 @example
1696 jtag newtap $_CHIPNAME cpu -irlen 4 -expected-id $_CPUTAPID
1697 @end example
1698
1699 A board with two such at91sam7 chips would be able
1700 to source such a config file twice, with different
1701 values for @code{CHIPNAME}, so
1702 it adds a different TAP each time.
1703
1704 If there are nonzero @option{-expected-id} values,
1705 OpenOCD attempts to verify the actual tap id against those values.
1706 It will issue error messages if there is mismatch, which
1707 can help to pinpoint problems in OpenOCD configurations.
1708
1709 @example
1710 JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1711 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1712 ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
1713 ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1714 ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1715 @end example
1716
1717 There are more complex examples too, with chips that have
1718 multiple TAPs. Ones worth looking at include:
1719
1720 @itemize
1721 @item @file{target/omap3530.cfg} -- with disabled ARM and DSP,
1722 plus a JRC to enable them
1723 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1724 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1725 is not currently used)
1726 @end itemize
1727
1728 @subsection Add CPU targets
1729
1730 After adding a TAP for a CPU, you should set it up so that
1731 GDB and other commands can use it.
1732 @xref{CPU Configuration}.
1733 For the at91sam7 example above, the command can look like this;
1734 note that @code{$_ENDIAN} is not needed, since OpenOCD defaults
1735 to little endian, and this chip doesn't support changing that.
1736
1737 @example
1738 set _TARGETNAME $_CHIPNAME.cpu
1739 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1740 @end example
1741
1742 Work areas are small RAM areas associated with CPU targets.
1743 They are used by OpenOCD to speed up downloads,
1744 and to download small snippets of code to program flash chips.
1745 If the chip includes a form of ``on-chip-ram'' - and many do - define
1746 a work area if you can.
1747 Again using the at91sam7 as an example, this can look like:
1748
1749 @example
1750 $_TARGETNAME configure -work-area-phys 0x00200000 \
1751 -work-area-size 0x4000 -work-area-backup 0
1752 @end example
1753
1754 @anchor{definecputargetsworkinginsmp}
1755 @subsection Define CPU targets working in SMP
1756 @cindex SMP
1757 After setting targets, you can define a list of targets working in SMP.
1758
1759 @example
1760 set _TARGETNAME_1 $_CHIPNAME.cpu1
1761 set _TARGETNAME_2 $_CHIPNAME.cpu2
1762 target create $_TARGETNAME_1 cortex_a -chain-position $_CHIPNAME.dap \
1763 -coreid 0 -dbgbase $_DAP_DBG1
1764 target create $_TARGETNAME_2 cortex_a -chain-position $_CHIPNAME.dap \
1765 -coreid 1 -dbgbase $_DAP_DBG2
1766 #define 2 targets working in smp.
1767 target smp $_CHIPNAME.cpu2 $_CHIPNAME.cpu1
1768 @end example
1769 In the above example on cortex_a, 2 cpus are working in SMP.
1770 In SMP only one GDB instance is created and :
1771 @itemize @bullet
1772 @item a set of hardware breakpoint sets the same breakpoint on all targets in the list.
1773 @item halt command triggers the halt of all targets in the list.
1774 @item resume command triggers the write context and the restart of all targets in the list.
1775 @item following a breakpoint: the target stopped by the breakpoint is displayed to the GDB session.
1776 @item dedicated GDB serial protocol packets are implemented for switching/retrieving the target
1777 displayed by the GDB session @pxref{usingopenocdsmpwithgdb,,Using OpenOCD SMP with GDB}.
1778 @end itemize
1779
1780 The SMP behaviour can be disabled/enabled dynamically. On cortex_a following
1781 command have been implemented.
1782 @itemize @bullet
1783 @item cortex_a smp_on : enable SMP mode, behaviour is as described above.
1784 @item cortex_a smp_off : disable SMP mode, the current target is the one
1785 displayed in the GDB session, only this target is now controlled by GDB
1786 session. This behaviour is useful during system boot up.
1787 @item cortex_a smp_gdb : display/fix the core id displayed in GDB session see
1788 following example.
1789 @end itemize
1790
1791 @example
1792 >cortex_a smp_gdb
1793 gdb coreid 0 -> -1
1794 #0 : coreid 0 is displayed to GDB ,
1795 #-> -1 : next resume triggers a real resume
1796 > cortex_a smp_gdb 1
1797 gdb coreid 0 -> 1
1798 #0 :coreid 0 is displayed to GDB ,
1799 #->1 : next resume displays coreid 1 to GDB
1800 > resume
1801 > cortex_a smp_gdb
1802 gdb coreid 1 -> 1
1803 #1 :coreid 1 is displayed to GDB ,
1804 #->1 : next resume displays coreid 1 to GDB
1805 > cortex_a smp_gdb -1
1806 gdb coreid 1 -> -1
1807 #1 :coreid 1 is displayed to GDB,
1808 #->-1 : next resume triggers a real resume
1809 @end example
1810
1811
1812 @subsection Chip Reset Setup
1813
1814 As a rule, you should put the @command{reset_config} command
1815 into the board file. Most things you think you know about a
1816 chip can be tweaked by the board.
1817
1818 Some chips have specific ways the TRST and SRST signals are
1819 managed. In the unusual case that these are @emph{chip specific}
1820 and can never be changed by board wiring, they could go here.
1821 For example, some chips can't support JTAG debugging without
1822 both signals.
1823
1824 Provide a @code{reset-assert} event handler if you can.
1825 Such a handler uses JTAG operations to reset the target,
1826 letting this target config be used in systems which don't
1827 provide the optional SRST signal, or on systems where you
1828 don't want to reset all targets at once.
1829 Such a handler might write to chip registers to force a reset,
1830 use a JRC to do that (preferable -- the target may be wedged!),
1831 or force a watchdog timer to trigger.
1832 (For Cortex-M targets, this is not necessary. The target
1833 driver knows how to use trigger an NVIC reset when SRST is
1834 not available.)
1835
1836 Some chips need special attention during reset handling if
1837 they're going to be used with JTAG.
1838 An example might be needing to send some commands right
1839 after the target's TAP has been reset, providing a
1840 @code{reset-deassert-post} event handler that writes a chip
1841 register to report that JTAG debugging is being done.
1842 Another would be reconfiguring the watchdog so that it stops
1843 counting while the core is halted in the debugger.
1844
1845 JTAG clocking constraints often change during reset, and in
1846 some cases target config files (rather than board config files)
1847 are the right places to handle some of those issues.
1848 For example, immediately after reset most chips run using a
1849 slower clock than they will use later.
1850 That means that after reset (and potentially, as OpenOCD
1851 first starts up) they must use a slower JTAG clock rate
1852 than they will use later.
1853 @xref{jtagspeed,,JTAG Speed}.
1854
1855 @quotation Important
1856 When you are debugging code that runs right after chip
1857 reset, getting these issues right is critical.
1858 In particular, if you see intermittent failures when
1859 OpenOCD verifies the scan chain after reset,
1860 look at how you are setting up JTAG clocking.
1861 @end quotation
1862
1863 @anchor{theinittargetsprocedure}
1864 @subsection The init_targets procedure
1865 @cindex init_targets procedure
1866
1867 Target config files can either be ``linear'' (script executed line-by-line when parsed in
1868 configuration stage, @xref{configurationstage,,Configuration Stage},) or they can contain a special
1869 procedure called @code{init_targets}, which will be executed when entering run stage
1870 (after parsing all config files or after @code{init} command, @xref{enteringtherunstage,,Entering the Run Stage}.)
1871 Such procedure can be overriden by ``next level'' script (which sources the original).
1872 This concept faciliates code reuse when basic target config files provide generic configuration
1873 procedures and @code{init_targets} procedure, which can then be sourced and enchanced or changed in
1874 a ``more specific'' target config file. This is not possible with ``linear'' config scripts,
1875 because sourcing them executes every initialization commands they provide.
1876
1877 @example
1878 ### generic_file.cfg ###
1879
1880 proc setup_my_chip @{chip_name flash_size ram_size@} @{
1881 # basic initialization procedure ...
1882 @}
1883
1884 proc init_targets @{@} @{
1885 # initializes generic chip with 4kB of flash and 1kB of RAM
1886 setup_my_chip MY_GENERIC_CHIP 4096 1024
1887 @}
1888
1889 ### specific_file.cfg ###
1890
1891 source [find target/generic_file.cfg]
1892
1893 proc init_targets @{@} @{
1894 # initializes specific chip with 128kB of flash and 64kB of RAM
1895 setup_my_chip MY_CHIP_WITH_128K_FLASH_64KB_RAM 131072 65536
1896 @}
1897 @end example
1898
1899 The easiest way to convert ``linear'' config files to @code{init_targets} version is to
1900 enclose every line of ``code'' (i.e. not @code{source} commands, procedures, etc.) in this procedure.
1901
1902 For an example of this scheme see LPC2000 target config files.
1903
1904 The @code{init_boards} procedure is a similar concept concerning board config files
1905 (@xref{theinitboardprocedure,,The init_board procedure}.)
1906
1907 @anchor{theinittargeteventsprocedure}
1908 @subsection The init_target_events procedure
1909 @cindex init_target_events procedure
1910
1911 A special procedure called @code{init_target_events} is run just after
1912 @code{init_targets} (@xref{theinittargetsprocedure,,The init_targets
1913 procedure}.) and before @code{init_board}
1914 (@xref{theinitboardprocedure,,The init_board procedure}.) It is used
1915 to set up default target events for the targets that do not have those
1916 events already assigned.
1917
1918 @subsection ARM Core Specific Hacks
1919
1920 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1921 special high speed download features - enable it.
1922
1923 If present, the MMU, the MPU and the CACHE should be disabled.
1924
1925 Some ARM cores are equipped with trace support, which permits
1926 examination of the instruction and data bus activity. Trace
1927 activity is controlled through an ``Embedded Trace Module'' (ETM)
1928 on one of the core's scan chains. The ETM emits voluminous data
1929 through a ``trace port''. (@xref{armhardwaretracing,,ARM Hardware Tracing}.)
1930 If you are using an external trace port,
1931 configure it in your board config file.
1932 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1933 configure it in your target config file.
1934
1935 @example
1936 etm config $_TARGETNAME 16 normal full etb
1937 etb config $_TARGETNAME $_CHIPNAME.etb
1938 @end example
1939
1940 @subsection Internal Flash Configuration
1941
1942 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1943
1944 @b{Never ever} in the ``target configuration file'' define any type of
1945 flash that is external to the chip. (For example a BOOT flash on
1946 Chip Select 0.) Such flash information goes in a board file - not
1947 the TARGET (chip) file.
1948
1949 Examples:
1950 @itemize @bullet
1951 @item at91sam7x256 - has 256K flash YES enable it.
1952 @item str912 - has flash internal YES enable it.
1953 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1954 @item pxa270 - again - CS0 flash - it goes in the board file.
1955 @end itemize
1956
1957 @anchor{translatingconfigurationfiles}
1958 @section Translating Configuration Files
1959 @cindex translation
1960 If you have a configuration file for another hardware debugger
1961 or toolset (Abatron, BDI2000, BDI3000, CCS,
1962 Lauterbach, Segger, Macraigor, etc.), translating
1963 it into OpenOCD syntax is often quite straightforward. The most tricky
1964 part of creating a configuration script is oftentimes the reset init
1965 sequence where e.g. PLLs, DRAM and the like is set up.
1966
1967 One trick that you can use when translating is to write small
1968 Tcl procedures to translate the syntax into OpenOCD syntax. This
1969 can avoid manual translation errors and make it easier to
1970 convert other scripts later on.
1971
1972 Example of transforming quirky arguments to a simple search and
1973 replace job:
1974
1975 @example
1976 # Lauterbach syntax(?)
1977 #
1978 # Data.Set c15:0x042f %long 0x40000015
1979 #
1980 # OpenOCD syntax when using procedure below.
1981 #
1982 # setc15 0x01 0x00050078
1983
1984 proc setc15 @{regs value@} @{
1985 global TARGETNAME
1986
1987 echo [format "set p15 0x%04x, 0x%08x" $regs $value]
1988
1989 arm mcr 15 [expr ($regs>>12)&0x7] \
1990 [expr ($regs>>0)&0xf] [expr ($regs>>4)&0xf] \
1991 [expr ($regs>>8)&0x7] $value
1992 @}
1993 @end example
1994
1995
1996
1997 @node Daemon Configuration
1998 @chapter Daemon Configuration
1999 @cindex initialization
2000 The commands here are commonly found in the openocd.cfg file and are
2001 used to specify what TCP/IP ports are used, and how GDB should be
2002 supported.
2003
2004 @anchor{configurationstage}
2005 @section Configuration Stage
2006 @cindex configuration stage
2007 @cindex config command
2008
2009 When the OpenOCD server process starts up, it enters a
2010 @emph{configuration stage} which is the only time that
2011 certain commands, @emph{configuration commands}, may be issued.
2012 Normally, configuration commands are only available
2013 inside startup scripts.
2014
2015 In this manual, the definition of a configuration command is
2016 presented as a @emph{Config Command}, not as a @emph{Command}
2017 which may be issued interactively.
2018 The runtime @command{help} command also highlights configuration
2019 commands, and those which may be issued at any time.
2020
2021 Those configuration commands include declaration of TAPs,
2022 flash banks,
2023 the interface used for JTAG communication,
2024 and other basic setup.
2025 The server must leave the configuration stage before it
2026 may access or activate TAPs.
2027 After it leaves this stage, configuration commands may no
2028 longer be issued.
2029
2030 @anchor{enteringtherunstage}
2031 @section Entering the Run Stage
2032
2033 The first thing OpenOCD does after leaving the configuration
2034 stage is to verify that it can talk to the scan chain
2035 (list of TAPs) which has been configured.
2036 It will warn if it doesn't find TAPs it expects to find,
2037 or finds TAPs that aren't supposed to be there.
2038 You should see no errors at this point.
2039 If you see errors, resolve them by correcting the
2040 commands you used to configure the server.
2041 Common errors include using an initial JTAG speed that's too
2042 fast, and not providing the right IDCODE values for the TAPs
2043 on the scan chain.
2044
2045 Once OpenOCD has entered the run stage, a number of commands
2046 become available.
2047 A number of these relate to the debug targets you may have declared.
2048 For example, the @command{mww} command will not be available until
2049 a target has been successfuly instantiated.
2050 If you want to use those commands, you may need to force
2051 entry to the run stage.
2052
2053 @deffn {Config Command} init
2054 This command terminates the configuration stage and
2055 enters the run stage. This helps when you need to have
2056 the startup scripts manage tasks such as resetting the target,
2057 programming flash, etc. To reset the CPU upon startup, add "init" and
2058 "reset" at the end of the config script or at the end of the OpenOCD
2059 command line using the @option{-c} command line switch.
2060
2061 If this command does not appear in any startup/configuration file
2062 OpenOCD executes the command for you after processing all
2063 configuration files and/or command line options.
2064
2065 @b{NOTE:} This command normally occurs at or near the end of your
2066 openocd.cfg file to force OpenOCD to ``initialize'' and make the
2067 targets ready. For example: If your openocd.cfg file needs to
2068 read/write memory on your target, @command{init} must occur before
2069 the memory read/write commands. This includes @command{nand probe}.
2070 @end deffn
2071
2072 @deffn {Overridable Procedure} jtag_init
2073 This is invoked at server startup to verify that it can talk
2074 to the scan chain (list of TAPs) which has been configured.
2075
2076 The default implementation first tries @command{jtag arp_init},
2077 which uses only a lightweight JTAG reset before examining the
2078 scan chain.
2079 If that fails, it tries again, using a harder reset
2080 from the overridable procedure @command{init_reset}.
2081
2082 Implementations must have verified the JTAG scan chain before
2083 they return.
2084 This is done by calling @command{jtag arp_init}
2085 (or @command{jtag arp_init-reset}).
2086 @end deffn
2087
2088 @anchor{tcpipports}
2089 @section TCP/IP Ports
2090 @cindex TCP port
2091 @cindex server
2092 @cindex port
2093 @cindex security
2094 The OpenOCD server accepts remote commands in several syntaxes.
2095 Each syntax uses a different TCP/IP port, which you may specify
2096 only during configuration (before those ports are opened).
2097
2098 For reasons including security, you may wish to prevent remote
2099 access using one or more of these ports.
2100 In such cases, just specify the relevant port number as zero.
2101 If you disable all access through TCP/IP, you will need to
2102 use the command line @option{-pipe} option.
2103
2104 @deffn {Command} gdb_port [number]
2105 @cindex GDB server
2106 Normally gdb listens to a TCP/IP port, but GDB can also
2107 communicate via pipes(stdin/out or named pipes). The name
2108 "gdb_port" stuck because it covers probably more than 90% of
2109 the normal use cases.
2110
2111 No arguments reports GDB port. "pipe" means listen to stdin
2112 output to stdout, an integer is base port number, "disable"
2113 disables the gdb server.
2114
2115 When using "pipe", also use log_output to redirect the log
2116 output to a file so as not to flood the stdin/out pipes.
2117
2118 The -p/--pipe option is deprecated and a warning is printed
2119 as it is equivalent to passing in -c "gdb_port pipe; log_output openocd.log".
2120
2121 Any other string is interpreted as named pipe to listen to.
2122 Output pipe is the same name as input pipe, but with 'o' appended,
2123 e.g. /var/gdb, /var/gdbo.
2124
2125 The GDB port for the first target will be the base port, the
2126 second target will listen on gdb_port + 1, and so on.
2127 When not specified during the configuration stage,
2128 the port @var{number} defaults to 3333.
2129 @end deffn
2130
2131 @deffn {Command} tcl_port [number]
2132 Specify or query the port used for a simplified RPC
2133 connection that can be used by clients to issue TCL commands and get the
2134 output from the Tcl engine.
2135 Intended as a machine interface.
2136 When not specified during the configuration stage,
2137 the port @var{number} defaults to 6666.
2138
2139 @end deffn
2140
2141 @deffn {Command} telnet_port [number]
2142 Specify or query the
2143 port on which to listen for incoming telnet connections.
2144 This port is intended for interaction with one human through TCL commands.
2145 When not specified during the configuration stage,
2146 the port @var{number} defaults to 4444.
2147 When specified as zero, this port is not activated.
2148 @end deffn
2149
2150 @anchor{gdbconfiguration}
2151 @section GDB Configuration
2152 @cindex GDB
2153 @cindex GDB configuration
2154 You can reconfigure some GDB behaviors if needed.
2155 The ones listed here are static and global.
2156 @xref{targetconfiguration,,Target Configuration}, about configuring individual targets.
2157 @xref{targetevents,,Target Events}, about configuring target-specific event handling.
2158
2159 @anchor{gdbbreakpointoverride}
2160 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
2161 Force breakpoint type for gdb @command{break} commands.
2162 This option supports GDB GUIs which don't
2163 distinguish hard versus soft breakpoints, if the default OpenOCD and
2164 GDB behaviour is not sufficient. GDB normally uses hardware
2165 breakpoints if the memory map has been set up for flash regions.
2166 @end deffn
2167
2168 @anchor{gdbflashprogram}
2169 @deffn {Config Command} gdb_flash_program (@option{enable}|@option{disable})
2170 Set to @option{enable} to cause OpenOCD to program the flash memory when a
2171 vFlash packet is received.
2172 The default behaviour is @option{enable}.
2173 @end deffn
2174
2175 @deffn {Config Command} gdb_memory_map (@option{enable}|@option{disable})
2176 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
2177 requested. GDB will then know when to set hardware breakpoints, and program flash
2178 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
2179 for flash programming to work.
2180 Default behaviour is @option{enable}.
2181 @xref{gdbflashprogram,,gdb_flash_program}.
2182 @end deffn
2183
2184 @deffn {Config Command} gdb_report_data_abort (@option{enable}|@option{disable})
2185 Specifies whether data aborts cause an error to be reported
2186 by GDB memory read packets.
2187 The default behaviour is @option{disable};
2188 use @option{enable} see these errors reported.
2189 @end deffn
2190
2191 @deffn {Config Command} gdb_target_description (@option{enable}|@option{disable})
2192 Set to @option{enable} to cause OpenOCD to send the target descriptions to gdb via qXfer:features:read packet.
2193 The default behaviour is @option{enable}.
2194 @end deffn
2195
2196 @deffn {Command} gdb_save_tdesc
2197 Saves the target descripton file to the local file system.
2198
2199 The file name is @i{target_name}.xml.
2200 @end deffn
2201
2202 @anchor{eventpolling}
2203 @section Event Polling
2204
2205 Hardware debuggers are parts of asynchronous systems,
2206 where significant events can happen at any time.
2207 The OpenOCD server needs to detect some of these events,
2208 so it can report them to through TCL command line
2209 or to GDB.
2210
2211 Examples of such events include:
2212
2213 @itemize
2214 @item One of the targets can stop running ... maybe it triggers
2215 a code breakpoint or data watchpoint, or halts itself.
2216 @item Messages may be sent over ``debug message'' channels ... many
2217 targets support such messages sent over JTAG,
2218 for receipt by the person debugging or tools.
2219 @item Loss of power ... some adapters can detect these events.
2220 @item Resets not issued through JTAG ... such reset sources
2221 can include button presses or other system hardware, sometimes
2222 including the target itself (perhaps through a watchdog).
2223 @item Debug instrumentation sometimes supports event triggering
2224 such as ``trace buffer full'' (so it can quickly be emptied)
2225 or other signals (to correlate with code behavior).
2226 @end itemize
2227
2228 None of those events are signaled through standard JTAG signals.
2229 However, most conventions for JTAG connectors include voltage
2230 level and system reset (SRST) signal detection.
2231 Some connectors also include instrumentation signals, which
2232 can imply events when those signals are inputs.
2233
2234 In general, OpenOCD needs to periodically check for those events,
2235 either by looking at the status of signals on the JTAG connector
2236 or by sending synchronous ``tell me your status'' JTAG requests
2237 to the various active targets.
2238 There is a command to manage and monitor that polling,
2239 which is normally done in the background.
2240
2241 @deffn Command poll [@option{on}|@option{off}]
2242 Poll the current target for its current state.
2243 (Also, @pxref{targetcurstate,,target curstate}.)
2244 If that target is in debug mode, architecture
2245 specific information about the current state is printed.
2246 An optional parameter
2247 allows background polling to be enabled and disabled.
2248
2249 You could use this from the TCL command shell, or
2250 from GDB using @command{monitor poll} command.
2251 Leave background polling enabled while you're using GDB.
2252 @example
2253 > poll
2254 background polling: on
2255 target state: halted
2256 target halted in ARM state due to debug-request, \
2257 current mode: Supervisor
2258 cpsr: 0x800000d3 pc: 0x11081bfc
2259 MMU: disabled, D-Cache: disabled, I-Cache: enabled
2260 >
2261 @end example
2262 @end deffn
2263
2264 @node Debug Adapter Configuration
2265 @chapter Debug Adapter Configuration
2266 @cindex config file, interface
2267 @cindex interface config file
2268
2269 Correctly installing OpenOCD includes making your operating system give
2270 OpenOCD access to debug adapters. Once that has been done, Tcl commands
2271 are used to select which one is used, and to configure how it is used.
2272
2273 @quotation Note
2274 Because OpenOCD started out with a focus purely on JTAG, you may find
2275 places where it wrongly presumes JTAG is the only transport protocol
2276 in use. Be aware that recent versions of OpenOCD are removing that
2277 limitation. JTAG remains more functional than most other transports.
2278 Other transports do not support boundary scan operations, or may be
2279 specific to a given chip vendor. Some might be usable only for
2280 programming flash memory, instead of also for debugging.
2281 @end quotation
2282
2283 Debug Adapters/Interfaces/Dongles are normally configured
2284 through commands in an interface configuration
2285 file which is sourced by your @file{openocd.cfg} file, or
2286 through a command line @option{-f interface/....cfg} option.
2287
2288 @example
2289 source [find interface/olimex-jtag-tiny.cfg]
2290 @end example
2291
2292 These commands tell
2293 OpenOCD what type of JTAG adapter you have, and how to talk to it.
2294 A few cases are so simple that you only need to say what driver to use:
2295
2296 @example
2297 # jlink interface
2298 interface jlink
2299 @end example
2300
2301 Most adapters need a bit more configuration than that.
2302
2303
2304 @section Interface Configuration
2305
2306 The interface command tells OpenOCD what type of debug adapter you are
2307 using. Depending on the type of adapter, you may need to use one or
2308 more additional commands to further identify or configure the adapter.
2309
2310 @deffn {Config Command} {interface} name
2311 Use the interface driver @var{name} to connect to the
2312 target.
2313 @end deffn
2314
2315 @deffn Command {interface_list}
2316 List the debug adapter drivers that have been built into
2317 the running copy of OpenOCD.
2318 @end deffn
2319 @deffn Command {interface transports} transport_name+
2320 Specifies the transports supported by this debug adapter.
2321 The adapter driver builds-in similar knowledge; use this only
2322 when external configuration (such as jumpering) changes what
2323 the hardware can support.
2324 @end deffn
2325
2326
2327
2328 @deffn Command {adapter_name}
2329 Returns the name of the debug adapter driver being used.
2330 @end deffn
2331
2332 @section Interface Drivers
2333
2334 Each of the interface drivers listed here must be explicitly
2335 enabled when OpenOCD is configured, in order to be made
2336 available at run time.
2337
2338 @deffn {Interface Driver} {amt_jtagaccel}
2339 Amontec Chameleon in its JTAG Accelerator configuration,
2340 connected to a PC's EPP mode parallel port.
2341 This defines some driver-specific commands:
2342
2343 @deffn {Config Command} {parport_port} number
2344 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
2345 the number of the @file{/dev/parport} device.
2346 @end deffn
2347
2348 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
2349 Displays status of RTCK option.
2350 Optionally sets that option first.
2351 @end deffn
2352 @end deffn
2353
2354 @deffn {Interface Driver} {arm-jtag-ew}
2355 Olimex ARM-JTAG-EW USB adapter
2356 This has one driver-specific command:
2357
2358 @deffn Command {armjtagew_info}
2359 Logs some status
2360 @end deffn
2361 @end deffn
2362
2363 @deffn {Interface Driver} {at91rm9200}
2364 Supports bitbanged JTAG from the local system,
2365 presuming that system is an Atmel AT91rm9200
2366 and a specific set of GPIOs is used.
2367 @c command: at91rm9200_device NAME
2368 @c chooses among list of bit configs ... only one option
2369 @end deffn
2370
2371 @deffn {Interface Driver} {cmsis-dap}
2372 ARM CMSIS-DAP compliant based adapter.
2373
2374 @deffn {Config Command} {cmsis_dap_vid_pid} [vid pid]+
2375 The vendor ID and product ID of the CMSIS-DAP device. If not specified
2376 the driver will attempt to auto detect the CMSIS-DAP device.
2377 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2378 @example
2379 cmsis_dap_vid_pid 0xc251 0xf001 0x0d28 0x0204
2380 @end example
2381 @end deffn
2382
2383 @deffn {Config Command} {cmsis_dap_serial} [serial]
2384 Specifies the @var{serial} of the CMSIS-DAP device to use.
2385 If not specified, serial numbers are not considered.
2386 @end deffn
2387
2388 @deffn {Command} {cmsis-dap info}
2389 Display various device information, like hardware version, firmware version, current bus status.
2390 @end deffn
2391 @end deffn
2392
2393 @deffn {Interface Driver} {dummy}
2394 A dummy software-only driver for debugging.
2395 @end deffn
2396
2397 @deffn {Interface Driver} {ep93xx}
2398 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
2399 @end deffn
2400
2401 @deffn {Interface Driver} {ft2232}
2402 FTDI FT2232 (USB) based devices over one of the userspace libraries.
2403
2404 Note that this driver has several flaws and the @command{ftdi} driver is
2405 recommended as its replacement.
2406
2407 These interfaces have several commands, used to configure the driver
2408 before initializing the JTAG scan chain:
2409
2410 @deffn {Config Command} {ft2232_device_desc} description
2411 Provides the USB device description (the @emph{iProduct string})
2412 of the FTDI FT2232 device. If not
2413 specified, the FTDI default value is used. This setting is only valid
2414 if compiled with FTD2XX support.
2415 @end deffn
2416
2417 @deffn {Config Command} {ft2232_serial} serial-number
2418 Specifies the @var{serial-number} of the FTDI FT2232 device to use,
2419 in case the vendor provides unique IDs and more than one FT2232 device
2420 is connected to the host.
2421 If not specified, serial numbers are not considered.
2422 (Note that USB serial numbers can be arbitrary Unicode strings,
2423 and are not restricted to containing only decimal digits.)
2424 @end deffn
2425
2426 @deffn {Config Command} {ft2232_layout} name
2427 Each vendor's FT2232 device can use different GPIO signals
2428 to control output-enables, reset signals, and LEDs.
2429 Currently valid layout @var{name} values include:
2430 @itemize @minus
2431 @item @b{axm0432_jtag} Axiom AXM-0432
2432 @item @b{comstick} Hitex STR9 comstick
2433 @item @b{cortino} Hitex Cortino JTAG interface
2434 @item @b{evb_lm3s811} TI/Luminary Micro EVB_LM3S811 as a JTAG interface,
2435 either for the local Cortex-M3 (SRST only)
2436 or in a passthrough mode (neither SRST nor TRST)
2437 This layout can not support the SWO trace mechanism, and should be
2438 used only for older boards (before rev C).
2439 @item @b{luminary_icdi} This layout should be used with most TI/Luminary
2440 eval boards, including Rev C LM3S811 eval boards and the eponymous
2441 ICDI boards, to debug either the local Cortex-M3 or in passthrough mode
2442 to debug some other target. It can support the SWO trace mechanism.
2443 @item @b{flyswatter} Tin Can Tools Flyswatter
2444 @item @b{icebear} ICEbear JTAG adapter from Section 5
2445 @item @b{jtagkey} Amontec JTAGkey and JTAGkey-Tiny (and compatibles)
2446 @item @b{jtagkey2} Amontec JTAGkey2 (and compatibles)
2447 @item @b{m5960} American Microsystems M5960
2448 @item @b{olimex-jtag} Olimex ARM-USB-OCD and ARM-USB-Tiny
2449 @item @b{oocdlink} OOCDLink
2450 @c oocdlink ~= jtagkey_prototype_v1
2451 @item @b{redbee-econotag} Integrated with a Redbee development board.
2452 @item @b{redbee-usb} Integrated with a Redbee USB-stick development board.
2453 @item @b{sheevaplug} Marvell Sheevaplug development kit
2454 @item @b{signalyzer} Xverve Signalyzer
2455 @item @b{stm32stick} Hitex STM32 Performance Stick
2456 @item @b{turtelizer2} egnite Software turtelizer2
2457 @item @b{usbjtag} "USBJTAG-1" layout described in the OpenOCD diploma thesis
2458 @end itemize
2459 @end deffn
2460
2461 @deffn {Config Command} {ft2232_vid_pid} [vid pid]+
2462 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
2463 default values are used.
2464 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2465 @example
2466 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
2467 @end example
2468 @end deffn
2469
2470 @deffn {Config Command} {ft2232_latency} ms
2471 On some systems using FT2232 based JTAG interfaces the FT_Read function call in
2472 ft2232_read() fails to return the expected number of bytes. This can be caused by
2473 USB communication delays and has proved hard to reproduce and debug. Setting the
2474 FT2232 latency timer to a larger value increases delays for short USB packets but it
2475 also reduces the risk of timeouts before receiving the expected number of bytes.
2476 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
2477 @end deffn
2478
2479 @deffn {Config Command} {ft2232_channel} channel
2480 Used to select the channel of the ft2232 chip to use (between 1 and 4).
2481 The default value is 1.
2482 @end deffn
2483
2484 For example, the interface config file for a
2485 Turtelizer JTAG Adapter looks something like this:
2486
2487 @example
2488 interface ft2232
2489 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter"
2490 ft2232_layout turtelizer2
2491 ft2232_vid_pid 0x0403 0xbdc8
2492 @end example
2493 @end deffn
2494
2495 @deffn {Interface Driver} {ftdi}
2496 This driver is for adapters using the MPSSE (Multi-Protocol Synchronous Serial
2497 Engine) mode built into many FTDI chips, such as the FT2232, FT4232 and FT232H.
2498 It is a complete rewrite to address a large number of problems with the ft2232
2499 interface driver.
2500
2501 The driver is using libusb-1.0 in asynchronous mode to talk to the FTDI device,
2502 bypassing intermediate libraries like libftdi of D2XX. Performance-wise it is
2503 consistently faster than the ft2232 driver, sometimes several times faster.
2504
2505 A major improvement of this driver is that support for new FTDI based adapters
2506 can be added competely through configuration files, without the need to patch
2507 and rebuild OpenOCD.
2508
2509 The driver uses a signal abstraction to enable Tcl configuration files to
2510 define outputs for one or several FTDI GPIO. These outputs can then be
2511 controlled using the @command{ftdi_set_signal} command. Special signal names
2512 are reserved for nTRST, nSRST and LED (for blink) so that they, if defined,
2513 will be used for their customary purpose.
2514
2515 Depending on the type of buffer attached to the FTDI GPIO, the outputs have to
2516 be controlled differently. In order to support tristateable signals such as
2517 nSRST, both a data GPIO and an output-enable GPIO can be specified for each
2518 signal. The following output buffer configurations are supported:
2519
2520 @itemize @minus
2521 @item Push-pull with one FTDI output as (non-)inverted data line
2522 @item Open drain with one FTDI output as (non-)inverted output-enable
2523 @item Tristate with one FTDI output as (non-)inverted data line and another
2524 FTDI output as (non-)inverted output-enable
2525 @item Unbuffered, using the FTDI GPIO as a tristate output directly by
2526 switching data and direction as necessary
2527 @end itemize
2528
2529 These interfaces have several commands, used to configure the driver
2530 before initializing the JTAG scan chain:
2531
2532 @deffn {Config Command} {ftdi_vid_pid} [vid pid]+
2533 The vendor ID and product ID of the adapter. If not specified, the FTDI
2534 default values are used.
2535 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2536 @example
2537 ftdi_vid_pid 0x0403 0xcff8 0x15ba 0x0003
2538 @end example
2539 @end deffn
2540
2541 @deffn {Config Command} {ftdi_device_desc} description
2542 Provides the USB device description (the @emph{iProduct string})
2543 of the adapter. If not specified, the device description is ignored
2544 during device selection.
2545 @end deffn
2546
2547 @deffn {Config Command} {ftdi_serial} serial-number
2548 Specifies the @var{serial-number} of the adapter to use,
2549 in case the vendor provides unique IDs and more than one adapter
2550 is connected to the host.
2551 If not specified, serial numbers are not considered.
2552 (Note that USB serial numbers can be arbitrary Unicode strings,
2553 and are not restricted to containing only decimal digits.)
2554 @end deffn
2555
2556 @deffn {Config Command} {ftdi_channel} channel
2557 Selects the channel of the FTDI device to use for MPSSE operations. Most
2558 adapters use the default, channel 0, but there are exceptions.
2559 @end deffn
2560
2561 @deffn {Config Command} {ftdi_layout_init} data direction
2562 Specifies the initial values of the FTDI GPIO data and direction registers.
2563 Each value is a 16-bit number corresponding to the concatenation of the high
2564 and low FTDI GPIO registers. The values should be selected based on the
2565 schematics of the adapter, such that all signals are set to safe levels with
2566 minimal impact on the target system. Avoid floating inputs, conflicting outputs
2567 and initially asserted reset signals.
2568 @end deffn
2569
2570 @deffn {Config Command} {ftdi_layout_signal} name [@option{-data}|@option{-ndata} data_mask] [@option{-oe}|@option{-noe} oe_mask] [@option{-alias}|@option{-nalias} name]
2571 Creates a signal with the specified @var{name}, controlled by one or more FTDI
2572 GPIO pins via a range of possible buffer connections. The masks are FTDI GPIO
2573 register bitmasks to tell the driver the connection and type of the output
2574 buffer driving the respective signal. @var{data_mask} is the bitmask for the
2575 pin(s) connected to the data input of the output buffer. @option{-ndata} is
2576 used with inverting data inputs and @option{-data} with non-inverting inputs.
2577 The @option{-oe} (or @option{-noe}) option tells where the output-enable (or
2578 not-output-enable) input to the output buffer is connected.
2579
2580 Both @var{data_mask} and @var{oe_mask} need not be specified. For example, a
2581 simple open-collector transistor driver would be specified with @option{-oe}
2582 only. In that case the signal can only be set to drive low or to Hi-Z and the
2583 driver will complain if the signal is set to drive high. Which means that if
2584 it's a reset signal, @command{reset_config} must be specified as
2585 @option{srst_open_drain}, not @option{srst_push_pull}.
2586
2587 A special case is provided when @option{-data} and @option{-oe} is set to the
2588 same bitmask. Then the FTDI pin is considered being connected straight to the
2589 target without any buffer. The FTDI pin is then switched between output and
2590 input as necessary to provide the full set of low, high and Hi-Z
2591 characteristics. In all other cases, the pins specified in a signal definition
2592 are always driven by the FTDI.
2593
2594 If @option{-alias} or @option{-nalias} is used, the signal is created
2595 identical (or with data inverted) to an already specified signal
2596 @var{name}.
2597 @end deffn
2598
2599 @deffn {Command} {ftdi_set_signal} name @option{0}|@option{1}|@option{z}
2600 Set a previously defined signal to the specified level.
2601 @itemize @minus
2602 @item @option{0}, drive low
2603 @item @option{1}, drive high
2604 @item @option{z}, set to high-impedance
2605 @end itemize
2606 @end deffn
2607
2608 For example adapter definitions, see the configuration files shipped in the
2609 @file{interface/ftdi} directory.
2610 @end deffn
2611
2612 @deffn {Interface Driver} {remote_bitbang}
2613 Drive JTAG from a remote process. This sets up a UNIX or TCP socket connection
2614 with a remote process and sends ASCII encoded bitbang requests to that process
2615 instead of directly driving JTAG.
2616
2617 The remote_bitbang driver is useful for debugging software running on
2618 processors which are being simulated.
2619
2620 @deffn {Config Command} {remote_bitbang_port} number
2621 Specifies the TCP port of the remote process to connect to or 0 to use UNIX
2622 sockets instead of TCP.
2623 @end deffn
2624
2625 @deffn {Config Command} {remote_bitbang_host} hostname
2626 Specifies the hostname of the remote process to connect to using TCP, or the
2627 name of the UNIX socket to use if remote_bitbang_port is 0.
2628 @end deffn
2629
2630 For example, to connect remotely via TCP to the host foobar you might have
2631 something like:
2632
2633 @example
2634 interface remote_bitbang
2635 remote_bitbang_port 3335
2636 remote_bitbang_host foobar
2637 @end example
2638
2639 To connect to another process running locally via UNIX sockets with socket
2640 named mysocket:
2641
2642 @example
2643 interface remote_bitbang
2644 remote_bitbang_port 0
2645 remote_bitbang_host mysocket
2646 @end example
2647 @end deffn
2648
2649 @deffn {Interface Driver} {usb_blaster}
2650 USB JTAG/USB-Blaster compatibles over one of the userspace libraries
2651 for FTDI chips. These interfaces have several commands, used to
2652 configure the driver before initializing the JTAG scan chain:
2653
2654 @deffn {Config Command} {usb_blaster_device_desc} description
2655 Provides the USB device description (the @emph{iProduct string})
2656 of the FTDI FT245 device. If not
2657 specified, the FTDI default value is used. This setting is only valid
2658 if compiled with FTD2XX support.
2659 @end deffn
2660
2661 @deffn {Config Command} {usb_blaster_vid_pid} vid pid
2662 The vendor ID and product ID of the FTDI FT245 device. If not specified,
2663 default values are used.
2664 Currently, only one @var{vid}, @var{pid} pair may be given, e.g. for
2665 Altera USB-Blaster (default):
2666 @example
2667 usb_blaster_vid_pid 0x09FB 0x6001
2668 @end example
2669 The following VID/PID is for Kolja Waschk's USB JTAG:
2670 @example
2671 usb_blaster_vid_pid 0x16C0 0x06AD
2672 @end example
2673 @end deffn
2674
2675 @deffn {Command} {usb_blaster_pin} (@option{pin6}|@option{pin8}) (@option{0}|@option{1}|@option{s}|@option{t})
2676 Sets the state or function of the unused GPIO pins on USB-Blasters
2677 (pins 6 and 8 on the female JTAG header). These pins can be used as
2678 SRST and/or TRST provided the appropriate connections are made on the
2679 target board.
2680
2681 For example, to use pin 6 as SRST:
2682 @example
2683 usb_blaster_pin pin6 s
2684 reset_config srst_only
2685 @end example
2686 @end deffn
2687
2688 @deffn {Command} {usb_blaster_lowlevel_driver} (@option{ftdi}|@option{ftd2xx}|@option{ublast2})
2689 Chooses the low level access method for the adapter. If not specified,
2690 @option{ftdi} is selected unless it wasn't enabled during the
2691 configure stage. USB-Blaster II needs @option{ublast2}.
2692 @end deffn
2693
2694 @deffn {Command} {usb_blaster_firmware} @var{path}
2695 This command specifies @var{path} to access USB-Blaster II firmware
2696 image. To be used with USB-Blaster II only.
2697 @end deffn
2698
2699 @end deffn
2700
2701 @deffn {Interface Driver} {gw16012}
2702 Gateworks GW16012 JTAG programmer.
2703 This has one driver-specific command:
2704
2705 @deffn {Config Command} {parport_port} [port_number]
2706 Display either the address of the I/O port
2707 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2708 If a parameter is provided, first switch to use that port.
2709 This is a write-once setting.
2710 @end deffn
2711 @end deffn
2712
2713 @deffn {Interface Driver} {jlink}
2714 Segger J-Link family of USB adapters. It currently supports JTAG and SWD transports.
2715
2716 @quotation Compatibility Note
2717 Segger released many firmware versions for the many harware versions they
2718 produced. OpenOCD was extensively tested and intended to run on all of them,
2719 but some combinations were reported as incompatible. As a general
2720 recommendation, it is advisable to use the latest firmware version
2721 available for each hardware version. However the current V8 is a moving
2722 target, and Segger firmware versions released after the OpenOCD was
2723 released may not be compatible. In such cases it is recommended to
2724 revert to the last known functional version. For 0.5.0, this is from
2725 "Feb 8 2012 14:30:39", packed with 4.42c. For 0.6.0, the last known
2726 version is from "May 3 2012 18:36:22", packed with 4.46f.
2727 @end quotation
2728
2729 @deffn {Command} {jlink caps}
2730 Display the device firmware capabilities.
2731 @end deffn
2732 @deffn {Command} {jlink info}
2733 Display various device information, like hardware version, firmware version, current bus status.
2734 @end deffn
2735 @deffn {Command} {jlink hw_jtag} [@option{2}|@option{3}]
2736 Set the JTAG protocol version to be used. Without argument, show the actual JTAG protocol version.
2737 @end deffn
2738 @deffn {Command} {jlink config}
2739 Display the J-Link configuration.
2740 @end deffn
2741 @deffn {Command} {jlink config kickstart} [val]
2742 Set the Kickstart power on JTAG-pin 19. Without argument, show the Kickstart configuration.
2743 @end deffn
2744 @deffn {Command} {jlink config mac_address} [@option{ff:ff:ff:ff:ff:ff}]
2745 Set the MAC address of the J-Link Pro. Without argument, show the MAC address.
2746 @end deffn
2747 @deffn {Command} {jlink config ip} [@option{A.B.C.D}(@option{/E}|@option{F.G.H.I})]
2748 Set the IP configuration of the J-Link Pro, where A.B.C.D is the IP address,
2749 E the bit of the subnet mask and
2750 F.G.H.I the subnet mask. Without arguments, show the IP configuration.
2751 @end deffn
2752 @deffn {Command} {jlink config usb_address} [@option{0x00} to @option{0x03} or @option{0xff}]
2753 Set the USB address; this will also change the product id. Without argument, show the USB address.
2754 @end deffn
2755 @deffn {Command} {jlink config reset}
2756 Reset the current configuration.
2757 @end deffn
2758 @deffn {Command} {jlink config save}
2759 Save the current configuration to the internal persistent storage.
2760 @end deffn
2761 @deffn {Config} {jlink pid} val
2762 Set the USB PID of the interface. As a configuration command, it can be used only before 'init'.
2763 @end deffn
2764 @deffn {Config} {jlink serial} serial-number
2765 Set the @var{serial-number} of the interface, in case more than one adapter is connected to the host.
2766 If not specified, serial numbers are not considered.
2767
2768 Note that there may be leading zeros in the @var{serial-number} string
2769 that will not show in the Segger software, but must be specified here.
2770 Debug level 3 output contains serial numbers if there is a mismatch.
2771
2772 As a configuration command, it can be used only before 'init'.
2773 @end deffn
2774 @end deffn
2775
2776 @deffn {Interface Driver} {parport}
2777 Supports PC parallel port bit-banging cables:
2778 Wigglers, PLD download cable, and more.
2779 These interfaces have several commands, used to configure the driver
2780 before initializing the JTAG scan chain:
2781
2782 @deffn {Config Command} {parport_cable} name
2783 Set the layout of the parallel port cable used to connect to the target.
2784 This is a write-once setting.
2785 Currently valid cable @var{name} values include:
2786
2787 @itemize @minus
2788 @item @b{altium} Altium Universal JTAG cable.
2789 @item @b{arm-jtag} Same as original wiggler except SRST and
2790 TRST connections reversed and TRST is also inverted.
2791 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
2792 in configuration mode. This is only used to
2793 program the Chameleon itself, not a connected target.
2794 @item @b{dlc5} The Xilinx Parallel cable III.
2795 @item @b{flashlink} The ST Parallel cable.
2796 @item @b{lattice} Lattice ispDOWNLOAD Cable
2797 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
2798 some versions of
2799 Amontec's Chameleon Programmer. The new version available from
2800 the website uses the original Wiggler layout ('@var{wiggler}')
2801 @item @b{triton} The parallel port adapter found on the
2802 ``Karo Triton 1 Development Board''.
2803 This is also the layout used by the HollyGates design
2804 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
2805 @item @b{wiggler} The original Wiggler layout, also supported by
2806 several clones, such as the Olimex ARM-JTAG
2807 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
2808 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
2809 @end itemize
2810 @end deffn
2811
2812 @deffn {Config Command} {parport_port} [port_number]
2813 Display either the address of the I/O port
2814 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2815 If a parameter is provided, first switch to use that port.
2816 This is a write-once setting.
2817
2818 When using PPDEV to access the parallel port, use the number of the parallel port:
2819 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
2820 you may encounter a problem.
2821 @end deffn
2822
2823 @deffn Command {parport_toggling_time} [nanoseconds]
2824 Displays how many nanoseconds the hardware needs to toggle TCK;
2825 the parport driver uses this value to obey the
2826 @command{adapter_khz} configuration.
2827 When the optional @var{nanoseconds} parameter is given,
2828 that setting is changed before displaying the current value.
2829
2830 The default setting should work reasonably well on commodity PC hardware.
2831 However, you may want to calibrate for your specific hardware.
2832 @quotation Tip
2833 To measure the toggling time with a logic analyzer or a digital storage
2834 oscilloscope, follow the procedure below:
2835 @example
2836 > parport_toggling_time 1000
2837 > adapter_khz 500
2838 @end example
2839 This sets the maximum JTAG clock speed of the hardware, but
2840 the actual speed probably deviates from the requested 500 kHz.
2841 Now, measure the time between the two closest spaced TCK transitions.
2842 You can use @command{runtest 1000} or something similar to generate a
2843 large set of samples.
2844 Update the setting to match your measurement:
2845 @example
2846 > parport_toggling_time <measured nanoseconds>
2847 @end example
2848 Now the clock speed will be a better match for @command{adapter_khz rate}
2849 commands given in OpenOCD scripts and event handlers.
2850
2851 You can do something similar with many digital multimeters, but note
2852 that you'll probably need to run the clock continuously for several
2853 seconds before it decides what clock rate to show. Adjust the
2854 toggling time up or down until the measured clock rate is a good
2855 match for the adapter_khz rate you specified; be conservative.
2856 @end quotation
2857 @end deffn
2858
2859 @deffn {Config Command} {parport_write_on_exit} (@option{on}|@option{off})
2860 This will configure the parallel driver to write a known
2861 cable-specific value to the parallel interface on exiting OpenOCD.
2862 @end deffn
2863
2864 For example, the interface configuration file for a
2865 classic ``Wiggler'' cable on LPT2 might look something like this:
2866
2867 @example
2868 interface parport
2869 parport_port 0x278
2870 parport_cable wiggler
2871 @end example
2872 @end deffn
2873
2874 @deffn {Interface Driver} {presto}
2875 ASIX PRESTO USB JTAG programmer.
2876 @deffn {Config Command} {presto_serial} serial_string
2877 Configures the USB serial number of the Presto device to use.
2878 @end deffn
2879 @end deffn
2880
2881 @deffn {Interface Driver} {rlink}
2882 Raisonance RLink USB adapter
2883 @end deffn
2884
2885 @deffn {Interface Driver} {usbprog}
2886 usbprog is a freely programmable USB adapter.
2887 @end deffn
2888
2889 @deffn {Interface Driver} {vsllink}
2890 vsllink is part of Versaloon which is a versatile USB programmer.
2891
2892 @quotation Note
2893 This defines quite a few driver-specific commands,
2894 which are not currently documented here.
2895 @end quotation
2896 @end deffn
2897
2898 @anchor{hla_interface}
2899 @deffn {Interface Driver} {hla}
2900 This is a driver that supports multiple High Level Adapters.
2901 This type of adapter does not expose some of the lower level api's
2902 that OpenOCD would normally use to access the target.
2903
2904 Currently supported adapters include the ST STLINK and TI ICDI.
2905 STLINK firmware version >= V2.J21.S4 recommended due to issues with earlier
2906 versions of firmware where serial number is reset after first use. Suggest
2907 using ST firmware update utility to upgrade STLINK firmware even if current
2908 version reported is V2.J21.S4.
2909
2910 @deffn {Config Command} {hla_device_desc} description
2911 Currently Not Supported.
2912 @end deffn
2913
2914 @deffn {Config Command} {hla_serial} serial
2915 Specifies the serial number of the adapter.
2916 @end deffn
2917
2918 @deffn {Config Command} {hla_layout} (@option{stlink}|@option{icdi})
2919 Specifies the adapter layout to use.
2920 @end deffn
2921
2922 @deffn {Config Command} {hla_vid_pid} vid pid
2923 The vendor ID and product ID of the device.
2924 @end deffn
2925
2926 @deffn {Command} {hla_command} command
2927 Execute a custom adapter-specific command. The @var{command} string is
2928 passed as is to the underlying adapter layout handler.
2929 @end deffn
2930 @end deffn
2931
2932 @deffn {Interface Driver} {opendous}
2933 opendous-jtag is a freely programmable USB adapter.
2934 @end deffn
2935
2936 @deffn {Interface Driver} {ulink}
2937 This is the Keil ULINK v1 JTAG debugger.
2938 @end deffn
2939
2940 @deffn {Interface Driver} {ZY1000}
2941 This is the Zylin ZY1000 JTAG debugger.
2942 @end deffn
2943
2944 @quotation Note
2945 This defines some driver-specific commands,
2946 which are not currently documented here.
2947 @end quotation
2948
2949 @deffn Command power [@option{on}|@option{off}]
2950 Turn power switch to target on/off.
2951 No arguments: print status.
2952 @end deffn
2953
2954 @deffn {Interface Driver} {bcm2835gpio}
2955 This SoC is present in Raspberry Pi which is a cheap single-board computer
2956 exposing some GPIOs on its expansion header.
2957
2958 The driver accesses memory-mapped GPIO peripheral registers directly
2959 for maximum performance, but the only possible race condition is for
2960 the pins' modes/muxing (which is highly unlikely), so it should be
2961 able to coexist nicely with both sysfs bitbanging and various
2962 peripherals' kernel drivers. The driver restores the previous
2963 configuration on exit.
2964
2965 See @file{interface/raspberrypi-native.cfg} for a sample config and
2966 pinout.
2967
2968 @end deffn
2969
2970 @section Transport Configuration
2971 @cindex Transport
2972 As noted earlier, depending on the version of OpenOCD you use,
2973 and the debug adapter you are using,
2974 several transports may be available to
2975 communicate with debug targets (or perhaps to program flash memory).
2976 @deffn Command {transport list}
2977 displays the names of the transports supported by this
2978 version of OpenOCD.
2979 @end deffn
2980
2981 @deffn Command {transport select} @option{transport_name}
2982 Select which of the supported transports to use in this OpenOCD session.
2983
2984 When invoked with @option{transport_name}, attempts to select the named
2985 transport. The transport must be supported by the debug adapter
2986 hardware and by the version of OpenOCD you are using (including the
2987 adapter's driver).
2988
2989 If no transport has been selected and no @option{transport_name} is
2990 provided, @command{transport select} auto-selects the first transport
2991 supported by the debug adapter.
2992
2993 @command{transport select} always returns the name of the session's selected
2994 transport, if any.
2995 @end deffn
2996
2997 @subsection JTAG Transport
2998 @cindex JTAG
2999 JTAG is the original transport supported by OpenOCD, and most
3000 of the OpenOCD commands support it.
3001 JTAG transports expose a chain of one or more Test Access Points (TAPs),
3002 each of which must be explicitly declared.
3003 JTAG supports both debugging and boundary scan testing.
3004 Flash programming support is built on top of debug support.
3005
3006 JTAG transport is selected with the command @command{transport select
3007 jtag}. Unless your adapter uses @ref{hla_interface,the hla interface
3008 driver}, in which case the command is @command{transport select
3009 hla_jtag}.
3010
3011 @subsection SWD Transport
3012 @cindex SWD
3013 @cindex Serial Wire Debug
3014 SWD (Serial Wire Debug) is an ARM-specific transport which exposes one
3015 Debug Access Point (DAP, which must be explicitly declared.
3016 (SWD uses fewer signal wires than JTAG.)
3017 SWD is debug-oriented, and does not support boundary scan testing.
3018 Flash programming support is built on top of debug support.
3019 (Some processors support both JTAG and SWD.)
3020
3021 SWD transport is selected with the command @command{transport select
3022 swd}. Unless your adapter uses @ref{hla_interface,the hla interface
3023 driver}, in which case the command is @command{transport select
3024 hla_swd}.
3025
3026 @deffn Command {swd newdap} ...
3027 Declares a single DAP which uses SWD transport.
3028 Parameters are currently the same as "jtag newtap" but this is
3029 expected to change.
3030 @end deffn
3031 @deffn Command {swd wcr trn prescale}
3032 Updates TRN (turnaraound delay) and prescaling.fields of the
3033 Wire Control Register (WCR).
3034 No parameters: displays current settings.
3035 @end deffn
3036
3037 @subsection SPI Transport
3038 @cindex SPI
3039 @cindex Serial Peripheral Interface
3040 The Serial Peripheral Interface (SPI) is a general purpose transport
3041 which uses four wire signaling. Some processors use it as part of a
3042 solution for flash programming.
3043
3044 @anchor{jtagspeed}
3045 @section JTAG Speed
3046 JTAG clock setup is part of system setup.
3047 It @emph{does not belong with interface setup} since any interface
3048 only knows a few of the constraints for the JTAG clock speed.
3049 Sometimes the JTAG speed is
3050 changed during the target initialization process: (1) slow at
3051 reset, (2) program the CPU clocks, (3) run fast.
3052 Both the "slow" and "fast" clock rates are functions of the
3053 oscillators used, the chip, the board design, and sometimes
3054 power management software that may be active.
3055
3056 The speed used during reset, and the scan chain verification which
3057 follows reset, can be adjusted using a @code{reset-start}
3058 target event handler.
3059 It can then be reconfigured to a faster speed by a
3060 @code{reset-init} target event handler after it reprograms those
3061 CPU clocks, or manually (if something else, such as a boot loader,
3062 sets up those clocks).
3063 @xref{targetevents,,Target Events}.
3064 When the initial low JTAG speed is a chip characteristic, perhaps
3065 because of a required oscillator speed, provide such a handler
3066 in the target config file.
3067 When that speed is a function of a board-specific characteristic
3068 such as which speed oscillator is used, it belongs in the board
3069 config file instead.
3070 In both cases it's safest to also set the initial JTAG clock rate
3071 to that same slow speed, so that OpenOCD never starts up using a
3072 clock speed that's faster than the scan chain can support.
3073
3074 @example
3075 jtag_rclk 3000
3076 $_TARGET.cpu configure -event reset-start @{ jtag_rclk 3000 @}
3077 @end example
3078
3079 If your system supports adaptive clocking (RTCK), configuring
3080 JTAG to use that is probably the most robust approach.
3081 However, it introduces delays to synchronize clocks; so it
3082 may not be the fastest solution.
3083
3084 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
3085 instead of @command{adapter_khz}, but only for (ARM) cores and boards
3086 which support adaptive clocking.
3087
3088 @deffn {Command} adapter_khz max_speed_kHz
3089 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
3090 JTAG interfaces usually support a limited number of
3091 speeds. The speed actually used won't be faster
3092 than the speed specified.
3093
3094 Chip data sheets generally include a top JTAG clock rate.
3095 The actual rate is often a function of a CPU core clock,
3096 and is normally less than that peak rate.
3097 For example, most ARM cores accept at most one sixth of the CPU clock.
3098
3099 Speed 0 (khz) selects RTCK method.
3100 @xref{faqrtck,,FAQ RTCK}.
3101 If your system uses RTCK, you won't need to change the
3102 JTAG clocking after setup.
3103 Not all interfaces, boards, or targets support ``rtck''.
3104 If the interface device can not
3105 support it, an error is returned when you try to use RTCK.
3106 @end deffn
3107
3108 @defun jtag_rclk fallback_speed_kHz
3109 @cindex adaptive clocking
3110 @cindex RTCK
3111 This Tcl proc (defined in @file{startup.tcl}) attempts to enable RTCK/RCLK.
3112 If that fails (maybe the interface, board, or target doesn't
3113 support it), falls back to the specified frequency.
3114 @example
3115 # Fall back to 3mhz if RTCK is not supported
3116 jtag_rclk 3000
3117 @end example
3118 @end defun
3119
3120 @node Reset Configuration
3121 @chapter Reset Configuration
3122 @cindex Reset Configuration
3123
3124 Every system configuration may require a different reset
3125 configuration. This can also be quite confusing.
3126 Resets also interact with @var{reset-init} event handlers,
3127 which do things like setting up clocks and DRAM, and
3128 JTAG clock rates. (@xref{jtagspeed,,JTAG Speed}.)
3129 They can also interact with JTAG routers.
3130 Please see the various board files for examples.
3131
3132 @quotation Note
3133 To maintainers and integrators:
3134 Reset configuration touches several things at once.
3135 Normally the board configuration file
3136 should define it and assume that the JTAG adapter supports
3137 everything that's wired up to the board's JTAG connector.
3138
3139 However, the target configuration file could also make note
3140 of something the silicon vendor has done inside the chip,
3141 which will be true for most (or all) boards using that chip.
3142 And when the JTAG adapter doesn't support everything, the
3143 user configuration file will need to override parts of
3144 the reset configuration provided by other files.
3145 @end quotation
3146
3147 @section Types of Reset
3148
3149 There are many kinds of reset possible through JTAG, but
3150 they may not all work with a given board and adapter.
3151 That's part of why reset configuration can be error prone.
3152
3153 @itemize @bullet
3154 @item
3155 @emph{System Reset} ... the @emph{SRST} hardware signal
3156 resets all chips connected to the JTAG adapter, such as processors,
3157 power management chips, and I/O controllers. Normally resets triggered
3158 with this signal behave exactly like pressing a RESET button.
3159 @item
3160 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
3161 just the TAP controllers connected to the JTAG adapter.
3162 Such resets should not be visible to the rest of the system; resetting a
3163 device's TAP controller just puts that controller into a known state.
3164 @item
3165 @emph{Emulation Reset} ... many devices can be reset through JTAG
3166 commands. These resets are often distinguishable from system
3167 resets, either explicitly (a "reset reason" register says so)
3168 or implicitly (not all parts of the chip get reset).
3169 @item
3170 @emph{Other Resets} ... system-on-chip devices often support
3171 several other types of reset.
3172 You may need to arrange that a watchdog timer stops
3173 while debugging, preventing a watchdog reset.
3174 There may be individual module resets.
3175 @end itemize
3176
3177 In the best case, OpenOCD can hold SRST, then reset
3178 the TAPs via TRST and send commands through JTAG to halt the
3179 CPU at the reset vector before the 1st instruction is executed.
3180 Then when it finally releases the SRST signal, the system is
3181 halted under debugger control before any code has executed.
3182 This is the behavior required to support the @command{reset halt}
3183 and @command{reset init} commands; after @command{reset init} a
3184 board-specific script might do things like setting up DRAM.
3185 (@xref{resetcommand,,Reset Command}.)
3186
3187 @anchor{srstandtrstissues}
3188 @section SRST and TRST Issues
3189
3190 Because SRST and TRST are hardware signals, they can have a
3191 variety of system-specific constraints. Some of the most
3192 common issues are:
3193
3194 @itemize @bullet
3195
3196 @item @emph{Signal not available} ... Some boards don't wire
3197 SRST or TRST to the JTAG connector. Some JTAG adapters don't
3198 support such signals even if they are wired up.
3199 Use the @command{reset_config} @var{signals} options to say
3200 when either of those signals is not connected.
3201 When SRST is not available, your code might not be able to rely
3202 on controllers having been fully reset during code startup.
3203 Missing TRST is not a problem, since JTAG-level resets can
3204 be triggered using with TMS signaling.
3205
3206 @item @emph{Signals shorted} ... Sometimes a chip, board, or
3207 adapter will connect SRST to TRST, instead of keeping them separate.
3208 Use the @command{reset_config} @var{combination} options to say
3209 when those signals aren't properly independent.
3210
3211 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
3212 delay circuit, reset supervisor, or on-chip features can extend
3213 the effect of a JTAG adapter's reset for some time after the adapter
3214 stops issuing the reset. For example, there may be chip or board
3215 requirements that all reset pulses last for at least a
3216 certain amount of time; and reset buttons commonly have
3217 hardware debouncing.
3218 Use the @command{adapter_nsrst_delay} and @command{jtag_ntrst_delay}
3219 commands to say when extra delays are needed.
3220
3221 @item @emph{Drive type} ... Reset lines often have a pullup
3222 resistor, letting the JTAG interface treat them as open-drain
3223 signals. But that's not a requirement, so the adapter may need
3224 to use push/pull output drivers.
3225 Also, with weak pullups it may be advisable to drive
3226 signals to both levels (push/pull) to minimize rise times.
3227 Use the @command{reset_config} @var{trst_type} and
3228 @var{srst_type} parameters to say how to drive reset signals.
3229
3230 @item @emph{Special initialization} ... Targets sometimes need
3231 special JTAG initialization sequences to handle chip-specific
3232 issues (not limited to errata).
3233 For example, certain JTAG commands might need to be issued while
3234 the system as a whole is in a reset state (SRST active)
3235 but the JTAG scan chain is usable (TRST inactive).
3236 Many systems treat combined assertion of SRST and TRST as a
3237 trigger for a harder reset than SRST alone.
3238 Such custom reset handling is discussed later in this chapter.
3239 @end itemize
3240
3241 There can also be other issues.
3242 Some devices don't fully conform to the JTAG specifications.
3243 Trivial system-specific differences are common, such as
3244 SRST and TRST using slightly different names.
3245 There are also vendors who distribute key JTAG documentation for
3246 their chips only to developers who have signed a Non-Disclosure
3247 Agreement (NDA).
3248
3249 Sometimes there are chip-specific extensions like a requirement to use
3250 the normally-optional TRST signal (precluding use of JTAG adapters which
3251 don't pass TRST through), or needing extra steps to complete a TAP reset.
3252
3253 In short, SRST and especially TRST handling may be very finicky,
3254 needing to cope with both architecture and board specific constraints.
3255
3256 @section Commands for Handling Resets
3257
3258 @deffn {Command} adapter_nsrst_assert_width milliseconds
3259 Minimum amount of time (in milliseconds) OpenOCD should wait
3260 after asserting nSRST (active-low system reset) before
3261 allowing it to be deasserted.
3262 @end deffn
3263
3264 @deffn {Command} adapter_nsrst_delay milliseconds
3265 How long (in milliseconds) OpenOCD should wait after deasserting
3266 nSRST (active-low system reset) before starting new JTAG operations.
3267 When a board has a reset button connected to SRST line it will
3268 probably have hardware debouncing, implying you should use this.
3269 @end deffn
3270
3271 @deffn {Command} jtag_ntrst_assert_width milliseconds
3272 Minimum amount of time (in milliseconds) OpenOCD should wait
3273 after asserting nTRST (active-low JTAG TAP reset) before
3274 allowing it to be deasserted.
3275 @end deffn
3276
3277 @deffn {Command} jtag_ntrst_delay milliseconds
3278 How long (in milliseconds) OpenOCD should wait after deasserting
3279 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
3280 @end deffn
3281
3282 @deffn {Command} reset_config mode_flag ...
3283 This command displays or modifies the reset configuration
3284 of your combination of JTAG board and target in target
3285 configuration scripts.
3286
3287 Information earlier in this section describes the kind of problems
3288 the command is intended to address (@pxref{srstandtrstissues,,SRST and TRST Issues}).
3289 As a rule this command belongs only in board config files,
3290 describing issues like @emph{board doesn't connect TRST};
3291 or in user config files, addressing limitations derived
3292 from a particular combination of interface and board.
3293 (An unlikely example would be using a TRST-only adapter
3294 with a board that only wires up SRST.)
3295
3296 The @var{mode_flag} options can be specified in any order, but only one
3297 of each type -- @var{signals}, @var{combination}, @var{gates},
3298 @var{trst_type}, @var{srst_type} and @var{connect_type}
3299 -- may be specified at a time.
3300 If you don't provide a new value for a given type, its previous
3301 value (perhaps the default) is unchanged.
3302 For example, this means that you don't need to say anything at all about
3303 TRST just to declare that if the JTAG adapter should want to drive SRST,
3304 it must explicitly be driven high (@option{srst_push_pull}).
3305
3306 @itemize
3307 @item
3308 @var{signals} can specify which of the reset signals are connected.
3309 For example, If the JTAG interface provides SRST, but the board doesn't
3310 connect that signal properly, then OpenOCD can't use it.
3311 Possible values are @option{none} (the default), @option{trst_only},
3312 @option{srst_only} and @option{trst_and_srst}.
3313
3314 @quotation Tip
3315 If your board provides SRST and/or TRST through the JTAG connector,
3316 you must declare that so those signals can be used.
3317 @end quotation
3318
3319 @item
3320 The @var{combination} is an optional value specifying broken reset
3321 signal implementations.
3322 The default behaviour if no option given is @option{separate},
3323 indicating everything behaves normally.
3324 @option{srst_pulls_trst} states that the
3325 test logic is reset together with the reset of the system (e.g. NXP
3326 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
3327 the system is reset together with the test logic (only hypothetical, I
3328 haven't seen hardware with such a bug, and can be worked around).
3329 @option{combined} implies both @option{srst_pulls_trst} and
3330 @option{trst_pulls_srst}.
3331
3332 @item
3333 The @var{gates} tokens control flags that describe some cases where
3334 JTAG may be unvailable during reset.
3335 @option{srst_gates_jtag} (default)
3336 indicates that asserting SRST gates the
3337 JTAG clock. This means that no communication can happen on JTAG
3338 while SRST is asserted.
3339 Its converse is @option{srst_nogate}, indicating that JTAG commands
3340 can safely be issued while SRST is active.
3341
3342 @item
3343 The @var{connect_type} tokens control flags that describe some cases where
3344 SRST is asserted while connecting to the target. @option{srst_nogate}
3345 is required to use this option.
3346 @option{connect_deassert_srst} (default)
3347 indicates that SRST will not be asserted while connecting to the target.
3348 Its converse is @option{connect_assert_srst}, indicating that SRST will
3349 be asserted before any target connection.
3350 Only some targets support this feature, STM32 and STR9 are examples.
3351 This feature is useful if you are unable to connect to your target due
3352 to incorrect options byte config or illegal program execution.
3353 @end itemize
3354
3355 The optional @var{trst_type} and @var{srst_type} parameters allow the
3356 driver mode of each reset line to be specified. These values only affect
3357 JTAG interfaces with support for different driver modes, like the Amontec
3358 JTAGkey and JTAG Accelerator. Also, they are necessarily ignored if the
3359 relevant signal (TRST or SRST) is not connected.
3360
3361 @itemize
3362 @item
3363 Possible @var{trst_type} driver modes for the test reset signal (TRST)
3364 are the default @option{trst_push_pull}, and @option{trst_open_drain}.
3365 Most boards connect this signal to a pulldown, so the JTAG TAPs
3366 never leave reset unless they are hooked up to a JTAG adapter.
3367
3368 @item
3369 Possible @var{srst_type} driver modes for the system reset signal (SRST)
3370 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
3371 Most boards connect this signal to a pullup, and allow the
3372 signal to be pulled low by various events including system
3373 powerup and pressing a reset button.
3374 @end itemize
3375 @end deffn
3376
3377 @section Custom Reset Handling
3378 @cindex events
3379
3380 OpenOCD has several ways to help support the various reset
3381 mechanisms provided by chip and board vendors.
3382 The commands shown in the previous section give standard parameters.
3383 There are also @emph{event handlers} associated with TAPs or Targets.
3384 Those handlers are Tcl procedures you can provide, which are invoked
3385 at particular points in the reset sequence.
3386
3387 @emph{When SRST is not an option} you must set
3388 up a @code{reset-assert} event handler for your target.
3389 For example, some JTAG adapters don't include the SRST signal;
3390 and some boards have multiple targets, and you won't always
3391 want to reset everything at once.
3392
3393 After configuring those mechanisms, you might still
3394 find your board doesn't start up or reset correctly.
3395 For example, maybe it needs a slightly different sequence
3396 of SRST and/or TRST manipulations, because of quirks that
3397 the @command{reset_config} mechanism doesn't address;
3398 or asserting both might trigger a stronger reset, which
3399 needs special attention.
3400
3401 Experiment with lower level operations, such as @command{jtag_reset}
3402 and the @command{jtag arp_*} operations shown here,
3403 to find a sequence of operations that works.
3404 @xref{JTAG Commands}.
3405 When you find a working sequence, it can be used to override
3406 @command{jtag_init}, which fires during OpenOCD startup
3407 (@pxref{configurationstage,,Configuration Stage});
3408 or @command{init_reset}, which fires during reset processing.
3409
3410 You might also want to provide some project-specific reset
3411 schemes. For example, on a multi-target board the standard
3412 @command{reset} command would reset all targets, but you
3413 may need the ability to reset only one target at time and
3414 thus want to avoid using the board-wide SRST signal.
3415
3416 @deffn {Overridable Procedure} init_reset mode
3417 This is invoked near the beginning of the @command{reset} command,
3418 usually to provide as much of a cold (power-up) reset as practical.
3419 By default it is also invoked from @command{jtag_init} if
3420 the scan chain does not respond to pure JTAG operations.
3421 The @var{mode} parameter is the parameter given to the
3422 low level reset command (@option{halt},
3423 @option{init}, or @option{run}), @option{setup},
3424 or potentially some other value.
3425
3426 The default implementation just invokes @command{jtag arp_init-reset}.
3427 Replacements will normally build on low level JTAG
3428 operations such as @command{jtag_reset}.
3429 Operations here must not address individual TAPs
3430 (or their associated targets)
3431 until the JTAG scan chain has first been verified to work.
3432
3433 Implementations must have verified the JTAG scan chain before
3434 they return.
3435 This is done by calling @command{jtag arp_init}
3436 (or @command{jtag arp_init-reset}).
3437 @end deffn
3438
3439 @deffn Command {jtag arp_init}
3440 This validates the scan chain using just the four
3441 standard JTAG signals (TMS, TCK, TDI, TDO).
3442 It starts by issuing a JTAG-only reset.
3443 Then it performs checks to verify that the scan chain configuration
3444 matches the TAPs it can observe.
3445 Those checks include checking IDCODE values for each active TAP,
3446 and verifying the length of their instruction registers using
3447 TAP @code{-ircapture} and @code{-irmask} values.
3448 If these tests all pass, TAP @code{setup} events are
3449 issued to all TAPs with handlers for that event.
3450 @end deffn
3451
3452 @deffn Command {jtag arp_init-reset}
3453 This uses TRST and SRST to try resetting
3454 everything on the JTAG scan chain
3455 (and anything else connected to SRST).
3456 It then invokes the logic of @command{jtag arp_init}.
3457 @end deffn
3458
3459
3460 @node TAP Declaration
3461 @chapter TAP Declaration
3462 @cindex TAP declaration
3463 @cindex TAP configuration
3464
3465 @emph{Test Access Ports} (TAPs) are the core of JTAG.
3466 TAPs serve many roles, including:
3467
3468 @itemize @bullet
3469 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target.
3470 @item @b{Flash Programming} Some chips program the flash directly via JTAG.
3471 Others do it indirectly, making a CPU do it.
3472 @item @b{Program Download} Using the same CPU support GDB uses,
3473 you can initialize a DRAM controller, download code to DRAM, and then
3474 start running that code.
3475 @item @b{Boundary Scan} Most chips support boundary scan, which
3476 helps test for board assembly problems like solder bridges
3477 and missing connections.
3478 @end itemize
3479
3480 OpenOCD must know about the active TAPs on your board(s).
3481 Setting up the TAPs is the core task of your configuration files.
3482 Once those TAPs are set up, you can pass their names to code
3483 which sets up CPUs and exports them as GDB targets,
3484 probes flash memory, performs low-level JTAG operations, and more.
3485
3486 @section Scan Chains
3487 @cindex scan chain
3488
3489 TAPs are part of a hardware @dfn{scan chain},
3490 which is a daisy chain of TAPs.
3491 They also need to be added to
3492 OpenOCD's software mirror of that hardware list,
3493 giving each member a name and associating other data with it.
3494 Simple scan chains, with a single TAP, are common in
3495 systems with a single microcontroller or microprocessor.
3496 More complex chips may have several TAPs internally.
3497 Very complex scan chains might have a dozen or more TAPs:
3498 several in one chip, more in the next, and connecting
3499 to other boards with their own chips and TAPs.
3500
3501 You can display the list with the @command{scan_chain} command.
3502 (Don't confuse this with the list displayed by the @command{targets}
3503 command, presented in the next chapter.
3504 That only displays TAPs for CPUs which are configured as
3505 debugging targets.)
3506 Here's what the scan chain might look like for a chip more than one TAP:
3507
3508 @verbatim
3509 TapName Enabled IdCode Expected IrLen IrCap IrMask
3510 -- ------------------ ------- ---------- ---------- ----- ----- ------
3511 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0x01 0x03
3512 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x01 0x0f
3513 2 omap5912.unknown Y 0x00000000 0x00000000 8 0x01 0x03
3514 @end verbatim
3515
3516 OpenOCD can detect some of that information, but not all
3517 of it. @xref{autoprobing,,Autoprobing}.
3518 Unfortunately, those TAPs can't always be autoconfigured,
3519 because not all devices provide good support for that.
3520 JTAG doesn't require supporting IDCODE instructions, and
3521 chips with JTAG routers may not link TAPs into the chain
3522 until they are told to do so.
3523
3524 The configuration mechanism currently supported by OpenOCD
3525 requires explicit configuration of all TAP devices using
3526 @command{jtag newtap} commands, as detailed later in this chapter.
3527 A command like this would declare one tap and name it @code{chip1.cpu}:
3528
3529 @example
3530 jtag newtap chip1 cpu -irlen 4 -expected-id 0x3ba00477
3531 @end example
3532
3533 Each target configuration file lists the TAPs provided
3534 by a given chip.
3535 Board configuration files combine all the targets on a board,
3536 and so forth.
3537 Note that @emph{the order in which TAPs are declared is very important.}
3538 That declaration order must match the order in the JTAG scan chain,
3539 both inside a single chip and between them.
3540 @xref{faqtaporder,,FAQ TAP Order}.
3541
3542 For example, the ST Microsystems STR912 chip has
3543 three separate TAPs@footnote{See the ST
3544 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
3545 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
3546 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
3547 To configure those taps, @file{target/str912.cfg}
3548 includes commands something like this:
3549
3550 @example
3551 jtag newtap str912 flash ... params ...
3552 jtag newtap str912 cpu ... params ...
3553 jtag newtap str912 bs ... params ...
3554 @end example
3555
3556 Actual config files typically use a variable such as @code{$_CHIPNAME}
3557 instead of literals like @option{str912}, to support more than one chip
3558 of each type. @xref{Config File Guidelines}.
3559
3560 @deffn Command {jtag names}
3561 Returns the names of all current TAPs in the scan chain.
3562 Use @command{jtag cget} or @command{jtag tapisenabled}
3563 to examine attributes and state of each TAP.
3564 @example
3565 foreach t [jtag names] @{
3566 puts [format "TAP: %s\n" $t]
3567 @}
3568 @end example
3569 @end deffn
3570
3571 @deffn Command {scan_chain}
3572 Displays the TAPs in the scan chain configuration,
3573 and their status.
3574 The set of TAPs listed by this command is fixed by
3575 exiting the OpenOCD configuration stage,
3576 but systems with a JTAG router can
3577 enable or disable TAPs dynamically.
3578 @end deffn
3579
3580 @c FIXME! "jtag cget" should be able to return all TAP
3581 @c attributes, like "$target_name cget" does for targets.
3582
3583 @c Probably want "jtag eventlist", and a "tap-reset" event
3584 @c (on entry to RESET state).
3585
3586 @section TAP Names
3587 @cindex dotted name
3588
3589 When TAP objects are declared with @command{jtag newtap},
3590 a @dfn{dotted.name} is created for the TAP, combining the
3591 name of a module (usually a chip) and a label for the TAP.
3592 For example: @code{xilinx.tap}, @code{str912.flash},
3593 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
3594 Many other commands use that dotted.name to manipulate or
3595 refer to the TAP. For example, CPU configuration uses the
3596 name, as does declaration of NAND or NOR flash banks.
3597
3598 The components of a dotted name should follow ``C'' symbol
3599 name rules: start with an alphabetic character, then numbers
3600 and underscores are OK; while others (including dots!) are not.
3601
3602 @section TAP Declaration Commands
3603
3604 @c shouldn't this be(come) a {Config Command}?
3605 @deffn Command {jtag newtap} chipname tapname configparams...
3606 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
3607 and configured according to the various @var{configparams}.
3608
3609 The @var{chipname} is a symbolic name for the chip.
3610 Conventionally target config files use @code{$_CHIPNAME},
3611 defaulting to the model name given by the chip vendor but
3612 overridable.
3613
3614 @cindex TAP naming convention
3615 The @var{tapname} reflects the role of that TAP,
3616 and should follow this convention:
3617
3618 @itemize @bullet
3619 @item @code{bs} -- For boundary scan if this is a separate TAP;
3620 @item @code{cpu} -- The main CPU of the chip, alternatively
3621 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
3622 @code{arm1} and @code{arm2} on chips with two ARMs, and so forth;
3623 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
3624 @item @code{flash} -- If the chip has a flash TAP, like the str912;
3625 @item @code{jrc} -- For JTAG route controller (example: the ICEPick modules
3626 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
3627 @item @code{tap} -- Should be used only for FPGA- or CPLD-like devices
3628 with a single TAP;
3629 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
3630 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
3631 For example, the Freescale i.MX31 has a SDMA (Smart DMA) with
3632 a JTAG TAP; that TAP should be named @code{sdma}.
3633 @end itemize
3634
3635 Every TAP requires at least the following @var{configparams}:
3636
3637 @itemize @bullet
3638 @item @code{-irlen} @var{NUMBER}
3639 @*The length in bits of the
3640 instruction register, such as 4 or 5 bits.
3641 @end itemize
3642
3643 A TAP may also provide optional @var{configparams}:
3644
3645 @itemize @bullet
3646 @item @code{-disable} (or @code{-enable})
3647 @*Use the @code{-disable} parameter to flag a TAP which is not
3648 linked into the scan chain after a reset using either TRST
3649 or the JTAG state machine's @sc{reset} state.
3650 You may use @code{-enable} to highlight the default state
3651 (the TAP is linked in).
3652 @xref{enablinganddisablingtaps,,Enabling and Disabling TAPs}.
3653 @item @code{-expected-id} @var{NUMBER}
3654 @*A non-zero @var{number} represents a 32-bit IDCODE
3655 which you expect to find when the scan chain is examined.
3656 These codes are not required by all JTAG devices.
3657 @emph{Repeat the option} as many times as required if more than one
3658 ID code could appear (for example, multiple versions).
3659 Specify @var{number} as zero to suppress warnings about IDCODE
3660 values that were found but not included in the list.
3661
3662 Provide this value if at all possible, since it lets OpenOCD
3663 tell when the scan chain it sees isn't right. These values
3664 are provided in vendors' chip documentation, usually a technical
3665 reference manual. Sometimes you may need to probe the JTAG
3666 hardware to find these values.
3667 @xref{autoprobing,,Autoprobing}.
3668 @item @code{-ignore-version}
3669 @*Specify this to ignore the JTAG version field in the @code{-expected-id}
3670 option. When vendors put out multiple versions of a chip, or use the same
3671 JTAG-level ID for several largely-compatible chips, it may be more practical
3672 to ignore the version field than to update config files to handle all of
3673 the various chip IDs. The version field is defined as bit 28-31 of the IDCODE.
3674 @item @code{-ircapture} @var{NUMBER}
3675 @*The bit pattern loaded by the TAP into the JTAG shift register
3676 on entry to the @sc{ircapture} state, such as 0x01.
3677 JTAG requires the two LSBs of this value to be 01.
3678 By default, @code{-ircapture} and @code{-irmask} are set
3679 up to verify that two-bit value. You may provide
3680 additional bits if you know them, or indicate that
3681 a TAP doesn't conform to the JTAG specification.
3682 @item @code{-irmask} @var{NUMBER}
3683 @*A mask used with @code{-ircapture}
3684 to verify that instruction scans work correctly.
3685 Such scans are not used by OpenOCD except to verify that
3686 there seems to be no problems with JTAG scan chain operations.
3687 @end itemize
3688 @end deffn
3689
3690 @section Other TAP commands
3691
3692 @deffn Command {jtag cget} dotted.name @option{-event} event_name
3693 @deffnx Command {jtag configure} dotted.name @option{-event} event_name handler
3694 At this writing this TAP attribute
3695 mechanism is used only for event handling.
3696 (It is not a direct analogue of the @code{cget}/@code{configure}
3697 mechanism for debugger targets.)
3698 See the next section for information about the available events.
3699
3700 The @code{configure} subcommand assigns an event handler,
3701 a TCL string which is evaluated when the event is triggered.
3702 The @code{cget} subcommand returns that handler.
3703 @end deffn
3704
3705 @section TAP Events
3706 @cindex events
3707 @cindex TAP events
3708
3709 OpenOCD includes two event mechanisms.
3710 The one presented here applies to all JTAG TAPs.
3711 The other applies to debugger targets,
3712 which are associated with certain TAPs.
3713
3714 The TAP events currently defined are:
3715
3716 @itemize @bullet
3717 @item @b{post-reset}
3718 @* The TAP has just completed a JTAG reset.
3719 The tap may still be in the JTAG @sc{reset} state.
3720 Handlers for these events might perform initialization sequences
3721 such as issuing TCK cycles, TMS sequences to ensure
3722 exit from the ARM SWD mode, and more.
3723
3724 Because the scan chain has not yet been verified, handlers for these events
3725 @emph{should not issue commands which scan the JTAG IR or DR registers}
3726 of any particular target.
3727 @b{NOTE:} As this is written (September 2009), nothing prevents such access.
3728 @item @b{setup}
3729 @* The scan chain has been reset and verified.
3730 This handler may enable TAPs as needed.
3731 @item @b{tap-disable}
3732 @* The TAP needs to be disabled. This handler should
3733 implement @command{jtag tapdisable}
3734 by issuing the relevant JTAG commands.
3735 @item @b{tap-enable}
3736 @* The TAP needs to be enabled. This handler should
3737 implement @command{jtag tapenable}
3738 by issuing the relevant JTAG commands.
3739 @end itemize
3740
3741 If you need some action after each JTAG reset which isn't actually
3742 specific to any TAP (since you can't yet trust the scan chain's
3743 contents to be accurate), you might:
3744
3745 @example
3746 jtag configure CHIP.jrc -event post-reset @{
3747 echo "JTAG Reset done"
3748 ... non-scan jtag operations to be done after reset
3749 @}
3750 @end example
3751
3752
3753 @anchor{enablinganddisablingtaps}
3754 @section Enabling and Disabling TAPs
3755 @cindex JTAG Route Controller
3756 @cindex jrc
3757
3758 In some systems, a @dfn{JTAG Route Controller} (JRC)
3759 is used to enable and/or disable specific JTAG TAPs.
3760 Many ARM-based chips from Texas Instruments include
3761 an ``ICEPick'' module, which is a JRC.
3762 Such chips include DaVinci and OMAP3 processors.
3763
3764 A given TAP may not be visible until the JRC has been
3765 told to link it into the scan chain; and if the JRC
3766 has been told to unlink that TAP, it will no longer
3767 be visible.
3768 Such routers address problems that JTAG ``bypass mode''
3769 ignores, such as:
3770
3771 @itemize
3772 @item The scan chain can only go as fast as its slowest TAP.
3773 @item Having many TAPs slows instruction scans, since all
3774 TAPs receive new instructions.
3775 @item TAPs in the scan chain must be powered up, which wastes
3776 power and prevents debugging some power management mechanisms.
3777 @end itemize
3778
3779 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
3780 as implied by the existence of JTAG routers.
3781 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
3782 does include a kind of JTAG router functionality.
3783
3784 @c (a) currently the event handlers don't seem to be able to
3785 @c fail in a way that could lead to no-change-of-state.
3786
3787 In OpenOCD, tap enabling/disabling is invoked by the Tcl commands
3788 shown below, and is implemented using TAP event handlers.
3789 So for example, when defining a TAP for a CPU connected to
3790 a JTAG router, your @file{target.cfg} file
3791 should define TAP event handlers using
3792 code that looks something like this:
3793
3794 @example
3795 jtag configure CHIP.cpu -event tap-enable @{
3796 ... jtag operations using CHIP.jrc
3797 @}
3798 jtag configure CHIP.cpu -event tap-disable @{
3799 ... jtag operations using CHIP.jrc
3800 @}
3801 @end example
3802
3803 Then you might want that CPU's TAP enabled almost all the time:
3804
3805 @example
3806 jtag configure $CHIP.jrc -event setup "jtag tapenable $CHIP.cpu"
3807 @end example
3808
3809 Note how that particular setup event handler declaration
3810 uses quotes to evaluate @code{$CHIP} when the event is configured.
3811 Using brackets @{ @} would cause it to be evaluated later,
3812 at runtime, when it might have a different value.
3813
3814 @deffn Command {jtag tapdisable} dotted.name
3815 If necessary, disables the tap
3816 by sending it a @option{tap-disable} event.
3817 Returns the string "1" if the tap
3818 specified by @var{dotted.name} is enabled,
3819 and "0" if it is disabled.
3820 @end deffn
3821
3822 @deffn Command {jtag tapenable} dotted.name
3823 If necessary, enables the tap
3824 by sending it a @option{tap-enable} event.
3825 Returns the string "1" if the tap
3826 specified by @var{dotted.name} is enabled,
3827 and "0" if it is disabled.
3828 @end deffn
3829
3830 @deffn Command {jtag tapisenabled} dotted.name
3831 Returns the string "1" if the tap
3832 specified by @var{dotted.name} is enabled,
3833 and "0" if it is disabled.
3834
3835 @quotation Note
3836 Humans will find the @command{scan_chain} command more helpful
3837 for querying the state of the JTAG taps.
3838 @end quotation
3839 @end deffn
3840
3841 @anchor{autoprobing}
3842 @section Autoprobing
3843 @cindex autoprobe
3844 @cindex JTAG autoprobe
3845
3846 TAP configuration is the first thing that needs to be done
3847 after interface and reset configuration. Sometimes it's
3848 hard finding out what TAPs exist, or how they are identified.
3849 Vendor documentation is not always easy to find and use.
3850
3851 To help you get past such problems, OpenOCD has a limited
3852 @emph{autoprobing} ability to look at the scan chain, doing
3853 a @dfn{blind interrogation} and then reporting the TAPs it finds.
3854 To use this mechanism, start the OpenOCD server with only data
3855 that configures your JTAG interface, and arranges to come up
3856 with a slow clock (many devices don't support fast JTAG clocks
3857 right when they come out of reset).
3858
3859 For example, your @file{openocd.cfg} file might have:
3860
3861 @example
3862 source [find interface/olimex-arm-usb-tiny-h.cfg]
3863 reset_config trst_and_srst
3864 jtag_rclk 8
3865 @end example
3866
3867 When you start the server without any TAPs configured, it will
3868 attempt to autoconfigure the TAPs. There are two parts to this:
3869
3870 @enumerate
3871 @item @emph{TAP discovery} ...
3872 After a JTAG reset (sometimes a system reset may be needed too),
3873 each TAP's data registers will hold the contents of either the
3874 IDCODE or BYPASS register.
3875 If JTAG communication is working, OpenOCD will see each TAP,
3876 and report what @option{-expected-id} to use with it.
3877 @item @emph{IR Length discovery} ...
3878 Unfortunately JTAG does not provide a reliable way to find out
3879 the value of the @option{-irlen} parameter to use with a TAP
3880 that is discovered.
3881 If OpenOCD can discover the length of a TAP's instruction
3882 register, it will report it.
3883 Otherwise you may need to consult vendor documentation, such
3884 as chip data sheets or BSDL files.
3885 @end enumerate
3886
3887 In many cases your board will have a simple scan chain with just
3888 a single device. Here's what OpenOCD reported with one board
3889 that's a bit more complex:
3890
3891 @example
3892 clock speed 8 kHz
3893 There are no enabled taps. AUTO PROBING MIGHT NOT WORK!!
3894 AUTO auto0.tap - use "jtag newtap auto0 tap -expected-id 0x2b900f0f ..."
3895 AUTO auto1.tap - use "jtag newtap auto1 tap -expected-id 0x07926001 ..."
3896 AUTO auto2.tap - use "jtag newtap auto2 tap -expected-id 0x0b73b02f ..."
3897 AUTO auto0.tap - use "... -irlen 4"
3898 AUTO auto1.tap - use "... -irlen 4"
3899 AUTO auto2.tap - use "... -irlen 6"
3900 no gdb ports allocated as no target has been specified
3901 @end example
3902
3903 Given that information, you should be able to either find some existing
3904 config files to use, or create your own. If you create your own, you
3905 would configure from the bottom up: first a @file{target.cfg} file
3906 with these TAPs, any targets associated with them, and any on-chip
3907 resources; then a @file{board.cfg} with off-chip resources, clocking,
3908 and so forth.
3909
3910 @node CPU Configuration
3911 @chapter CPU Configuration
3912 @cindex GDB target
3913
3914 This chapter discusses how to set up GDB debug targets for CPUs.
3915 You can also access these targets without GDB
3916 (@pxref{Architecture and Core Commands},
3917 and @ref{targetstatehandling,,Target State handling}) and
3918 through various kinds of NAND and NOR flash commands.
3919 If you have multiple CPUs you can have multiple such targets.
3920
3921 We'll start by looking at how to examine the targets you have,
3922 then look at how to add one more target and how to configure it.
3923
3924 @section Target List
3925 @cindex target, current
3926 @cindex target, list
3927
3928 All targets that have been set up are part of a list,
3929 where each member has a name.
3930 That name should normally be the same as the TAP name.
3931 You can display the list with the @command{targets}
3932 (plural!) command.
3933 This display often has only one CPU; here's what it might
3934 look like with more than one:
3935 @verbatim
3936 TargetName Type Endian TapName State
3937 -- ------------------ ---------- ------ ------------------ ------------
3938 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
3939 1 MyTarget cortex_m little mychip.foo tap-disabled
3940 @end verbatim
3941
3942 One member of that list is the @dfn{current target}, which
3943 is implicitly referenced by many commands.
3944 It's the one marked with a @code{*} near the target name.
3945 In particular, memory addresses often refer to the address
3946 space seen by that current target.
3947 Commands like @command{mdw} (memory display words)
3948 and @command{flash erase_address} (erase NOR flash blocks)
3949 are examples; and there are many more.
3950
3951 Several commands let you examine the list of targets:
3952
3953 @deffn Command {target current}
3954 Returns the name of the current target.
3955 @end deffn
3956
3957 @deffn Command {target names}
3958 Lists the names of all current targets in the list.
3959 @example
3960 foreach t [target names] @{
3961 puts [format "Target: %s\n" $t]
3962 @}
3963 @end example
3964 @end deffn
3965
3966 @c yep, "target list" would have been better.
3967 @c plus maybe "target setdefault".
3968
3969 @deffn Command targets [name]
3970 @emph{Note: the name of this command is plural. Other target
3971 command names are singular.}
3972
3973 With no parameter, this command displays a table of all known
3974 targets in a user friendly form.
3975
3976 With a parameter, this command sets the current target to
3977 the given target with the given @var{name}; this is
3978 only relevant on boards which have more than one target.
3979 @end deffn
3980
3981 @section Target CPU Types
3982 @cindex target type
3983 @cindex CPU type
3984
3985 Each target has a @dfn{CPU type}, as shown in the output of
3986 the @command{targets} command. You need to specify that type
3987 when calling @command{target create}.
3988 The CPU type indicates more than just the instruction set.
3989 It also indicates how that instruction set is implemented,
3990 what kind of debug support it integrates,
3991 whether it has an MMU (and if so, what kind),
3992 what core-specific commands may be available
3993 (@pxref{Architecture and Core Commands}),
3994 and more.
3995
3996 It's easy to see what target types are supported,
3997 since there's a command to list them.
3998
3999 @anchor{targettypes}
4000 @deffn Command {target types}
4001 Lists all supported target types.
4002 At this writing, the supported CPU types are:
4003
4004 @itemize @bullet
4005 @item @code{arm11} -- this is a generation of ARMv6 cores
4006 @item @code{arm720t} -- this is an ARMv4 core with an MMU
4007 @item @code{arm7tdmi} -- this is an ARMv4 core
4008 @item @code{arm920t} -- this is an ARMv4 core with an MMU
4009 @item @code{arm926ejs} -- this is an ARMv5 core with an MMU
4010 @item @code{arm966e} -- this is an ARMv5 core
4011 @item @code{arm9tdmi} -- this is an ARMv4 core
4012 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
4013 (Support for this is preliminary and incomplete.)
4014 @item @code{cortex_a} -- this is an ARMv7 core with an MMU
4015 @item @code{cortex_m} -- this is an ARMv7 core, supporting only the
4016 compact Thumb2 instruction set.
4017 @item @code{dragonite} -- resembles arm966e
4018 @item @code{dsp563xx} -- implements Freescale's 24-bit DSP.
4019 (Support for this is still incomplete.)
4020 @item @code{fa526} -- resembles arm920 (w/o Thumb)
4021 @item @code{feroceon} -- resembles arm926
4022 @item @code{mips_m4k} -- a MIPS core
4023 @item @code{xscale} -- this is actually an architecture,
4024 not a CPU type. It is based on the ARMv5 architecture.
4025 @item @code{openrisc} -- this is an OpenRISC 1000 core.
4026 The current implementation supports three JTAG TAP cores:
4027 @itemize @minus
4028 @item @code{OpenCores TAP} (See: @url{http://opencores.org/project,jtag})
4029 @item @code{Altera Virtual JTAG TAP} (See: @url{http://www.altera.com/literature/ug/ug_virtualjtag.pdf})
4030 @item @code{Xilinx BSCAN_* virtual JTAG interface} (See: @url{http://www.xilinx.com/support/documentation/sw_manuals/xilinx14_2/spartan6_hdl.pdf})
4031 @end itemize
4032 And two debug interfaces cores:
4033 @itemize @minus
4034 @item @code{Advanced debug interface} (See: @url{http://opencores.org/project,adv_debug_sys})
4035 @item @code{SoC Debug Interface} (See: @url{http://opencores.org/project,dbg_interface})
4036 @end itemize
4037 @end itemize
4038 @end deffn
4039
4040 To avoid being confused by the variety of ARM based cores, remember
4041 this key point: @emph{ARM is a technology licencing company}.
4042 (See: @url{http://www.arm.com}.)
4043 The CPU name used by OpenOCD will reflect the CPU design that was
4044 licenced, not a vendor brand which incorporates that design.
4045 Name prefixes like arm7, arm9, arm11, and cortex
4046 reflect design generations;
4047 while names like ARMv4, ARMv5, ARMv6, and ARMv7
4048 reflect an architecture version implemented by a CPU design.
4049
4050 @anchor{targetconfiguration}
4051 @section Target Configuration
4052
4053 Before creating a ``target'', you must have added its TAP to the scan chain.
4054 When you've added that TAP, you will have a @code{dotted.name}
4055 which is used to set up the CPU support.
4056 The chip-specific configuration file will normally configure its CPU(s)
4057 right after it adds all of the chip's TAPs to the scan chain.
4058
4059 Although you can set up a target in one step, it's often clearer if you
4060 use shorter commands and do it in two steps: create it, then configure
4061 optional parts.
4062 All operations on the target after it's created will use a new
4063 command, created as part of target creation.
4064
4065 The two main things to configure after target creation are
4066 a work area, which usually has target-specific defaults even
4067 if the board setup code overrides them later;
4068 and event handlers (@pxref{targetevents,,Target Events}), which tend
4069 to be much more board-specific.
4070 The key steps you use might look something like this
4071
4072 @example
4073 target create MyTarget cortex_m -chain-position mychip.cpu
4074 $MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
4075 $MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
4076 $MyTarget configure -event reset-init @{ myboard_reinit @}
4077 @end example
4078
4079 You should specify a working area if you can; typically it uses some
4080 on-chip SRAM.
4081 Such a working area can speed up many things, including bulk
4082 writes to target memory;
4083 flash operations like checking to see if memory needs to be erased;
4084 GDB memory checksumming;
4085 and more.
4086
4087 @quotation Warning
4088 On more complex chips, the work area can become
4089 inaccessible when application code
4090 (such as an operating system)
4091 enables or disables the MMU.
4092 For example, the particular MMU context used to acess the virtual
4093 address will probably matter ... and that context might not have
4094 easy access to other addresses needed.
4095 At this writing, OpenOCD doesn't have much MMU intelligence.
4096 @end quotation
4097
4098 It's often very useful to define a @code{reset-init} event handler.
4099 For systems that are normally used with a boot loader,
4100 common tasks include updating clocks and initializing memory
4101 controllers.
4102 That may be needed to let you write the boot loader into flash,
4103 in order to ``de-brick'' your board; or to load programs into
4104 external DDR memory without having run the boot loader.
4105
4106 @deffn Command {target create} target_name type configparams...
4107 This command creates a GDB debug target that refers to a specific JTAG tap.
4108 It enters that target into a list, and creates a new
4109 command (@command{@var{target_name}}) which is used for various
4110 purposes including additional configuration.
4111
4112 @itemize @bullet
4113 @item @var{target_name} ... is the name of the debug target.
4114 By convention this should be the same as the @emph{dotted.name}
4115 of the TAP associated with this target, which must be specified here
4116 using the @code{-chain-position @var{dotted.name}} configparam.
4117
4118 This name is also used to create the target object command,
4119 referred to here as @command{$target_name},
4120 and in other places the target needs to be identified.
4121 @item @var{type} ... specifies the target type. @xref{targettypes,,target types}.
4122 @item @var{configparams} ... all parameters accepted by
4123 @command{$target_name configure} are permitted.
4124 If the target is big-endian, set it here with @code{-endian big}.
4125
4126 You @emph{must} set the @code{-chain-position @var{dotted.name}} here.
4127 @end itemize
4128 @end deffn
4129
4130 @deffn Command {$target_name configure} configparams...
4131 The options accepted by this command may also be
4132 specified as parameters to @command{target create}.
4133 Their values can later be queried one at a time by
4134 using the @command{$target_name cget} command.
4135
4136 @emph{Warning:} changing some of these after setup is dangerous.
4137 For example, moving a target from one TAP to another;
4138 and changing its endianness.
4139
4140 @itemize @bullet
4141
4142 @item @code{-chain-position} @var{dotted.name} -- names the TAP
4143 used to access this target.
4144
4145 @item @code{-endian} (@option{big}|@option{little}) -- specifies
4146 whether the CPU uses big or little endian conventions
4147
4148 @item @code{-event} @var{event_name} @var{event_body} --
4149 @xref{targetevents,,Target Events}.
4150 Note that this updates a list of named event handlers.
4151 Calling this twice with two different event names assigns
4152 two different handlers, but calling it twice with the
4153 same event name assigns only one handler.
4154
4155 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
4156 whether the work area gets backed up; by default,
4157 @emph{it is not backed up.}
4158 When possible, use a working_area that doesn't need to be backed up,
4159 since performing a backup slows down operations.
4160 For example, the beginning of an SRAM block is likely to
4161 be used by most build systems, but the end is often unused.
4162
4163 @item @code{-work-area-size} @var{size} -- specify work are size,
4164 in bytes. The same size applies regardless of whether its physical
4165 or virtual address is being used.
4166
4167 @item @code{-work-area-phys} @var{address} -- set the work area
4168 base @var{address} to be used when no MMU is active.
4169
4170 @item @code{-work-area-virt} @var{address} -- set the work area
4171 base @var{address} to be used when an MMU is active.
4172 @emph{Do not specify a value for this except on targets with an MMU.}
4173 The value should normally correspond to a static mapping for the
4174 @code{-work-area-phys} address, set up by the current operating system.
4175
4176 @anchor{rtostype}
4177 @item @code{-rtos} @var{rtos_type} -- enable rtos support for target,
4178 @var{rtos_type} can be one of @option{auto}|@option{eCos}|@option{ThreadX}|
4179 @option{FreeRTOS}|@option{linux}|@option{ChibiOS}|@option{embKernel}|@option{mqx}
4180 @xref{gdbrtossupport,,RTOS Support}.
4181
4182 @end itemize
4183 @end deffn
4184
4185 @section Other $target_name Commands
4186 @cindex object command
4187
4188 The Tcl/Tk language has the concept of object commands,
4189 and OpenOCD adopts that same model for targets.
4190
4191 A good Tk example is a on screen button.
4192 Once a button is created a button
4193 has a name (a path in Tk terms) and that name is useable as a first
4194 class command. For example in Tk, one can create a button and later
4195 configure it like this:
4196
4197 @example
4198 # Create
4199 button .foobar -background red -command @{ foo @}
4200 # Modify
4201 .foobar configure -foreground blue
4202 # Query
4203 set x [.foobar cget -background]
4204 # Report
4205 puts [format "The button is %s" $x]
4206 @end example
4207
4208 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
4209 button, and its object commands are invoked the same way.
4210
4211 @example
4212 str912.cpu mww 0x1234 0x42
4213 omap3530.cpu mww 0x5555 123
4214 @end example
4215
4216 The commands supported by OpenOCD target objects are:
4217
4218 @deffn Command {$target_name arp_examine}
4219 @deffnx Command {$target_name arp_halt}
4220 @deffnx Command {$target_name arp_poll}
4221 @deffnx Command {$target_name arp_reset}
4222 @deffnx Command {$target_name arp_waitstate}
4223 Internal OpenOCD scripts (most notably @file{startup.tcl})
4224 use these to deal with specific reset cases.
4225 They are not otherwise documented here.
4226 @end deffn
4227
4228 @deffn Command {$target_name array2mem} arrayname width address count
4229 @deffnx Command {$target_name mem2array} arrayname width address count
4230 These provide an efficient script-oriented interface to memory.
4231 The @code{array2mem} primitive writes bytes, halfwords, or words;
4232 while @code{mem2array} reads them.
4233 In both cases, the TCL side uses an array, and
4234 the target side uses raw memory.
4235
4236 The efficiency comes from enabling the use of
4237 bulk JTAG data transfer operations.
4238 The script orientation comes from working with data
4239 values that are packaged for use by TCL scripts;
4240 @command{mdw} type primitives only print data they retrieve,
4241 and neither store nor return those values.
4242
4243 @itemize
4244 @item @var{arrayname} ... is the name of an array variable
4245 @item @var{width} ... is 8/16/32 - indicating the memory access size
4246 @item @var{address} ... is the target memory address
4247 @item @var{count} ... is the number of elements to process
4248 @end itemize
4249 @end deffn
4250
4251 @deffn Command {$target_name cget} queryparm
4252 Each configuration parameter accepted by
4253 @command{$target_name configure}
4254 can be individually queried, to return its current value.
4255 The @var{queryparm} is a parameter name
4256 accepted by that command, such as @code{-work-area-phys}.
4257 There are a few special cases:
4258
4259 @itemize @bullet
4260 @item @code{-event} @var{event_name} -- returns the handler for the
4261 event named @var{event_name}.
4262 This is a special case because setting a handler requires
4263 two parameters.
4264 @item @code{-type} -- returns the target type.
4265 This is a special case because this is set using
4266 @command{target create} and can't be changed
4267 using @command{$target_name configure}.
4268 @end itemize
4269
4270 For example, if you wanted to summarize information about
4271 all the targets you might use something like this:
4272
4273 @example
4274 foreach name [target names] @{
4275 set y [$name cget -endian]
4276 set z [$name cget -type]
4277 puts [format "Chip %d is %s, Endian: %s, type: %s" \
4278 $x $name $y $z]
4279 @}
4280 @end example
4281 @end deffn
4282
4283 @anchor{targetcurstate}
4284 @deffn Command {$target_name curstate}
4285 Displays the current target state:
4286 @code{debug-running},
4287 @code{halted},
4288 @code{reset},
4289 @code{running}, or @code{unknown}.
4290 (Also, @pxref{eventpolling,,Event Polling}.)
4291 @end deffn
4292
4293 @deffn Command {$target_name eventlist}
4294 Displays a table listing all event handlers
4295 currently associated with this target.
4296 @xref{targetevents,,Target Events}.
4297 @end deffn
4298
4299 @deffn Command {$target_name invoke-event} event_name
4300 Invokes the handler for the event named @var{event_name}.
4301 (This is primarily intended for use by OpenOCD framework
4302 code, for example by the reset code in @file{startup.tcl}.)
4303 @end deffn
4304
4305 @deffn Command {$target_name mdw} addr [count]
4306 @deffnx Command {$target_name mdh} addr [count]
4307 @deffnx Command {$target_name mdb} addr [count]
4308 Display contents of address @var{addr}, as
4309 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
4310 or 8-bit bytes (@command{mdb}).
4311 If @var{count} is specified, displays that many units.
4312 (If you want to manipulate the data instead of displaying it,
4313 see the @code{mem2array} primitives.)
4314 @end deffn
4315
4316 @deffn Command {$target_name mww} addr word
4317 @deffnx Command {$target_name mwh} addr halfword
4318 @deffnx Command {$target_name mwb} addr byte
4319 Writes the specified @var{word} (32 bits),
4320 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4321 at the specified address @var{addr}.
4322 @end deffn
4323
4324 @anchor{targetevents}
4325 @section Target Events
4326 @cindex target events
4327 @cindex events
4328 At various times, certain things can happen, or you want them to happen.
4329 For example:
4330 @itemize @bullet
4331 @item What should happen when GDB connects? Should your target reset?
4332 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
4333 @item Is using SRST appropriate (and possible) on your system?
4334 Or instead of that, do you need to issue JTAG commands to trigger reset?
4335 SRST usually resets everything on the scan chain, which can be inappropriate.
4336 @item During reset, do you need to write to certain memory locations
4337 to set up system clocks or
4338 to reconfigure the SDRAM?
4339 How about configuring the watchdog timer, or other peripherals,
4340 to stop running while you hold the core stopped for debugging?
4341 @end itemize
4342
4343 All of the above items can be addressed by target event handlers.
4344 These are set up by @command{$target_name configure -event} or
4345 @command{target create ... -event}.
4346
4347 The programmer's model matches the @code{-command} option used in Tcl/Tk
4348 buttons and events. The two examples below act the same, but one creates
4349 and invokes a small procedure while the other inlines it.
4350
4351 @example
4352 proc my_attach_proc @{ @} @{
4353 echo "Reset..."
4354 reset halt
4355 @}
4356 mychip.cpu configure -event gdb-attach my_attach_proc
4357 mychip.cpu configure -event gdb-attach @{
4358 echo "Reset..."
4359 # To make flash probe and gdb load to flash work
4360 # we need a reset init.
4361 reset init
4362 @}
4363 @end example
4364
4365 The following target events are defined:
4366
4367 @itemize @bullet
4368 @item @b{debug-halted}
4369 @* The target has halted for debug reasons (i.e.: breakpoint)
4370 @item @b{debug-resumed}
4371 @* The target has resumed (i.e.: gdb said run)
4372 @item @b{early-halted}
4373 @* Occurs early in the halt process
4374 @item @b{examine-start}
4375 @* Before target examine is called.
4376 @item @b{examine-end}
4377 @* After target examine is called with no errors.
4378 @item @b{gdb-attach}
4379 @* When GDB connects. This is before any communication with the target, so this
4380 can be used to set up the target so it is possible to probe flash. Probing flash
4381 is necessary during gdb connect if gdb load is to write the image to flash. Another
4382 use of the flash memory map is for GDB to automatically hardware/software breakpoints
4383 depending on whether the breakpoint is in RAM or read only memory.
4384 @item @b{gdb-detach}
4385 @* When GDB disconnects
4386 @item @b{gdb-end}
4387 @* When the target has halted and GDB is not doing anything (see early halt)
4388 @item @b{gdb-flash-erase-start}
4389 @* Before the GDB flash process tries to erase the flash (default is
4390 @code{reset init})
4391 @item @b{gdb-flash-erase-end}
4392 @* After the GDB flash process has finished erasing the flash
4393 @item @b{gdb-flash-write-start}
4394 @* Before GDB writes to the flash
4395 @item @b{gdb-flash-write-end}
4396 @* After GDB writes to the flash (default is @code{reset halt})
4397 @item @b{gdb-start}
4398 @* Before the target steps, gdb is trying to start/resume the target
4399 @item @b{halted}
4400 @* The target has halted
4401 @item @b{reset-assert-pre}
4402 @* Issued as part of @command{reset} processing
4403 after @command{reset_init} was triggered
4404 but before either SRST alone is re-asserted on the scan chain,
4405 or @code{reset-assert} is triggered.
4406 @item @b{reset-assert}
4407 @* Issued as part of @command{reset} processing
4408 after @command{reset-assert-pre} was triggered.
4409 When such a handler is present, cores which support this event will use
4410 it instead of asserting SRST.
4411 This support is essential for debugging with JTAG interfaces which
4412 don't include an SRST line (JTAG doesn't require SRST), and for
4413 selective reset on scan chains that have multiple targets.
4414 @item @b{reset-assert-post}
4415 @* Issued as part of @command{reset} processing
4416 after @code{reset-assert} has been triggered.
4417 or the target asserted SRST on the entire scan chain.
4418 @item @b{reset-deassert-pre}
4419 @* Issued as part of @command{reset} processing
4420 after @code{reset-assert-post} has been triggered.
4421 @item @b{reset-deassert-post}
4422 @* Issued as part of @command{reset} processing
4423 after @code{reset-deassert-pre} has been triggered
4424 and (if the target is using it) after SRST has been
4425 released on the scan chain.
4426 @item @b{reset-end}
4427 @* Issued as the final step in @command{reset} processing.
4428 @ignore
4429 @item @b{reset-halt-post}
4430 @* Currently not used
4431 @item @b{reset-halt-pre}
4432 @* Currently not used
4433 @end ignore
4434 @item @b{reset-init}
4435 @* Used by @b{reset init} command for board-specific initialization.
4436 This event fires after @emph{reset-deassert-post}.
4437
4438 This is where you would configure PLLs and clocking, set up DRAM so
4439 you can download programs that don't fit in on-chip SRAM, set up pin
4440 multiplexing, and so on.
4441 (You may be able to switch to a fast JTAG clock rate here, after
4442 the target clocks are fully set up.)
4443 @item @b{reset-start}
4444 @* Issued as part of @command{reset} processing
4445 before @command{reset_init} is called.
4446
4447 This is the most robust place to use @command{jtag_rclk}
4448 or @command{adapter_khz} to switch to a low JTAG clock rate,
4449 when reset disables PLLs needed to use a fast clock.
4450 @ignore
4451 @item @b{reset-wait-pos}
4452 @* Currently not used
4453 @item @b{reset-wait-pre}
4454 @* Currently not used
4455 @end ignore
4456 @item @b{resume-start}
4457 @* Before any target is resumed
4458 @item @b{resume-end}
4459 @* After all targets have resumed
4460 @item @b{resumed}
4461 @* Target has resumed
4462 @item @b{trace-config}
4463 @* After target hardware trace configuration was changed
4464 @end itemize
4465
4466 @node Flash Commands
4467 @chapter Flash Commands
4468
4469 OpenOCD has different commands for NOR and NAND flash;
4470 the ``flash'' command works with NOR flash, while
4471 the ``nand'' command works with NAND flash.
4472 This partially reflects different hardware technologies:
4473 NOR flash usually supports direct CPU instruction and data bus access,
4474 while data from a NAND flash must be copied to memory before it can be
4475 used. (SPI flash must also be copied to memory before use.)
4476 However, the documentation also uses ``flash'' as a generic term;
4477 for example, ``Put flash configuration in board-specific files''.
4478
4479 Flash Steps:
4480 @enumerate
4481 @item Configure via the command @command{flash bank}
4482 @* Do this in a board-specific configuration file,
4483 passing parameters as needed by the driver.
4484 @item Operate on the flash via @command{flash subcommand}
4485 @* Often commands to manipulate the flash are typed by a human, or run
4486 via a script in some automated way. Common tasks include writing a
4487 boot loader, operating system, or other data.
4488 @item GDB Flashing
4489 @* Flashing via GDB requires the flash be configured via ``flash
4490 bank'', and the GDB flash features be enabled.
4491 @xref{gdbconfiguration,,GDB Configuration}.
4492 @end enumerate
4493
4494 Many CPUs have the ablity to ``boot'' from the first flash bank.
4495 This means that misprogramming that bank can ``brick'' a system,
4496 so that it can't boot.
4497 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
4498 board by (re)installing working boot firmware.
4499
4500 @anchor{norconfiguration}
4501 @section Flash Configuration Commands
4502 @cindex flash configuration
4503
4504 @deffn {Config Command} {flash bank} name driver base size chip_width bus_width target [driver_options]
4505 Configures a flash bank which provides persistent storage
4506 for addresses from @math{base} to @math{base + size - 1}.
4507 These banks will often be visible to GDB through the target's memory map.
4508 In some cases, configuring a flash bank will activate extra commands;
4509 see the driver-specific documentation.
4510
4511 @itemize @bullet
4512 @item @var{name} ... may be used to reference the flash bank
4513 in other flash commands. A number is also available.
4514 @item @var{driver} ... identifies the controller driver
4515 associated with the flash bank being declared.
4516 This is usually @code{cfi} for external flash, or else
4517 the name of a microcontroller with embedded flash memory.
4518 @xref{flashdriverlist,,Flash Driver List}.
4519 @item @var{base} ... Base address of the flash chip.
4520 @item @var{size} ... Size of the chip, in bytes.
4521 For some drivers, this value is detected from the hardware.
4522 @item @var{chip_width} ... Width of the flash chip, in bytes;
4523 ignored for most microcontroller drivers.
4524 @item @var{bus_width} ... Width of the data bus used to access the
4525 chip, in bytes; ignored for most microcontroller drivers.
4526 @item @var{target} ... Names the target used to issue
4527 commands to the flash controller.
4528 @comment Actually, it's currently a controller-specific parameter...
4529 @item @var{driver_options} ... drivers may support, or require,
4530 additional parameters. See the driver-specific documentation
4531 for more information.
4532 @end itemize
4533 @quotation Note
4534 This command is not available after OpenOCD initialization has completed.
4535 Use it in board specific configuration files, not interactively.
4536 @end quotation
4537 @end deffn
4538
4539 @comment the REAL name for this command is "ocd_flash_banks"
4540 @comment less confusing would be: "flash list" (like "nand list")
4541 @deffn Command {flash banks}
4542 Prints a one-line summary of each device that was
4543 declared using @command{flash bank}, numbered from zero.
4544 Note that this is the @emph{plural} form;
4545 the @emph{singular} form is a very different command.
4546 @end deffn
4547
4548 @deffn Command {flash list}
4549 Retrieves a list of associative arrays for each device that was
4550 declared using @command{flash bank}, numbered from zero.
4551 This returned list can be manipulated easily from within scripts.
4552 @end deffn
4553
4554 @deffn Command {flash probe} num
4555 Identify the flash, or validate the parameters of the configured flash. Operation
4556 depends on the flash type.
4557 The @var{num} parameter is a value shown by @command{flash banks}.
4558 Most flash commands will implicitly @emph{autoprobe} the bank;
4559 flash drivers can distinguish between probing and autoprobing,
4560 but most don't bother.
4561 @end deffn
4562
4563 @section Erasing, Reading, Writing to Flash
4564 @cindex flash erasing
4565 @cindex flash reading
4566 @cindex flash writing
4567 @cindex flash programming
4568 @anchor{flashprogrammingcommands}
4569
4570 One feature distinguishing NOR flash from NAND or serial flash technologies
4571 is that for read access, it acts exactly like any other addressible memory.
4572 This means you can use normal memory read commands like @command{mdw} or
4573 @command{dump_image} with it, with no special @command{flash} subcommands.
4574 @xref{memoryaccess,,Memory access}, and @ref{imageaccess,,Image access}.
4575
4576 Write access works differently. Flash memory normally needs to be erased
4577 before it's written. Erasing a sector turns all of its bits to ones, and
4578 writing can turn ones into zeroes. This is why there are special commands
4579 for interactive erasing and writing, and why GDB needs to know which parts
4580 of the address space hold NOR flash memory.
4581
4582 @quotation Note
4583 Most of these erase and write commands leverage the fact that NOR flash
4584 chips consume target address space. They implicitly refer to the current
4585 JTAG target, and map from an address in that target's address space
4586 back to a flash bank.
4587 @comment In May 2009, those mappings may fail if any bank associated
4588 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
4589 A few commands use abstract addressing based on bank and sector numbers,
4590 and don't depend on searching the current target and its address space.
4591 Avoid confusing the two command models.
4592 @end quotation
4593
4594 Some flash chips implement software protection against accidental writes,
4595 since such buggy writes could in some cases ``brick'' a system.
4596 For such systems, erasing and writing may require sector protection to be
4597 disabled first.
4598 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
4599 and AT91SAM7 on-chip flash.
4600 @xref{flashprotect,,flash protect}.
4601
4602 @deffn Command {flash erase_sector} num first last
4603 Erase sectors in bank @var{num}, starting at sector @var{first}
4604 up to and including @var{last}.
4605 Sector numbering starts at 0.
4606 Providing a @var{last} sector of @option{last}
4607 specifies "to the end of the flash bank".
4608 The @var{num} parameter is a value shown by @command{flash banks}.
4609 @end deffn
4610
4611 @deffn Command {flash erase_address} [@option{pad}] [@option{unlock}] address length
4612 Erase sectors starting at @var{address} for @var{length} bytes.
4613 Unless @option{pad} is specified, @math{address} must begin a
4614 flash sector, and @math{address + length - 1} must end a sector.
4615 Specifying @option{pad} erases extra data at the beginning and/or
4616 end of the specified region, as needed to erase only full sectors.
4617 The flash bank to use is inferred from the @var{address}, and
4618 the specified length must stay within that bank.
4619 As a special case, when @var{length} is zero and @var{address} is
4620 the start of the bank, the whole flash is erased.
4621 If @option{unlock} is specified, then the flash is unprotected
4622 before erase starts.
4623 @end deffn
4624
4625 @deffn Command {flash fillw} address word length
4626 @deffnx Command {flash fillh} address halfword length
4627 @deffnx Command {flash fillb} address byte length
4628 Fills flash memory with the specified @var{word} (32 bits),
4629 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4630 starting at @var{address} and continuing
4631 for @var{length} units (word/halfword/byte).
4632 No erasure is done before writing; when needed, that must be done
4633 before issuing this command.
4634 Writes are done in blocks of up to 1024 bytes, and each write is
4635 verified by reading back the data and comparing it to what was written.
4636 The flash bank to use is inferred from the @var{address} of
4637 each block, and the specified length must stay within that bank.
4638 @end deffn
4639 @comment no current checks for errors if fill blocks touch multiple banks!
4640
4641 @deffn Command {flash write_bank} num filename offset
4642 Write the binary @file{filename} to flash bank @var{num},
4643 starting at @var{offset} bytes from the beginning of the bank.
4644 The @var{num} parameter is a value shown by @command{flash banks}.
4645 @end deffn
4646
4647 @deffn Command {flash write_image} [erase] [unlock] filename [offset] [type]
4648 Write the image @file{filename} to the current target's flash bank(s).
4649 Only loadable sections from the image are written.
4650 A relocation @var{offset} may be specified, in which case it is added
4651 to the base address for each section in the image.
4652 The file [@var{type}] can be specified
4653 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
4654 @option{elf} (ELF file), @option{s19} (Motorola s19).
4655 @option{mem}, or @option{builder}.
4656 The relevant flash sectors will be erased prior to programming
4657 if the @option{erase} parameter is given. If @option{unlock} is
4658 provided, then the flash banks are unlocked before erase and
4659 program. The flash bank to use is inferred from the address of
4660 each image section.
4661
4662 @quotation Warning
4663 Be careful using the @option{erase} flag when the flash is holding
4664 data you want to preserve.
4665 Portions of the flash outside those described in the image's
4666 sections might be erased with no notice.
4667 @itemize
4668 @item
4669 When a section of the image being written does not fill out all the
4670 sectors it uses, the unwritten parts of those sectors are necessarily
4671 also erased, because sectors can't be partially erased.
4672 @item
4673 Data stored in sector "holes" between image sections are also affected.
4674 For example, "@command{flash write_image erase ...}" of an image with
4675 one byte at the beginning of a flash bank and one byte at the end
4676 erases the entire bank -- not just the two sectors being written.
4677 @end itemize
4678 Also, when flash protection is important, you must re-apply it after
4679 it has been removed by the @option{unlock} flag.
4680 @end quotation
4681
4682 @end deffn
4683
4684 @section Other Flash commands
4685 @cindex flash protection
4686
4687 @deffn Command {flash erase_check} num
4688 Check erase state of sectors in flash bank @var{num},
4689 and display that status.
4690 The @var{num} parameter is a value shown by @command{flash banks}.
4691 @end deffn
4692
4693 @deffn Command {flash info} num
4694 Print info about flash bank @var{num}
4695 The @var{num} parameter is a value shown by @command{flash banks}.
4696 This command will first query the hardware, it does not print cached
4697 and possibly stale information.
4698 @end deffn
4699
4700 @anchor{flashprotect}
4701 @deffn Command {flash protect} num first last (@option{on}|@option{off})
4702 Enable (@option{on}) or disable (@option{off}) protection of flash sectors
4703 in flash bank @var{num}, starting at sector @var{first}
4704 and continuing up to and including @var{last}.
4705 Providing a @var{last} sector of @option{last}
4706 specifies "to the end of the flash bank".
4707 The @var{num} parameter is a value shown by @command{flash banks}.
4708 @end deffn
4709
4710 @deffn Command {flash padded_value} num value
4711 Sets the default value used for padding any image sections, This should
4712 normally match the flash bank erased value. If not specified by this
4713 comamnd or the flash driver then it defaults to 0xff.
4714 @end deffn
4715
4716 @anchor{program}
4717 @deffn Command {program} filename [verify] [reset] [exit] [offset]
4718 This is a helper script that simplifies using OpenOCD as a standalone
4719 programmer. The only required parameter is @option{filename}, the others are optional.
4720 @xref{Flash Programming}.
4721 @end deffn
4722
4723 @anchor{flashdriverlist}
4724 @section Flash Driver List
4725 As noted above, the @command{flash bank} command requires a driver name,
4726 and allows driver-specific options and behaviors.
4727 Some drivers also activate driver-specific commands.
4728
4729 @deffn {Flash Driver} virtual
4730 This is a special driver that maps a previously defined bank to another
4731 address. All bank settings will be copied from the master physical bank.
4732
4733 The @var{virtual} driver defines one mandatory parameters,
4734
4735 @itemize
4736 @item @var{master_bank} The bank that this virtual address refers to.
4737 @end itemize
4738
4739 So in the following example addresses 0xbfc00000 and 0x9fc00000 refer to
4740 the flash bank defined at address 0x1fc00000. Any cmds executed on
4741 the virtual banks are actually performed on the physical banks.
4742 @example
4743 flash bank $_FLASHNAME pic32mx 0x1fc00000 0 0 0 $_TARGETNAME
4744 flash bank vbank0 virtual 0xbfc00000 0 0 0 $_TARGETNAME $_FLASHNAME
4745 flash bank vbank1 virtual 0x9fc00000 0 0 0 $_TARGETNAME $_FLASHNAME
4746 @end example
4747 @end deffn
4748
4749 @subsection External Flash
4750
4751 @deffn {Flash Driver} cfi
4752 @cindex Common Flash Interface
4753 @cindex CFI
4754 The ``Common Flash Interface'' (CFI) is the main standard for
4755 external NOR flash chips, each of which connects to a
4756 specific external chip select on the CPU.
4757 Frequently the first such chip is used to boot the system.
4758 Your board's @code{reset-init} handler might need to
4759 configure additional chip selects using other commands (like: @command{mww} to
4760 configure a bus and its timings), or
4761 perhaps configure a GPIO pin that controls the ``write protect'' pin
4762 on the flash chip.
4763 The CFI driver can use a target-specific working area to significantly
4764 speed up operation.
4765
4766 The CFI driver can accept the following optional parameters, in any order:
4767
4768 @itemize
4769 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
4770 like AM29LV010 and similar types.
4771 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
4772 @end itemize
4773
4774 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
4775 wide on a sixteen bit bus:
4776
4777 @example
4778 flash bank $_FLASHNAME cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
4779 flash bank $_FLASHNAME cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
4780 @end example
4781
4782 To configure one bank of 32 MBytes
4783 built from two sixteen bit (two byte) wide parts wired in parallel
4784 to create a thirty-two bit (four byte) bus with doubled throughput:
4785
4786 @example
4787 flash bank $_FLASHNAME cfi 0x00000000 0x02000000 2 4 $_TARGETNAME
4788 @end example
4789
4790 @c "cfi part_id" disabled
4791 @end deffn
4792
4793 @deffn {Flash Driver} lpcspifi
4794 @cindex NXP SPI Flash Interface
4795 @cindex SPIFI
4796 @cindex lpcspifi
4797 NXP's LPC43xx and LPC18xx families include a proprietary SPI
4798 Flash Interface (SPIFI) peripheral that can drive and provide
4799 memory mapped access to external SPI flash devices.
4800
4801 The lpcspifi driver initializes this interface and provides
4802 program and erase functionality for these serial flash devices.
4803 Use of this driver @b{requires} a working area of at least 1kB
4804 to be configured on the target device; more than this will
4805 significantly reduce flash programming times.
4806
4807 The setup command only requires the @var{base} parameter. All
4808 other parameters are ignored, and the flash size and layout
4809 are configured by the driver.
4810
4811 @example
4812 flash bank $_FLASHNAME lpcspifi 0x14000000 0 0 0 $_TARGETNAME
4813 @end example
4814
4815 @end deffn
4816
4817 @deffn {Flash Driver} stmsmi
4818 @cindex STMicroelectronics Serial Memory Interface
4819 @cindex SMI
4820 @cindex stmsmi
4821 Some devices form STMicroelectronics (e.g. STR75x MCU family,
4822 SPEAr MPU family) include a proprietary
4823 ``Serial Memory Interface'' (SMI) controller able to drive external
4824 SPI flash devices.
4825 Depending on specific device and board configuration, up to 4 external
4826 flash devices can be connected.
4827
4828 SMI makes the flash content directly accessible in the CPU address
4829 space; each external device is mapped in a memory bank.
4830 CPU can directly read data, execute code and boot from SMI banks.
4831 Normal OpenOCD commands like @command{mdw} can be used to display
4832 the flash content.
4833
4834 The setup command only requires the @var{base} parameter in order
4835 to identify the memory bank.
4836 All other parameters are ignored. Additional information, like
4837 flash size, are detected automatically.
4838
4839 @example
4840 flash bank $_FLASHNAME stmsmi 0xf8000000 0 0 0 $_TARGETNAME
4841 @end example
4842
4843 @end deffn
4844
4845 @deffn {Flash Driver} mrvlqspi
4846 This driver supports QSPI flash controller of Marvell's Wireless
4847 Microcontroller platform.
4848
4849 The flash size is autodetected based on the table of known JEDEC IDs
4850 hardcoded in the OpenOCD sources.
4851
4852 @example
4853 flash bank $_FLASHNAME mrvlqspi 0x0 0 0 0 $_TARGETNAME 0x46010000
4854 @end example
4855
4856 @end deffn
4857
4858 @subsection Internal Flash (Microcontrollers)
4859
4860 @deffn {Flash Driver} aduc702x
4861 The ADUC702x analog microcontrollers from Analog Devices
4862 include internal flash and use ARM7TDMI cores.
4863 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
4864 The setup command only requires the @var{target} argument
4865 since all devices in this family have the same memory layout.
4866
4867 @example
4868 flash bank $_FLASHNAME aduc702x 0 0 0 0 $_TARGETNAME
4869 @end example
4870 @end deffn
4871
4872 @anchor{at91samd}
4873 @deffn {Flash Driver} at91samd
4874 @cindex at91samd
4875
4876 @deffn Command {at91samd chip-erase}
4877 Issues a complete Flash erase via the Device Service Unit (DSU). This can be
4878 used to erase a chip back to its factory state and does not require the
4879 processor to be halted.
4880 @end deffn
4881
4882 @deffn Command {at91samd set-security}
4883 Secures the Flash via the Set Security Bit (SSB) command. This prevents access
4884 to the Flash and can only be undone by using the chip-erase command which
4885 erases the Flash contents and turns off the security bit. Warning: at this
4886 time, openocd will not be able to communicate with a secured chip and it is
4887 therefore not possible to chip-erase it without using another tool.
4888
4889 @example
4890 at91samd set-security enable
4891 @end example
4892 @end deffn
4893
4894 @deffn Command {at91samd eeprom}
4895 Shows or sets the EEPROM emulation size configuration, stored in the User Row
4896 of the Flash. When setting, the EEPROM size must be specified in bytes and it
4897 must be one of the permitted sizes according to the datasheet. Settings are
4898 written immediately but only take effect on MCU reset. EEPROM emulation
4899 requires additional firmware support and the minumum EEPROM size may not be
4900 the same as the minimum that the hardware supports. Set the EEPROM size to 0
4901 in order to disable this feature.
4902
4903 @example
4904 at91samd eeprom
4905 at91samd eeprom 1024
4906 @end example
4907 @end deffn
4908
4909 @deffn Command {at91samd bootloader}
4910 Shows or sets the bootloader size configuration, stored in the User Row of the
4911 Flash. This is called the BOOTPROT region. When setting, the bootloader size
4912 must be specified in bytes and it must be one of the permitted sizes according
4913 to the datasheet. Settings are written immediately but only take effect on
4914 MCU reset. Setting the bootloader size to 0 disables bootloader protection.
4915
4916 @example
4917 at91samd bootloader
4918 at91samd bootloader 16384
4919 @end example
4920 @end deffn
4921
4922 @end deffn
4923
4924 @anchor{at91sam3}
4925 @deffn {Flash Driver} at91sam3
4926 @cindex at91sam3
4927 All members of the AT91SAM3 microcontroller family from
4928 Atmel include internal flash and use ARM's Cortex-M3 core. The driver
4929 currently (6/22/09) recognizes the AT91SAM3U[1/2/4][C/E] chips. Note
4930 that the driver was orginaly developed and tested using the
4931 AT91SAM3U4E, using a SAM3U-EK eval board. Support for other chips in
4932 the family was cribbed from the data sheet. @emph{Note to future
4933 readers/updaters: Please remove this worrysome comment after other
4934 chips are confirmed.}
4935
4936 The AT91SAM3U4[E/C] (256K) chips have two flash banks; most other chips
4937 have one flash bank. In all cases the flash banks are at
4938 the following fixed locations:
4939
4940 @example
4941 # Flash bank 0 - all chips
4942 flash bank $_FLASHNAME at91sam3 0x00080000 0 1 1 $_TARGETNAME
4943 # Flash bank 1 - only 256K chips
4944 flash bank $_FLASHNAME at91sam3 0x00100000 0 1 1 $_TARGETNAME
4945 @end example
4946
4947 Internally, the AT91SAM3 flash memory is organized as follows.
4948 Unlike the AT91SAM7 chips, these are not used as parameters
4949 to the @command{flash bank} command:
4950
4951 @itemize
4952 @item @emph{N-Banks:} 256K chips have 2 banks, others have 1 bank.
4953 @item @emph{Bank Size:} 128K/64K Per flash bank
4954 @item @emph{Sectors:} 16 or 8 per bank
4955 @item @emph{SectorSize:} 8K Per Sector
4956 @item @emph{PageSize:} 256 bytes per page. Note that OpenOCD operates on 'sector' sizes, not page sizes.
4957 @end itemize
4958
4959 The AT91SAM3 driver adds some additional commands:
4960
4961 @deffn Command {at91sam3 gpnvm}
4962 @deffnx Command {at91sam3 gpnvm clear} number
4963 @deffnx Command {at91sam3 gpnvm set} number
4964 @deffnx Command {at91sam3 gpnvm show} [@option{all}|number]
4965 With no parameters, @command{show} or @command{show all},
4966 shows the status of all GPNVM bits.
4967 With @command{show} @var{number}, displays that bit.
4968
4969 With @command{set} @var{number} or @command{clear} @var{number},
4970 modifies that GPNVM bit.
4971 @end deffn
4972
4973 @deffn Command {at91sam3 info}
4974 This command attempts to display information about the AT91SAM3
4975 chip. @emph{First} it read the @code{CHIPID_CIDR} [address 0x400e0740, see
4976 Section 28.2.1, page 505 of the AT91SAM3U 29/may/2009 datasheet,
4977 document id: doc6430A] and decodes the values. @emph{Second} it reads the
4978 various clock configuration registers and attempts to display how it
4979 believes the chip is configured. By default, the SLOWCLK is assumed to
4980 be 32768 Hz, see the command @command{at91sam3 slowclk}.
4981 @end deffn
4982
4983 @deffn Command {at91sam3 slowclk} [value]
4984 This command shows/sets the slow clock frequency used in the
4985 @command{at91sam3 info} command calculations above.
4986 @end deffn
4987 @end deffn
4988
4989 @deffn {Flash Driver} at91sam4
4990 @cindex at91sam4
4991 All members of the AT91SAM4 microcontroller family from
4992 Atmel include internal flash and use ARM's Cortex-M4 core.
4993 This driver uses the same cmd names/syntax as @xref{at91sam3}.
4994 @end deffn
4995
4996 @deffn {Flash Driver} at91sam4l
4997 @cindex at91sam4l
4998 All members of the AT91SAM4L microcontroller family from
4999 Atmel include internal flash and use ARM's Cortex-M4 core.
5000 This driver uses the same cmd names/syntax as @xref{at91sam3}.
5001
5002 The AT91SAM4L driver adds some additional commands:
5003 @deffn Command {at91sam4l smap_reset_deassert}
5004 This command releases internal reset held by SMAP
5005 and prepares reset vector catch in case of reset halt.
5006 Command is used internally in event event reset-deassert-post.
5007 @end deffn
5008 @end deffn
5009
5010 @deffn {Flash Driver} at91sam7
5011 All members of the AT91SAM7 microcontroller family from Atmel include
5012 internal flash and use ARM7TDMI cores. The driver automatically
5013 recognizes a number of these chips using the chip identification
5014 register, and autoconfigures itself.
5015
5016 @example
5017 flash bank $_FLASHNAME at91sam7 0 0 0 0 $_TARGETNAME
5018 @end example
5019
5020 For chips which are not recognized by the controller driver, you must
5021 provide additional parameters in the following order:
5022
5023 @itemize
5024 @item @var{chip_model} ... label used with @command{flash info}
5025 @item @var{banks}
5026 @item @var{sectors_per_bank}
5027 @item @var{pages_per_sector}
5028 @item @var{pages_size}
5029 @item @var{num_nvm_bits}
5030 @item @var{freq_khz} ... required if an external clock is provided,
5031 optional (but recommended) when the oscillator frequency is known
5032 @end itemize
5033
5034 It is recommended that you provide zeroes for all of those values
5035 except the clock frequency, so that everything except that frequency
5036 will be autoconfigured.
5037 Knowing the frequency helps ensure correct timings for flash access.
5038
5039 The flash controller handles erases automatically on a page (128/256 byte)
5040 basis, so explicit erase commands are not necessary for flash programming.
5041 However, there is an ``EraseAll`` command that can erase an entire flash
5042 plane (of up to 256KB), and it will be used automatically when you issue
5043 @command{flash erase_sector} or @command{flash erase_address} commands.
5044
5045 @deffn Command {at91sam7 gpnvm} bitnum (@option{set}|@option{clear})
5046 Set or clear a ``General Purpose Non-Volatile Memory'' (GPNVM)
5047 bit for the processor. Each processor has a number of such bits,
5048 used for controlling features such as brownout detection (so they
5049 are not truly general purpose).
5050 @quotation Note
5051 This assumes that the first flash bank (number 0) is associated with
5052 the appropriate at91sam7 target.
5053 @end quotation
5054 @end deffn
5055 @end deffn
5056
5057 @deffn {Flash Driver} avr
5058 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
5059 @emph{The current implementation is incomplete.}
5060 @comment - defines mass_erase ... pointless given flash_erase_address
5061 @end deffn
5062
5063 @deffn {Flash Driver} efm32
5064 All members of the EFM32 microcontroller family from Energy Micro include
5065 internal flash and use ARM Cortex M3 cores. The driver automatically recognizes
5066 a number of these chips using the chip identification register, and
5067 autoconfigures itself.
5068 @example
5069 flash bank $_FLASHNAME efm32 0 0 0 0 $_TARGETNAME
5070 @end example
5071 @emph{The current implementation is incomplete. Unprotecting flash pages is not
5072 supported.}
5073 @end deffn
5074
5075 @deffn {Flash Driver} lpc2000
5076 This is the driver to support internal flash of all members of the
5077 LPC11(x)00 and LPC1300 microcontroller families and most members of
5078 the LPC800, LPC1500, LPC1700, LPC1800, LPC2000, LPC4000 and LPC54100
5079 microcontroller families from NXP.
5080
5081 @quotation Note
5082 There are LPC2000 devices which are not supported by the @var{lpc2000}
5083 driver:
5084 The LPC2888 is supported by the @var{lpc288x} driver.
5085 The LPC29xx family is supported by the @var{lpc2900} driver.
5086 @end quotation
5087
5088 The @var{lpc2000} driver defines two mandatory and one optional parameters,
5089 which must appear in the following order:
5090
5091 @itemize
5092 @item @var{variant} ... required, may be
5093 @option{lpc2000_v1} (older LPC21xx and LPC22xx)
5094 @option{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
5095 @option{lpc1700} (LPC175x and LPC176x and LPC177x/8x)
5096 @option{lpc4300} - available also as @option{lpc1800} alias (LPC18x[2357] and
5097 LPC43x[2357])
5098 @option{lpc800} (LPC8xx)
5099 @option{lpc1100} (LPC11(x)xx and LPC13xx)
5100 @option{lpc1500} (LPC15xx)
5101 @option{lpc54100} (LPC541xx)
5102 @option{lpc4000} (LPC40xx)
5103 or @option{auto} - automatically detects flash variant and size for LPC11(x)00,
5104 LPC8xx, LPC13xx, LPC17xx and LPC40xx
5105 @item @var{clock_kHz} ... the frequency, in kiloHertz,
5106 at which the core is running
5107 @item @option{calc_checksum} ... optional (but you probably want to provide this!),
5108 telling the driver to calculate a valid checksum for the exception vector table.
5109 @quotation Note
5110 If you don't provide @option{calc_checksum} when you're writing the vector
5111 table, the boot ROM will almost certainly ignore your flash image.
5112 However, if you do provide it,
5113 with most tool chains @command{verify_image} will fail.
5114 @end quotation
5115 @end itemize
5116
5117 LPC flashes don't require the chip and bus width to be specified.
5118
5119 @example
5120 flash bank $_FLASHNAME lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
5121 lpc2000_v2 14765 calc_checksum
5122 @end example
5123
5124 @deffn {Command} {lpc2000 part_id} bank
5125 Displays the four byte part identifier associated with
5126 the specified flash @var{bank}.
5127 @end deffn
5128 @end deffn
5129
5130 @deffn {Flash Driver} lpc288x
5131 The LPC2888 microcontroller from NXP needs slightly different flash
5132 support from its lpc2000 siblings.
5133 The @var{lpc288x} driver defines one mandatory parameter,
5134 the programming clock rate in Hz.
5135 LPC flashes don't require the chip and bus width to be specified.
5136
5137 @example
5138 flash bank $_FLASHNAME lpc288x 0 0 0 0 $_TARGETNAME 12000000
5139 @end example
5140 @end deffn
5141
5142 @deffn {Flash Driver} lpc2900
5143 This driver supports the LPC29xx ARM968E based microcontroller family
5144 from NXP.
5145
5146 The predefined parameters @var{base}, @var{size}, @var{chip_width} and
5147 @var{bus_width} of the @code{flash bank} command are ignored. Flash size and
5148 sector layout are auto-configured by the driver.
5149 The driver has one additional mandatory parameter: The CPU clock rate
5150 (in kHz) at the time the flash operations will take place. Most of the time this
5151 will not be the crystal frequency, but a higher PLL frequency. The
5152 @code{reset-init} event handler in the board script is usually the place where
5153 you start the PLL.
5154
5155 The driver rejects flashless devices (currently the LPC2930).
5156
5157 The EEPROM in LPC2900 devices is not mapped directly into the address space.
5158 It must be handled much more like NAND flash memory, and will therefore be
5159 handled by a separate @code{lpc2900_eeprom} driver (not yet available).
5160
5161 Sector protection in terms of the LPC2900 is handled transparently. Every time a
5162 sector needs to be erased or programmed, it is automatically unprotected.
5163 What is shown as protection status in the @code{flash info} command, is
5164 actually the LPC2900 @emph{sector security}. This is a mechanism to prevent a
5165 sector from ever being erased or programmed again. As this is an irreversible
5166 mechanism, it is handled by a special command (@code{lpc2900 secure_sector}),
5167 and not by the standard @code{flash protect} command.
5168
5169 Example for a 125 MHz clock frequency:
5170 @example
5171 flash bank $_FLASHNAME lpc2900 0 0 0 0 $_TARGETNAME 125000
5172 @end example
5173
5174 Some @code{lpc2900}-specific commands are defined. In the following command list,
5175 the @var{bank} parameter is the bank number as obtained by the
5176 @code{flash banks} command.
5177
5178 @deffn Command {lpc2900 signature} bank
5179 Calculates a 128-bit hash value, the @emph{signature}, from the whole flash
5180 content. This is a hardware feature of the flash block, hence the calculation is
5181 very fast. You may use this to verify the content of a programmed device against
5182 a known signature.
5183 Example:
5184 @example
5185 lpc2900 signature 0
5186 signature: 0x5f40cdc8:0xc64e592e:0x10490f89:0x32a0f317
5187 @end example
5188 @end deffn
5189
5190 @deffn Command {lpc2900 read_custom} bank filename
5191 Reads the 912 bytes of customer information from the flash index sector, and
5192 saves it to a file in binary format.
5193 Example:
5194 @example
5195 lpc2900 read_custom 0 /path_to/customer_info.bin
5196 @end example
5197 @end deffn
5198
5199 The index sector of the flash is a @emph{write-only} sector. It cannot be
5200 erased! In order to guard against unintentional write access, all following
5201 commands need to be preceeded by a successful call to the @code{password}
5202 command:
5203
5204 @deffn Command {lpc2900 password} bank password
5205 You need to use this command right before each of the following commands:
5206 @code{lpc2900 write_custom}, @code{lpc2900 secure_sector},
5207 @code{lpc2900 secure_jtag}.
5208
5209 The password string is fixed to "I_know_what_I_am_doing".
5210 Example:
5211 @example
5212 lpc2900 password 0 I_know_what_I_am_doing
5213 Potentially dangerous operation allowed in next command!
5214 @end example
5215 @end deffn
5216
5217 @deffn Command {lpc2900 write_custom} bank filename type
5218 Writes the content of the file into the customer info space of the flash index
5219 sector. The filetype can be specified with the @var{type} field. Possible values
5220 for @var{type} are: @var{bin} (binary), @var{ihex} (Intel hex format),
5221 @var{elf} (ELF binary) or @var{s19} (Motorola S-records). The file must
5222 contain a single section, and the contained data length must be exactly
5223 912 bytes.
5224 @quotation Attention
5225 This cannot be reverted! Be careful!
5226 @end quotation
5227 Example:
5228 @example
5229 lpc2900 write_custom 0 /path_to/customer_info.bin bin
5230 @end example
5231 @end deffn
5232
5233 @deffn Command {lpc2900 secure_sector} bank first last
5234 Secures the sector range from @var{first} to @var{last} (including) against
5235 further program and erase operations. The sector security will be effective
5236 after the next power cycle.
5237 @quotation Attention
5238 This cannot be reverted! Be careful!
5239 @end quotation
5240 Secured sectors appear as @emph{protected} in the @code{flash info} command.
5241 Example:
5242 @example
5243 lpc2900 secure_sector 0 1 1
5244 flash info 0
5245 #0 : lpc2900 at 0x20000000, size 0x000c0000, (...)
5246 # 0: 0x00000000 (0x2000 8kB) not protected
5247 # 1: 0x00002000 (0x2000 8kB) protected
5248 # 2: 0x00004000 (0x2000 8kB) not protected
5249 @end example
5250 @end deffn
5251
5252 @deffn Command {lpc2900 secure_jtag} bank
5253 Irreversibly disable the JTAG port. The new JTAG security setting will be
5254 effective after the next power cycle.
5255 @quotation Attention
5256 This cannot be reverted! Be careful!
5257 @end quotation
5258 Examples:
5259 @example
5260 lpc2900 secure_jtag 0
5261 @end example
5262 @end deffn
5263 @end deffn
5264
5265 @deffn {Flash Driver} ocl
5266 This driver is an implementation of the ``on chip flash loader''
5267 protocol proposed by Pavel Chromy.
5268
5269 It is a minimalistic command-response protocol intended to be used
5270 over a DCC when communicating with an internal or external flash
5271 loader running from RAM. An example implementation for AT91SAM7x is
5272 available in @file{contrib/loaders/flash/at91sam7x/}.
5273
5274 @example
5275 flash bank $_FLASHNAME ocl 0 0 0 0 $_TARGETNAME
5276 @end example
5277 @end deffn
5278
5279 @deffn {Flash Driver} pic32mx
5280 The PIC32MX microcontrollers are based on the MIPS 4K cores,
5281 and integrate flash memory.
5282
5283 @example
5284 flash bank $_FLASHNAME pix32mx 0x1fc00000 0 0 0 $_TARGETNAME
5285 flash bank $_FLASHNAME pix32mx 0x1d000000 0 0 0 $_TARGETNAME
5286 @end example
5287
5288 @comment numerous *disabled* commands are defined:
5289 @comment - chip_erase ... pointless given flash_erase_address
5290 @comment - lock, unlock ... pointless given protect on/off (yes?)
5291 @comment - pgm_word ... shouldn't bank be deduced from address??
5292 Some pic32mx-specific commands are defined:
5293 @deffn Command {pic32mx pgm_word} address value bank
5294 Programs the specified 32-bit @var{value} at the given @var{address}
5295 in the specified chip @var{bank}.
5296 @end deffn
5297 @deffn Command {pic32mx unlock} bank
5298 Unlock and erase specified chip @var{bank}.
5299 This will remove any Code Protection.
5300 @end deffn
5301 @end deffn
5302
5303 @deffn {Flash Driver} psoc4
5304 All members of the PSoC 41xx/42xx microcontroller family from Cypress
5305 include internal flash and use ARM Cortex M0 cores.
5306 The driver automatically recognizes a number of these chips using
5307 the chip identification register, and autoconfigures itself.
5308
5309 Note: Erased internal flash reads as 00.
5310 System ROM of PSoC 4 does not implement erase of a flash sector.
5311
5312 @example
5313 flash bank $_FLASHNAME psoc4 0 0 0 0 $_TARGETNAME
5314 @end example
5315
5316 psoc4-specific commands
5317 @deffn Command {psoc4 flash_autoerase} num (on|off)
5318 Enables or disables autoerase mode for a flash bank.
5319
5320 If flash_autoerase is off, use mass_erase before flash programming.
5321 Flash erase command fails if region to erase is not whole flash memory.
5322
5323 If flash_autoerase is on, a sector is both erased and programmed in one
5324 system ROM call. Flash erase command is ignored.
5325 This mode is suitable for gdb load.
5326
5327 The @var{num} parameter is a value shown by @command{flash banks}.
5328 @end deffn
5329
5330 @deffn Command {psoc4 mass_erase} num
5331 Erases the contents of the flash memory, protection and security lock.
5332
5333 The @var{num} parameter is a value shown by @command{flash banks}.
5334 @end deffn
5335 @end deffn
5336
5337 @deffn {Flash Driver} stellaris
5338 All members of the Stellaris LM3Sxxx, LM4x and Tiva C microcontroller
5339 families from Texas Instruments include internal flash. The driver
5340 automatically recognizes a number of these chips using the chip
5341 identification register, and autoconfigures itself.
5342 @footnote{Currently there is a @command{stellaris mass_erase} command.
5343 That seems pointless since the same effect can be had using the
5344 standard @command{flash erase_address} command.}
5345
5346 @example
5347 flash bank $_FLASHNAME stellaris 0 0 0 0 $_TARGETNAME
5348 @end example
5349
5350 @deffn Command {stellaris recover}
5351 Performs the @emph{Recovering a "Locked" Device} procedure to restore
5352 the flash and its associated nonvolatile registers to their factory
5353 default values (erased). This is the only way to remove flash
5354 protection or re-enable debugging if that capability has been
5355 disabled.
5356
5357 Note that the final "power cycle the chip" step in this procedure
5358 must be performed by hand, since OpenOCD can't do it.
5359 @quotation Warning
5360 if more than one Stellaris chip is connected, the procedure is
5361 applied to all of them.
5362 @end quotation
5363 @end deffn
5364 @end deffn
5365
5366 @deffn {Flash Driver} stm32f1x
5367 All members of the STM32F0, STM32F1 and STM32F3 microcontroller families
5368 from ST Microelectronics include internal flash and use ARM Cortex-M0/M3/M4 cores.
5369 The driver automatically recognizes a number of these chips using
5370 the chip identification register, and autoconfigures itself.
5371
5372 @example
5373 flash bank $_FLASHNAME stm32f1x 0 0 0 0 $_TARGETNAME
5374 @end example
5375
5376 Note that some devices have been found that have a flash size register that contains
5377 an invalid value, to workaround this issue you can override the probed value used by
5378 the flash driver.
5379
5380 @example
5381 flash bank $_FLASHNAME stm32f1x 0 0x20000 0 0 $_TARGETNAME
5382 @end example
5383
5384 If you have a target with dual flash banks then define the second bank
5385 as per the following example.
5386 @example
5387 flash bank $_FLASHNAME stm32f1x 0x08080000 0 0 0 $_TARGETNAME
5388 @end example
5389
5390 Some stm32f1x-specific commands
5391 @footnote{Currently there is a @command{stm32f1x mass_erase} command.
5392 That seems pointless since the same effect can be had using the
5393 standard @command{flash erase_address} command.}
5394 are defined:
5395
5396 @deffn Command {stm32f1x lock} num
5397 Locks the entire stm32 device.
5398 The @var{num} parameter is a value shown by @command{flash banks}.
5399 @end deffn
5400
5401 @deffn Command {stm32f1x unlock} num
5402 Unlocks the entire stm32 device.
5403 The @var{num} parameter is a value shown by @command{flash banks}.
5404 @end deffn
5405
5406 @deffn Command {stm32f1x options_read} num
5407 Read and display the stm32 option bytes written by
5408 the @command{stm32f1x options_write} command.
5409 The @var{num} parameter is a value shown by @command{flash banks}.
5410 @end deffn
5411
5412 @deffn Command {stm32f1x options_write} num (@option{SWWDG}|@option{HWWDG}) (@option{RSTSTNDBY}|@option{NORSTSTNDBY}) (@option{RSTSTOP}|@option{NORSTSTOP})
5413 Writes the stm32 option byte with the specified values.
5414 The @var{num} parameter is a value shown by @command{flash banks}.
5415 @end deffn
5416 @end deffn
5417
5418 @deffn {Flash Driver} stm32f2x
5419 All members of the STM32F2 and STM32F4 microcontroller families from ST Microelectronics
5420 include internal flash and use ARM Cortex-M3/M4 cores.
5421 The driver automatically recognizes a number of these chips using
5422 the chip identification register, and autoconfigures itself.
5423
5424 Note that some devices have been found that have a flash size register that contains
5425 an invalid value, to workaround this issue you can override the probed value used by
5426 the flash driver.
5427
5428 @example
5429 flash bank $_FLASHNAME stm32f2x 0 0x20000 0 0 $_TARGETNAME
5430 @end example
5431
5432 Some stm32f2x-specific commands are defined:
5433
5434 @deffn Command {stm32f2x lock} num
5435 Locks the entire stm32 device.
5436 The @var{num} parameter is a value shown by @command{flash banks}.
5437 @end deffn
5438
5439 @deffn Command {stm32f2x unlock} num
5440 Unlocks the entire stm32 device.
5441 The @var{num} parameter is a value shown by @command{flash banks}.
5442 @end deffn
5443 @end deffn
5444
5445 @deffn {Flash Driver} stm32lx
5446 All members of the STM32L microcontroller families from ST Microelectronics
5447 include internal flash and use ARM Cortex-M3 and Cortex-M0+ cores.
5448 The driver automatically recognizes a number of these chips using
5449 the chip identification register, and autoconfigures itself.
5450
5451 Note that some devices have been found that have a flash size register that contains
5452 an invalid value, to workaround this issue you can override the probed value used by
5453 the flash driver. If you use 0 as the bank base address, it tells the
5454 driver to autodetect the bank location assuming you're configuring the
5455 second bank.
5456
5457 @example
5458 flash bank $_FLASHNAME stm32lx 0x08000000 0x20000 0 0 $_TARGETNAME
5459 @end example
5460
5461 Some stm32lx-specific commands are defined:
5462
5463 @deffn Command {stm32lx mass_erase} num
5464 Mass erases the entire stm32lx device (all flash banks and EEPROM
5465 data). This is the only way to unlock a protected flash (unless RDP
5466 Level is 2 which can't be unlocked at all).
5467 The @var{num} parameter is a value shown by @command{flash banks}.
5468 @end deffn
5469 @end deffn
5470
5471 @deffn {Flash Driver} str7x
5472 All members of the STR7 microcontroller family from ST Microelectronics
5473 include internal flash and use ARM7TDMI cores.
5474 The @var{str7x} driver defines one mandatory parameter, @var{variant},
5475 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
5476
5477 @example
5478 flash bank $_FLASHNAME str7x \
5479 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
5480 @end example
5481
5482 @deffn Command {str7x disable_jtag} bank
5483 Activate the Debug/Readout protection mechanism
5484 for the specified flash bank.
5485 @end deffn
5486 @end deffn
5487
5488 @deffn {Flash Driver} str9x
5489 Most members of the STR9 microcontroller family from ST Microelectronics
5490 include internal flash and use ARM966E cores.
5491 The str9 needs the flash controller to be configured using
5492 the @command{str9x flash_config} command prior to Flash programming.
5493
5494 @example
5495 flash bank $_FLASHNAME str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
5496 str9x flash_config 0 4 2 0 0x80000
5497 @end example
5498
5499 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
5500 Configures the str9 flash controller.
5501 The @var{num} parameter is a value shown by @command{flash banks}.
5502
5503 @itemize @bullet
5504 @item @var{bbsr} - Boot Bank Size register
5505 @item @var{nbbsr} - Non Boot Bank Size register
5506 @item @var{bbadr} - Boot Bank Start Address register
5507 @item @var{nbbadr} - Boot Bank Start Address register
5508 @end itemize
5509 @end deffn
5510
5511 @end deffn
5512
5513 @deffn {Flash Driver} str9xpec
5514 @cindex str9xpec
5515
5516 Only use this driver for locking/unlocking the device or configuring the option bytes.
5517 Use the standard str9 driver for programming.
5518 Before using the flash commands the turbo mode must be enabled using the
5519 @command{str9xpec enable_turbo} command.
5520
5521 Here is some background info to help
5522 you better understand how this driver works. OpenOCD has two flash drivers for
5523 the str9:
5524 @enumerate
5525 @item
5526 Standard driver @option{str9x} programmed via the str9 core. Normally used for
5527 flash programming as it is faster than the @option{str9xpec} driver.
5528 @item
5529 Direct programming @option{str9xpec} using the flash controller. This is an
5530 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
5531 core does not need to be running to program using this flash driver. Typical use
5532 for this driver is locking/unlocking the target and programming the option bytes.
5533 @end enumerate
5534
5535 Before we run any commands using the @option{str9xpec} driver we must first disable
5536 the str9 core. This example assumes the @option{str9xpec} driver has been
5537 configured for flash bank 0.
5538 @example
5539 # assert srst, we do not want core running
5540 # while accessing str9xpec flash driver
5541 jtag_reset 0 1
5542 # turn off target polling
5543 poll off
5544 # disable str9 core
5545 str9xpec enable_turbo 0
5546 # read option bytes
5547 str9xpec options_read 0
5548 # re-enable str9 core
5549 str9xpec disable_turbo 0
5550 poll on
5551 reset halt
5552 @end example
5553 The above example will read the str9 option bytes.
5554 When performing a unlock remember that you will not be able to halt the str9 - it
5555 has been locked. Halting the core is not required for the @option{str9xpec} driver
5556 as mentioned above, just issue the commands above manually or from a telnet prompt.
5557
5558 Several str9xpec-specific commands are defined:
5559
5560 @deffn Command {str9xpec disable_turbo} num
5561 Restore the str9 into JTAG chain.
5562 @end deffn
5563
5564 @deffn Command {str9xpec enable_turbo} num
5565 Enable turbo mode, will simply remove the str9 from the chain and talk
5566 directly to the embedded flash controller.
5567 @end deffn
5568
5569 @deffn Command {str9xpec lock} num
5570 Lock str9 device. The str9 will only respond to an unlock command that will
5571 erase the device.
5572 @end deffn
5573
5574 @deffn Command {str9xpec part_id} num
5575 Prints the part identifier for bank @var{num}.
5576 @end deffn
5577
5578 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
5579 Configure str9 boot bank.
5580 @end deffn
5581
5582 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
5583 Configure str9 lvd source.
5584 @end deffn
5585
5586 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
5587 Configure str9 lvd threshold.
5588 @end deffn
5589
5590 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
5591 Configure str9 lvd reset warning source.
5592 @end deffn
5593
5594 @deffn Command {str9xpec options_read} num
5595 Read str9 option bytes.
5596 @end deffn
5597
5598 @deffn Command {str9xpec options_write} num
5599 Write str9 option bytes.
5600 @end deffn
5601
5602 @deffn Command {str9xpec unlock} num
5603 unlock str9 device.
5604 @end deffn
5605
5606 @end deffn
5607
5608 @deffn {Flash Driver} tms470
5609 Most members of the TMS470 microcontroller family from Texas Instruments
5610 include internal flash and use ARM7TDMI cores.
5611 This driver doesn't require the chip and bus width to be specified.
5612
5613 Some tms470-specific commands are defined:
5614
5615 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
5616 Saves programming keys in a register, to enable flash erase and write commands.
5617 @end deffn
5618
5619 @deffn Command {tms470 osc_mhz} clock_mhz
5620 Reports the clock speed, which is used to calculate timings.
5621 @end deffn
5622
5623 @deffn Command {tms470 plldis} (0|1)
5624 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
5625 the flash clock.
5626 @end deffn
5627 @end deffn
5628
5629 @deffn {Flash Driver} fm3
5630 All members of the FM3 microcontroller family from Fujitsu
5631 include internal flash and use ARM Cortex M3 cores.
5632 The @var{fm3} driver uses the @var{target} parameter to select the
5633 correct bank config, it can currently be one of the following:
5634 @code{mb9bfxx1.cpu}, @code{mb9bfxx2.cpu}, @code{mb9bfxx3.cpu},
5635 @code{mb9bfxx4.cpu}, @code{mb9bfxx5.cpu} or @code{mb9bfxx6.cpu}.
5636
5637 @example
5638 flash bank $_FLASHNAME fm3 0 0 0 0 $_TARGETNAME
5639 @end example
5640 @end deffn
5641
5642 @deffn {Flash Driver} sim3x
5643 All members of the SiM3 microcontroller family from Silicon Laboratories
5644 include internal flash and use ARM Cortex M3 cores. It supports both JTAG
5645 and SWD interface.
5646 The @var{sim3x} driver tries to probe the device to auto detect the MCU.
5647 If this failes, it will use the @var{size} parameter as the size of flash bank.
5648
5649 @example
5650 flash bank $_FLASHNAME sim3x 0 $_CPUROMSIZE 0 0 $_TARGETNAME
5651 @end example
5652
5653 There are 2 commands defined in the @var{sim3x} driver:
5654
5655 @deffn Command {sim3x mass_erase}
5656 Erases the complete flash. This is used to unlock the flash.
5657 And this command is only possible when using the SWD interface.
5658 @end deffn
5659
5660 @deffn Command {sim3x lock}
5661 Lock the flash. To unlock use the @command{sim3x mass_erase} command.
5662 @end deffn
5663 @end deffn
5664
5665 @deffn {Flash Driver} nrf51
5666 All members of the nRF51 microcontroller families from Nordic Semiconductor
5667 include internal flash and use ARM Cortex-M0 core.
5668
5669 @example
5670 flash bank $_FLASHNAME nrf51 0 0x00000000 0 0 $_TARGETNAME
5671 @end example
5672
5673 Some nrf51-specific commands are defined:
5674
5675 @deffn Command {nrf51 mass_erase}
5676 Erases the contents of the code memory and user information
5677 configuration registers as well. It must be noted that this command
5678 works only for chips that do not have factory pre-programmed region 0
5679 code.
5680 @end deffn
5681
5682 @end deffn
5683
5684 @deffn {Flash Driver} mdr
5685 This drivers handles the integrated NOR flash on Milandr Cortex-M
5686 based controllers. A known limitation is that the Info memory can't be
5687 read or verified as it's not memory mapped.
5688
5689 @example
5690 flash bank <name> mdr <base> <size> \
5691 0 0 <target#> @var{type} @var{page_count} @var{sec_count}
5692 @end example
5693
5694 @itemize @bullet
5695 @item @var{type} - 0 for main memory, 1 for info memory
5696 @item @var{page_count} - total number of pages
5697 @item @var{sec_count} - number of sector per page count
5698 @end itemize
5699
5700 Example usage:
5701 @example
5702 if @{ [info exists IMEMORY] && [string equal $IMEMORY true] @} @{
5703 flash bank $@{_CHIPNAME@}_info.flash mdr 0x00000000 0x01000 \
5704 0 0 $_TARGETNAME 1 1 4
5705 @} else @{
5706 flash bank $_CHIPNAME.flash mdr 0x00000000 0x20000 \
5707 0 0 $_TARGETNAME 0 32 4
5708 @}
5709 @end example
5710 @end deffn
5711
5712 @section NAND Flash Commands
5713 @cindex NAND
5714
5715 Compared to NOR or SPI flash, NAND devices are inexpensive
5716 and high density. Today's NAND chips, and multi-chip modules,
5717 commonly hold multiple GigaBytes of data.
5718
5719 NAND chips consist of a number of ``erase blocks'' of a given
5720 size (such as 128 KBytes), each of which is divided into a
5721 number of pages (of perhaps 512 or 2048 bytes each). Each
5722 page of a NAND flash has an ``out of band'' (OOB) area to hold
5723 Error Correcting Code (ECC) and other metadata, usually 16 bytes
5724 of OOB for every 512 bytes of page data.
5725
5726 One key characteristic of NAND flash is that its error rate
5727 is higher than that of NOR flash. In normal operation, that
5728 ECC is used to correct and detect errors. However, NAND
5729 blocks can also wear out and become unusable; those blocks
5730 are then marked "bad". NAND chips are even shipped from the
5731 manufacturer with a few bad blocks. The highest density chips
5732 use a technology (MLC) that wears out more quickly, so ECC
5733 support is increasingly important as a way to detect blocks
5734 that have begun to fail, and help to preserve data integrity
5735 with techniques such as wear leveling.
5736
5737 Software is used to manage the ECC. Some controllers don't
5738 support ECC directly; in those cases, software ECC is used.
5739 Other controllers speed up the ECC calculations with hardware.
5740 Single-bit error correction hardware is routine. Controllers
5741 geared for newer MLC chips may correct 4 or more errors for
5742 every 512 bytes of data.
5743
5744 You will need to make sure that any data you write using
5745 OpenOCD includes the apppropriate kind of ECC. For example,
5746 that may mean passing the @code{oob_softecc} flag when
5747 writing NAND data, or ensuring that the correct hardware
5748 ECC mode is used.
5749
5750 The basic steps for using NAND devices include:
5751 @enumerate
5752 @item Declare via the command @command{nand device}
5753 @* Do this in a board-specific configuration file,
5754 passing parameters as needed by the controller.
5755 @item Configure each device using @command{nand probe}.
5756 @* Do this only after the associated target is set up,
5757 such as in its reset-init script or in procures defined
5758 to access that device.
5759 @item Operate on the flash via @command{nand subcommand}
5760 @* Often commands to manipulate the flash are typed by a human, or run
5761 via a script in some automated way. Common task include writing a
5762 boot loader, operating system, or other data needed to initialize or
5763 de-brick a board.
5764 @end enumerate
5765
5766 @b{NOTE:} At the time this text was written, the largest NAND
5767 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
5768 This is because the variables used to hold offsets and lengths
5769 are only 32 bits wide.
5770 (Larger chips may work in some cases, unless an offset or length
5771 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
5772 Some larger devices will work, since they are actually multi-chip
5773 modules with two smaller chips and individual chipselect lines.
5774
5775 @anchor{nandconfiguration}
5776 @subsection NAND Configuration Commands
5777 @cindex NAND configuration
5778
5779 NAND chips must be declared in configuration scripts,
5780 plus some additional configuration that's done after
5781 OpenOCD has initialized.
5782
5783 @deffn {Config Command} {nand device} name driver target [configparams...]
5784 Declares a NAND device, which can be read and written to
5785 after it has been configured through @command{nand probe}.
5786 In OpenOCD, devices are single chips; this is unlike some
5787 operating systems, which may manage multiple chips as if
5788 they were a single (larger) device.
5789 In some cases, configuring a device will activate extra
5790 commands; see the controller-specific documentation.
5791
5792 @b{NOTE:} This command is not available after OpenOCD
5793 initialization has completed. Use it in board specific
5794 configuration files, not interactively.
5795
5796 @itemize @bullet
5797 @item @var{name} ... may be used to reference the NAND bank
5798 in most other NAND commands. A number is also available.
5799 @item @var{driver} ... identifies the NAND controller driver
5800 associated with the NAND device being declared.
5801 @xref{nanddriverlist,,NAND Driver List}.
5802 @item @var{target} ... names the target used when issuing
5803 commands to the NAND controller.
5804 @comment Actually, it's currently a controller-specific parameter...
5805 @item @var{configparams} ... controllers may support, or require,
5806 additional parameters. See the controller-specific documentation
5807 for more information.
5808 @end itemize
5809 @end deffn
5810
5811 @deffn Command {nand list}
5812 Prints a summary of each device declared
5813 using @command{nand device}, numbered from zero.
5814 Note that un-probed devices show no details.
5815 @example
5816 > nand list
5817 #0: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
5818 blocksize: 131072, blocks: 8192
5819 #1: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
5820 blocksize: 131072, blocks: 8192
5821 >
5822 @end example
5823 @end deffn
5824
5825 @deffn Command {nand probe} num
5826 Probes the specified device to determine key characteristics
5827 like its page and block sizes, and how many blocks it has.
5828 The @var{num} parameter is the value shown by @command{nand list}.
5829 You must (successfully) probe a device before you can use
5830 it with most other NAND commands.
5831 @end deffn
5832
5833 @subsection Erasing, Reading, Writing to NAND Flash
5834
5835 @deffn Command {nand dump} num filename offset length [oob_option]
5836 @cindex NAND reading
5837 Reads binary data from the NAND device and writes it to the file,
5838 starting at the specified offset.
5839 The @var{num} parameter is the value shown by @command{nand list}.
5840
5841 Use a complete path name for @var{filename}, so you don't depend
5842 on the directory used to start the OpenOCD server.
5843
5844 The @var{offset} and @var{length} must be exact multiples of the
5845 device's page size. They describe a data region; the OOB data
5846 associated with each such page may also be accessed.
5847
5848 @b{NOTE:} At the time this text was written, no error correction
5849 was done on the data that's read, unless raw access was disabled
5850 and the underlying NAND controller driver had a @code{read_page}
5851 method which handled that error correction.
5852
5853 By default, only page data is saved to the specified file.
5854 Use an @var{oob_option} parameter to save OOB data:
5855 @itemize @bullet
5856 @item no oob_* parameter
5857 @*Output file holds only page data; OOB is discarded.
5858 @item @code{oob_raw}
5859 @*Output file interleaves page data and OOB data;
5860 the file will be longer than "length" by the size of the
5861 spare areas associated with each data page.
5862 Note that this kind of "raw" access is different from
5863 what's implied by @command{nand raw_access}, which just
5864 controls whether a hardware-aware access method is used.
5865 @item @code{oob_only}
5866 @*Output file has only raw OOB data, and will
5867 be smaller than "length" since it will contain only the
5868 spare areas associated with each data page.
5869 @end itemize
5870 @end deffn
5871
5872 @deffn Command {nand erase} num [offset length]
5873 @cindex NAND erasing
5874 @cindex NAND programming
5875 Erases blocks on the specified NAND device, starting at the
5876 specified @var{offset} and continuing for @var{length} bytes.
5877 Both of those values must be exact multiples of the device's
5878 block size, and the region they specify must fit entirely in the chip.
5879 If those parameters are not specified,
5880 the whole NAND chip will be erased.
5881 The @var{num} parameter is the value shown by @command{nand list}.
5882
5883 @b{NOTE:} This command will try to erase bad blocks, when told
5884 to do so, which will probably invalidate the manufacturer's bad
5885 block marker.
5886 For the remainder of the current server session, @command{nand info}
5887 will still report that the block ``is'' bad.
5888 @end deffn
5889
5890 @deffn Command {nand write} num filename offset [option...]
5891 @cindex NAND writing
5892 @cindex NAND programming
5893 Writes binary data from the file into the specified NAND device,
5894 starting at the specified offset. Those pages should already
5895 have been erased; you can't change zero bits to one bits.
5896 The @var{num} parameter is the value shown by @command{nand list}.
5897
5898 Use a complete path name for @var{filename}, so you don't depend
5899 on the directory used to start the OpenOCD server.
5900
5901 The @var{offset} must be an exact multiple of the device's page size.
5902 All data in the file will be written, assuming it doesn't run
5903 past the end of the device.
5904 Only full pages are written, and any extra space in the last
5905 page will be filled with 0xff bytes. (That includes OOB data,
5906 if that's being written.)
5907
5908 @b{NOTE:} At the time this text was written, bad blocks are
5909 ignored. That is, this routine will not skip bad blocks,
5910 but will instead try to write them. This can cause problems.
5911
5912 Provide at most one @var{option} parameter. With some
5913 NAND drivers, the meanings of these parameters may change
5914 if @command{nand raw_access} was used to disable hardware ECC.
5915 @itemize @bullet
5916 @item no oob_* parameter
5917 @*File has only page data, which is written.
5918 If raw acccess is in use, the OOB area will not be written.
5919 Otherwise, if the underlying NAND controller driver has
5920 a @code{write_page} routine, that routine may write the OOB
5921 with hardware-computed ECC data.
5922 @item @code{oob_only}
5923 @*File has only raw OOB data, which is written to the OOB area.
5924 Each page's data area stays untouched. @i{This can be a dangerous
5925 option}, since it can invalidate the ECC data.
5926 You may need to force raw access to use this mode.
5927 @item @code{oob_raw}
5928 @*File interleaves data and OOB data, both of which are written
5929 If raw access is enabled, the data is written first, then the
5930 un-altered OOB.
5931 Otherwise, if the underlying NAND controller driver has
5932 a @code{write_page} routine, that routine may modify the OOB
5933 before it's written, to include hardware-computed ECC data.
5934 @item @code{oob_softecc}
5935 @*File has only page data, which is written.
5936 The OOB area is filled with 0xff, except for a standard 1-bit
5937 software ECC code stored in conventional locations.
5938 You might need to force raw access to use this mode, to prevent
5939 the underlying driver from applying hardware ECC.
5940 @item @code{oob_softecc_kw}
5941 @*File has only page data, which is written.
5942 The OOB area is filled with 0xff, except for a 4-bit software ECC
5943 specific to the boot ROM in Marvell Kirkwood SoCs.
5944 You might need to force raw access to use this mode, to prevent
5945 the underlying driver from applying hardware ECC.
5946 @end itemize
5947 @end deffn
5948
5949 @deffn Command {nand verify} num filename offset [option...]
5950 @cindex NAND verification
5951 @cindex NAND programming
5952 Verify the binary data in the file has been programmed to the
5953 specified NAND device, starting at the specified offset.
5954 The @var{num} parameter is the value shown by @command{nand list}.
5955
5956 Use a complete path name for @var{filename}, so you don't depend
5957 on the directory used to start the OpenOCD server.
5958
5959 The @var{offset} must be an exact multiple of the device's page size.
5960 All data in the file will be read and compared to the contents of the
5961 flash, assuming it doesn't run past the end of the device.
5962 As with @command{nand write}, only full pages are verified, so any extra
5963 space in the last page will be filled with 0xff bytes.
5964
5965 The same @var{options} accepted by @command{nand write},
5966 and the file will be processed similarly to produce the buffers that
5967 can be compared against the contents produced from @command{nand dump}.
5968
5969 @b{NOTE:} This will not work when the underlying NAND controller
5970 driver's @code{write_page} routine must update the OOB with a
5971 hardward-computed ECC before the data is written. This limitation may
5972 be removed in a future release.
5973 @end deffn
5974
5975 @subsection Other NAND commands
5976 @cindex NAND other commands
5977
5978 @deffn Command {nand check_bad_blocks} num [offset length]
5979 Checks for manufacturer bad block markers on the specified NAND
5980 device. If no parameters are provided, checks the whole
5981 device; otherwise, starts at the specified @var{offset} and
5982 continues for @var{length} bytes.
5983 Both of those values must be exact multiples of the device's
5984 block size, and the region they specify must fit entirely in the chip.
5985 The @var{num} parameter is the value shown by @command{nand list}.
5986
5987 @b{NOTE:} Before using this command you should force raw access
5988 with @command{nand raw_access enable} to ensure that the underlying
5989 driver will not try to apply hardware ECC.
5990 @end deffn
5991
5992 @deffn Command {nand info} num
5993 The @var{num} parameter is the value shown by @command{nand list}.
5994 This prints the one-line summary from "nand list", plus for
5995 devices which have been probed this also prints any known
5996 status for each block.
5997 @end deffn
5998
5999 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
6000 Sets or clears an flag affecting how page I/O is done.
6001 The @var{num} parameter is the value shown by @command{nand list}.
6002
6003 This flag is cleared (disabled) by default, but changing that
6004 value won't affect all NAND devices. The key factor is whether
6005 the underlying driver provides @code{read_page} or @code{write_page}
6006 methods. If it doesn't provide those methods, the setting of
6007 this flag is irrelevant; all access is effectively ``raw''.
6008
6009 When those methods exist, they are normally used when reading
6010 data (@command{nand dump} or reading bad block markers) or
6011 writing it (@command{nand write}). However, enabling
6012 raw access (setting the flag) prevents use of those methods,
6013 bypassing hardware ECC logic.
6014 @i{This can be a dangerous option}, since writing blocks
6015 with the wrong ECC data can cause them to be marked as bad.
6016 @end deffn
6017
6018 @anchor{nanddriverlist}
6019 @subsection NAND Driver List
6020 As noted above, the @command{nand device} command allows
6021 driver-specific options and behaviors.
6022 Some controllers also activate controller-specific commands.
6023
6024 @deffn {NAND Driver} at91sam9
6025 This driver handles the NAND controllers found on AT91SAM9 family chips from
6026 Atmel. It takes two extra parameters: address of the NAND chip;
6027 address of the ECC controller.
6028 @example
6029 nand device $NANDFLASH at91sam9 $CHIPNAME 0x40000000 0xfffffe800
6030 @end example
6031 AT91SAM9 chips support single-bit ECC hardware. The @code{write_page} and
6032 @code{read_page} methods are used to utilize the ECC hardware unless they are
6033 disabled by using the @command{nand raw_access} command. There are four
6034 additional commands that are needed to fully configure the AT91SAM9 NAND
6035 controller. Two are optional; most boards use the same wiring for ALE/CLE:
6036 @deffn Command {at91sam9 cle} num addr_line
6037 Configure the address line used for latching commands. The @var{num}
6038 parameter is the value shown by @command{nand list}.
6039 @end deffn
6040 @deffn Command {at91sam9 ale} num addr_line
6041 Configure the address line used for latching addresses. The @var{num}
6042 parameter is the value shown by @command{nand list}.
6043 @end deffn
6044
6045 For the next two commands, it is assumed that the pins have already been
6046 properly configured for input or output.
6047 @deffn Command {at91sam9 rdy_busy} num pio_base_addr pin
6048 Configure the RDY/nBUSY input from the NAND device. The @var{num}
6049 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
6050 is the base address of the PIO controller and @var{pin} is the pin number.
6051 @end deffn
6052 @deffn Command {at91sam9 ce} num pio_base_addr pin
6053 Configure the chip enable input to the NAND device. The @var{num}
6054 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
6055 is the base address of the PIO controller and @var{pin} is the pin number.
6056 @end deffn
6057 @end deffn
6058
6059 @deffn {NAND Driver} davinci
6060 This driver handles the NAND controllers found on DaVinci family
6061 chips from Texas Instruments.
6062 It takes three extra parameters:
6063 address of the NAND chip;
6064 hardware ECC mode to use (@option{hwecc1},
6065 @option{hwecc4}, @option{hwecc4_infix});
6066 address of the AEMIF controller on this processor.
6067 @example
6068 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
6069 @end example
6070 All DaVinci processors support the single-bit ECC hardware,
6071 and newer ones also support the four-bit ECC hardware.
6072 The @code{write_page} and @code{read_page} methods are used
6073 to implement those ECC modes, unless they are disabled using
6074 the @command{nand raw_access} command.
6075 @end deffn
6076
6077 @deffn {NAND Driver} lpc3180
6078 These controllers require an extra @command{nand device}
6079 parameter: the clock rate used by the controller.
6080 @deffn Command {lpc3180 select} num [mlc|slc]
6081 Configures use of the MLC or SLC controller mode.
6082 MLC implies use of hardware ECC.
6083 The @var{num} parameter is the value shown by @command{nand list}.
6084 @end deffn
6085
6086 At this writing, this driver includes @code{write_page}
6087 and @code{read_page} methods. Using @command{nand raw_access}
6088 to disable those methods will prevent use of hardware ECC
6089 in the MLC controller mode, but won't change SLC behavior.
6090 @end deffn
6091 @comment current lpc3180 code won't issue 5-byte address cycles
6092
6093 @deffn {NAND Driver} mx3
6094 This driver handles the NAND controller in i.MX31. The mxc driver
6095 should work for this chip aswell.
6096 @end deffn
6097
6098 @deffn {NAND Driver} mxc
6099 This driver handles the NAND controller found in Freescale i.MX
6100 chips. It has support for v1 (i.MX27 and i.MX31) and v2 (i.MX35).
6101 The driver takes 3 extra arguments, chip (@option{mx27},
6102 @option{mx31}, @option{mx35}), ecc (@option{noecc}, @option{hwecc})
6103 and optionally if bad block information should be swapped between
6104 main area and spare area (@option{biswap}), defaults to off.
6105 @example
6106 nand device mx35.nand mxc imx35.cpu mx35 hwecc biswap
6107 @end example
6108 @deffn Command {mxc biswap} bank_num [enable|disable]
6109 Turns on/off bad block information swaping from main area,
6110 without parameter query status.
6111 @end deffn
6112 @end deffn
6113
6114 @deffn {NAND Driver} orion
6115 These controllers require an extra @command{nand device}
6116 parameter: the address of the controller.
6117 @example
6118 nand device orion 0xd8000000
6119 @end example
6120 These controllers don't define any specialized commands.
6121 At this writing, their drivers don't include @code{write_page}
6122 or @code{read_page} methods, so @command{nand raw_access} won't
6123 change any behavior.
6124 @end deffn
6125
6126 @deffn {NAND Driver} s3c2410
6127 @deffnx {NAND Driver} s3c2412
6128 @deffnx {NAND Driver} s3c2440
6129 @deffnx {NAND Driver} s3c2443
6130 @deffnx {NAND Driver} s3c6400
6131 These S3C family controllers don't have any special
6132 @command{nand device} options, and don't define any
6133 specialized commands.
6134 At this writing, their drivers don't include @code{write_page}
6135 or @code{read_page} methods, so @command{nand raw_access} won't
6136 change any behavior.
6137 @end deffn
6138
6139 @section mFlash
6140
6141 @subsection mFlash Configuration
6142 @cindex mFlash Configuration
6143
6144 @deffn {Config Command} {mflash bank} soc base RST_pin target
6145 Configures a mflash for @var{soc} host bank at
6146 address @var{base}.
6147 The pin number format depends on the host GPIO naming convention.
6148 Currently, the mflash driver supports s3c2440 and pxa270.
6149
6150 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
6151
6152 @example
6153 mflash bank $_FLASHNAME s3c2440 0x10000000 1b 0
6154 @end example
6155
6156 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
6157
6158 @example
6159 mflash bank $_FLASHNAME pxa270 0x08000000 43 0
6160 @end example
6161 @end deffn
6162
6163 @subsection mFlash commands
6164 @cindex mFlash commands
6165
6166 @deffn Command {mflash config pll} frequency
6167 Configure mflash PLL.
6168 The @var{frequency} is the mflash input frequency, in Hz.
6169 Issuing this command will erase mflash's whole internal nand and write new pll.
6170 After this command, mflash needs power-on-reset for normal operation.
6171 If pll was newly configured, storage and boot(optional) info also need to be update.
6172 @end deffn
6173
6174 @deffn Command {mflash config boot}
6175 Configure bootable option.
6176 If bootable option is set, mflash offer the first 8 sectors
6177 (4kB) for boot.
6178 @end deffn
6179
6180 @deffn Command {mflash config storage}
6181 Configure storage information.
6182 For the normal storage operation, this information must be
6183 written.
6184 @end deffn
6185
6186 @deffn Command {mflash dump} num filename offset size
6187 Dump @var{size} bytes, starting at @var{offset} bytes from the
6188 beginning of the bank @var{num}, to the file named @var{filename}.
6189 @end deffn
6190
6191 @deffn Command {mflash probe}
6192 Probe mflash.
6193 @end deffn
6194
6195 @deffn Command {mflash write} num filename offset
6196 Write the binary file @var{filename} to mflash bank @var{num}, starting at
6197 @var{offset} bytes from the beginning of the bank.
6198 @end deffn
6199
6200 @node Flash Programming
6201 @chapter Flash Programming
6202
6203 OpenOCD implements numerous ways to program the target flash, whether internal or external.
6204 Programming can be acheived by either using GDB @ref{programmingusinggdb,,Programming using GDB},
6205 or using the cmds given in @ref{flashprogrammingcommands,,Flash Programming Commands}.
6206
6207 @*To simplify using the flash cmds directly a jimtcl script is available that handles the programming and verify stage.
6208 OpenOCD will program/verify/reset the target and optionally shutdown.
6209
6210 The script is executed as follows and by default the following actions will be peformed.
6211 @enumerate
6212 @item 'init' is executed.
6213 @item 'reset init' is called to reset and halt the target, any 'reset init' scripts are executed.
6214 @item @code{flash write_image} is called to erase and write any flash using the filename given.
6215 @item @code{verify_image} is called if @option{verify} parameter is given.
6216 @item @code{reset run} is called if @option{reset} parameter is given.
6217 @item OpenOCD is shutdown if @option{exit} parameter is given.
6218 @end enumerate
6219
6220 An example of usage is given below. @xref{program}.
6221
6222 @example
6223 # program and verify using elf/hex/s19. verify and reset
6224 # are optional parameters
6225 openocd -f board/stm32f3discovery.cfg \
6226 -c "program filename.elf verify reset exit"
6227
6228 # binary files need the flash address passing
6229 openocd -f board/stm32f3discovery.cfg \
6230 -c "program filename.bin exit 0x08000000"
6231 @end example
6232
6233 @node PLD/FPGA Commands
6234 @chapter PLD/FPGA Commands
6235 @cindex PLD
6236 @cindex FPGA
6237
6238 Programmable Logic Devices (PLDs) and the more flexible
6239 Field Programmable Gate Arrays (FPGAs) are both types of programmable hardware.
6240 OpenOCD can support programming them.
6241 Although PLDs are generally restrictive (cells are less functional, and
6242 there are no special purpose cells for memory or computational tasks),
6243 they share the same OpenOCD infrastructure.
6244 Accordingly, both are called PLDs here.
6245
6246 @section PLD/FPGA Configuration and Commands
6247
6248 As it does for JTAG TAPs, debug targets, and flash chips (both NOR and NAND),
6249 OpenOCD maintains a list of PLDs available for use in various commands.
6250 Also, each such PLD requires a driver.
6251
6252 They are referenced by the number shown by the @command{pld devices} command,
6253 and new PLDs are defined by @command{pld device driver_name}.
6254
6255 @deffn {Config Command} {pld device} driver_name tap_name [driver_options]
6256 Defines a new PLD device, supported by driver @var{driver_name},
6257 using the TAP named @var{tap_name}.
6258 The driver may make use of any @var{driver_options} to configure its
6259 behavior.
6260 @end deffn
6261
6262 @deffn {Command} {pld devices}
6263 Lists the PLDs and their numbers.
6264 @end deffn
6265
6266 @deffn {Command} {pld load} num filename
6267 Loads the file @file{filename} into the PLD identified by @var{num}.
6268 The file format must be inferred by the driver.
6269 @end deffn
6270
6271 @section PLD/FPGA Drivers, Options, and Commands
6272
6273 Drivers may support PLD-specific options to the @command{pld device}
6274 definition command, and may also define commands usable only with
6275 that particular type of PLD.
6276
6277 @deffn {FPGA Driver} virtex2 [no_jstart]
6278 Virtex-II is a family of FPGAs sold by Xilinx.
6279 It supports the IEEE 1532 standard for In-System Configuration (ISC).
6280
6281 If @var{no_jstart} is non-zero, the JSTART instruction is not used after
6282 loading the bitstream. While required for Series2, Series3, and Series6, it
6283 breaks bitstream loading on Series7.
6284
6285 @deffn {Command} {virtex2 read_stat} num
6286 Reads and displays the Virtex-II status register (STAT)
6287 for FPGA @var{num}.
6288 @end deffn
6289 @end deffn
6290
6291 @node General Commands
6292 @chapter General Commands
6293 @cindex commands
6294
6295 The commands documented in this chapter here are common commands that
6296 you, as a human, may want to type and see the output of. Configuration type
6297 commands are documented elsewhere.
6298
6299 Intent:
6300 @itemize @bullet
6301 @item @b{Source Of Commands}
6302 @* OpenOCD commands can occur in a configuration script (discussed
6303 elsewhere) or typed manually by a human or supplied programatically,
6304 or via one of several TCP/IP Ports.
6305
6306 @item @b{From the human}
6307 @* A human should interact with the telnet interface (default port: 4444)
6308 or via GDB (default port 3333).
6309
6310 To issue commands from within a GDB session, use the @option{monitor}
6311 command, e.g. use @option{monitor poll} to issue the @option{poll}
6312 command. All output is relayed through the GDB session.
6313
6314 @item @b{Machine Interface}
6315 The Tcl interface's intent is to be a machine interface. The default Tcl
6316 port is 5555.
6317 @end itemize
6318
6319
6320 @section Daemon Commands
6321
6322 @deffn {Command} exit
6323 Exits the current telnet session.
6324 @end deffn
6325
6326 @deffn {Command} help [string]
6327 With no parameters, prints help text for all commands.
6328 Otherwise, prints each helptext containing @var{string}.
6329 Not every command provides helptext.
6330
6331 Configuration commands, and commands valid at any time, are
6332 explicitly noted in parenthesis.
6333 In most cases, no such restriction is listed; this indicates commands
6334 which are only available after the configuration stage has completed.
6335 @end deffn
6336
6337 @deffn Command sleep msec [@option{busy}]
6338 Wait for at least @var{msec} milliseconds before resuming.
6339 If @option{busy} is passed, busy-wait instead of sleeping.
6340 (This option is strongly discouraged.)
6341 Useful in connection with script files
6342 (@command{script} command and @command{target_name} configuration).
6343 @end deffn
6344
6345 @deffn Command shutdown [@option{error}]
6346 Close the OpenOCD daemon, disconnecting all clients (GDB, telnet,
6347 other). If option @option{error} is used, OpenOCD will return a
6348 non-zero exit code to the parent process.
6349 @end deffn
6350
6351 @anchor{debuglevel}
6352 @deffn Command debug_level [n]
6353 @cindex message level
6354 Display debug level.
6355 If @var{n} (from 0..3) is provided, then set it to that level.
6356 This affects the kind of messages sent to the server log.
6357 Level 0 is error messages only;
6358 level 1 adds warnings;
6359 level 2 adds informational messages;
6360 and level 3 adds debugging messages.
6361 The default is level 2, but that can be overridden on
6362 the command line along with the location of that log
6363 file (which is normally the server's standard output).
6364 @xref{Running}.
6365 @end deffn
6366
6367 @deffn Command echo [-n] message
6368 Logs a message at "user" priority.
6369 Output @var{message} to stdout.
6370 Option "-n" suppresses trailing newline.
6371 @example
6372 echo "Downloading kernel -- please wait"
6373 @end example
6374 @end deffn
6375
6376 @deffn Command log_output [filename]
6377 Redirect logging to @var{filename};
6378 the initial log output channel is stderr.
6379 @end deffn
6380
6381 @deffn Command add_script_search_dir [directory]
6382 Add @var{directory} to the file/script search path.
6383 @end deffn
6384
6385 @anchor{targetstatehandling}
6386 @section Target State handling
6387 @cindex reset
6388 @cindex halt
6389 @cindex target initialization
6390
6391 In this section ``target'' refers to a CPU configured as
6392 shown earlier (@pxref{CPU Configuration}).
6393 These commands, like many, implicitly refer to
6394 a current target which is used to perform the
6395 various operations. The current target may be changed
6396 by using @command{targets} command with the name of the
6397 target which should become current.
6398
6399 @deffn Command reg [(number|name) [(value|'force')]]
6400 Access a single register by @var{number} or by its @var{name}.
6401 The target must generally be halted before access to CPU core
6402 registers is allowed. Depending on the hardware, some other
6403 registers may be accessible while the target is running.
6404
6405 @emph{With no arguments}:
6406 list all available registers for the current target,
6407 showing number, name, size, value, and cache status.
6408 For valid entries, a value is shown; valid entries
6409 which are also dirty (and will be written back later)
6410 are flagged as such.
6411
6412 @emph{With number/name}: display that register's value.
6413 Use @var{force} argument to read directly from the target,
6414 bypassing any internal cache.
6415
6416 @emph{With both number/name and value}: set register's value.
6417 Writes may be held in a writeback cache internal to OpenOCD,
6418 so that setting the value marks the register as dirty instead
6419 of immediately flushing that value. Resuming CPU execution
6420 (including by single stepping) or otherwise activating the
6421 relevant module will flush such values.
6422
6423 Cores may have surprisingly many registers in their
6424 Debug and trace infrastructure:
6425
6426 @example
6427 > reg
6428 ===== ARM registers
6429 (0) r0 (/32): 0x0000D3C2 (dirty)
6430 (1) r1 (/32): 0xFD61F31C
6431 (2) r2 (/32)
6432 ...
6433 (164) ETM_contextid_comparator_mask (/32)
6434 >
6435 @end example
6436 @end deffn
6437
6438 @deffn Command halt [ms]
6439 @deffnx Command wait_halt [ms]
6440 The @command{halt} command first sends a halt request to the target,
6441 which @command{wait_halt} doesn't.
6442 Otherwise these behave the same: wait up to @var{ms} milliseconds,
6443 or 5 seconds if there is no parameter, for the target to halt
6444 (and enter debug mode).
6445 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
6446
6447 @quotation Warning
6448 On ARM cores, software using the @emph{wait for interrupt} operation
6449 often blocks the JTAG access needed by a @command{halt} command.
6450 This is because that operation also puts the core into a low
6451 power mode by gating the core clock;
6452 but the core clock is needed to detect JTAG clock transitions.
6453
6454 One partial workaround uses adaptive clocking: when the core is
6455 interrupted the operation completes, then JTAG clocks are accepted
6456 at least until the interrupt handler completes.
6457 However, this workaround is often unusable since the processor, board,
6458 and JTAG adapter must all support adaptive JTAG clocking.
6459 Also, it can't work until an interrupt is issued.
6460
6461 A more complete workaround is to not use that operation while you
6462 work with a JTAG debugger.
6463 Tasking environments generaly have idle loops where the body is the
6464 @emph{wait for interrupt} operation.
6465 (On older cores, it is a coprocessor action;
6466 newer cores have a @option{wfi} instruction.)
6467 Such loops can just remove that operation, at the cost of higher
6468 power consumption (because the CPU is needlessly clocked).
6469 @end quotation
6470
6471 @end deffn
6472
6473 @deffn Command resume [address]
6474 Resume the target at its current code position,
6475 or the optional @var{address} if it is provided.
6476 OpenOCD will wait 5 seconds for the target to resume.
6477 @end deffn
6478
6479 @deffn Command step [address]
6480 Single-step the target at its current code position,
6481 or the optional @var{address} if it is provided.
6482 @end deffn
6483
6484 @anchor{resetcommand}
6485 @deffn Command reset
6486 @deffnx Command {reset run}
6487 @deffnx Command {reset halt}
6488 @deffnx Command {reset init}
6489 Perform as hard a reset as possible, using SRST if possible.
6490 @emph{All defined targets will be reset, and target
6491 events will fire during the reset sequence.}
6492
6493 The optional parameter specifies what should
6494 happen after the reset.
6495 If there is no parameter, a @command{reset run} is executed.
6496 The other options will not work on all systems.
6497 @xref{Reset Configuration}.
6498
6499 @itemize @minus
6500 @item @b{run} Let the target run
6501 @item @b{halt} Immediately halt the target
6502 @item @b{init} Immediately halt the target, and execute the reset-init script
6503 @end itemize
6504 @end deffn
6505
6506 @deffn Command soft_reset_halt
6507 Requesting target halt and executing a soft reset. This is often used
6508 when a target cannot be reset and halted. The target, after reset is
6509 released begins to execute code. OpenOCD attempts to stop the CPU and
6510 then sets the program counter back to the reset vector. Unfortunately
6511 the code that was executed may have left the hardware in an unknown
6512 state.
6513 @end deffn
6514
6515 @section I/O Utilities
6516
6517 These commands are available when
6518 OpenOCD is built with @option{--enable-ioutil}.
6519 They are mainly useful on embedded targets,
6520 notably the ZY1000.
6521 Hosts with operating systems have complementary tools.
6522
6523 @emph{Note:} there are several more such commands.
6524
6525 @deffn Command append_file filename [string]*
6526 Appends the @var{string} parameters to
6527 the text file @file{filename}.
6528 Each string except the last one is followed by one space.
6529 The last string is followed by a newline.
6530 @end deffn
6531
6532 @deffn Command cat filename
6533 Reads and displays the text file @file{filename}.
6534 @end deffn
6535
6536 @deffn Command cp src_filename dest_filename
6537 Copies contents from the file @file{src_filename}
6538 into @file{dest_filename}.
6539 @end deffn
6540
6541 @deffn Command ip
6542 @emph{No description provided.}
6543 @end deffn
6544
6545 @deffn Command ls
6546 @emph{No description provided.}
6547 @end deffn
6548
6549 @deffn Command mac
6550 @emph{No description provided.}
6551 @end deffn
6552
6553 @deffn Command meminfo
6554 Display available RAM memory on OpenOCD host.
6555 Used in OpenOCD regression testing scripts.
6556 @end deffn
6557
6558 @deffn Command peek
6559 @emph{No description provided.}
6560 @end deffn
6561
6562 @deffn Command poke
6563 @emph{No description provided.}
6564 @end deffn
6565
6566 @deffn Command rm filename
6567 @c "rm" has both normal and Jim-level versions??
6568 Unlinks the file @file{filename}.
6569 @end deffn
6570
6571 @deffn Command trunc filename
6572 Removes all data in the file @file{filename}.
6573 @end deffn
6574
6575 @anchor{memoryaccess}
6576 @section Memory access commands
6577 @cindex memory access
6578
6579 These commands allow accesses of a specific size to the memory
6580 system. Often these are used to configure the current target in some
6581 special way. For example - one may need to write certain values to the
6582 SDRAM controller to enable SDRAM.
6583
6584 @enumerate
6585 @item Use the @command{targets} (plural) command
6586 to change the current target.
6587 @item In system level scripts these commands are deprecated.
6588 Please use their TARGET object siblings to avoid making assumptions
6589 about what TAP is the current target, or about MMU configuration.
6590 @end enumerate
6591
6592 @deffn Command mdw [phys] addr [count]
6593 @deffnx Command mdh [phys] addr [count]
6594 @deffnx Command mdb [phys] addr [count]
6595 Display contents of address @var{addr}, as
6596 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
6597 or 8-bit bytes (@command{mdb}).
6598 When the current target has an MMU which is present and active,
6599 @var{addr} is interpreted as a virtual address.
6600 Otherwise, or if the optional @var{phys} flag is specified,
6601 @var{addr} is interpreted as a physical address.
6602 If @var{count} is specified, displays that many units.
6603 (If you want to manipulate the data instead of displaying it,
6604 see the @code{mem2array} primitives.)
6605 @end deffn
6606
6607 @deffn Command mww [phys] addr word
6608 @deffnx Command mwh [phys] addr halfword
6609 @deffnx Command mwb [phys] addr byte
6610 Writes the specified @var{word} (32 bits),
6611 @var{halfword} (16 bits), or @var{byte} (8-bit) value,
6612 at the specified address @var{addr}.
6613 When the current target has an MMU which is present and active,
6614 @var{addr} is interpreted as a virtual address.
6615 Otherwise, or if the optional @var{phys} flag is specified,
6616 @var{addr} is interpreted as a physical address.
6617 @end deffn
6618
6619 @anchor{imageaccess}
6620 @section Image loading commands
6621 @cindex image loading
6622 @cindex image dumping
6623
6624 @deffn Command {dump_image} filename address size
6625 Dump @var{size} bytes of target memory starting at @var{address} to the
6626 binary file named @var{filename}.
6627 @end deffn
6628
6629 @deffn Command {fast_load}
6630 Loads an image stored in memory by @command{fast_load_image} to the
6631 current target. Must be preceeded by fast_load_image.
6632 @end deffn
6633
6634 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}|@option{s19}]
6635 Normally you should be using @command{load_image} or GDB load. However, for
6636 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
6637 host), storing the image in memory and uploading the image to the target
6638 can be a way to upload e.g. multiple debug sessions when the binary does not change.
6639 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
6640 memory, i.e. does not affect target. This approach is also useful when profiling
6641 target programming performance as I/O and target programming can easily be profiled
6642 separately.
6643 @end deffn
6644
6645 @deffn Command {load_image} filename address [[@option{bin}|@option{ihex}|@option{elf}|@option{s19}] @option{min_addr} @option{max_length}]
6646 Load image from file @var{filename} to target memory offset by @var{address} from its load address.
6647 The file format may optionally be specified
6648 (@option{bin}, @option{ihex}, @option{elf}, or @option{s19}).
6649 In addition the following arguments may be specifed:
6650 @var{min_addr} - ignore data below @var{min_addr} (this is w.r.t. to the target's load address + @var{address})
6651 @var{max_length} - maximum number of bytes to load.
6652 @example
6653 proc load_image_bin @{fname foffset address length @} @{
6654 # Load data from fname filename at foffset offset to
6655 # target at address. Load at most length bytes.
6656 load_image $fname [expr $address - $foffset] bin \
6657 $address $length
6658 @}
6659 @end example
6660 @end deffn
6661
6662 @deffn Command {test_image} filename [address [@option{bin}|@option{ihex}|@option{elf}]]
6663 Displays image section sizes and addresses
6664 as if @var{filename} were loaded into target memory
6665 starting at @var{address} (defaults to zero).
6666 The file format may optionally be specified
6667 (@option{bin}, @option{ihex}, or @option{elf})
6668 @end deffn
6669
6670 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
6671 Verify @var{filename} against target memory starting at @var{address}.
6672 The file format may optionally be specified
6673 (@option{bin}, @option{ihex}, or @option{elf})
6674 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
6675 @end deffn
6676
6677
6678 @section Breakpoint and Watchpoint commands
6679 @cindex breakpoint
6680 @cindex watchpoint
6681
6682 CPUs often make debug modules accessible through JTAG, with
6683 hardware support for a handful of code breakpoints and data
6684 watchpoints.
6685 In addition, CPUs almost always support software breakpoints.
6686
6687 @deffn Command {bp} [address len [@option{hw}]]
6688 With no parameters, lists all active breakpoints.
6689 Else sets a breakpoint on code execution starting
6690 at @var{address} for @var{length} bytes.
6691 This is a software breakpoint, unless @option{hw} is specified
6692 in which case it will be a hardware breakpoint.
6693
6694 (@xref{arm9vectorcatch,,arm9 vector_catch}, or @pxref{xscalevectorcatch,,xscale vector_catch},
6695 for similar mechanisms that do not consume hardware breakpoints.)
6696 @end deffn
6697
6698 @deffn Command {rbp} address
6699 Remove the breakpoint at @var{address}.
6700 @end deffn
6701
6702 @deffn Command {rwp} address
6703 Remove data watchpoint on @var{address}
6704 @end deffn
6705
6706 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
6707 With no parameters, lists all active watchpoints.
6708 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
6709 The watch point is an "access" watchpoint unless
6710 the @option{r} or @option{w} parameter is provided,
6711 defining it as respectively a read or write watchpoint.
6712 If a @var{value} is provided, that value is used when determining if
6713 the watchpoint should trigger. The value may be first be masked
6714 using @var{mask} to mark ``don't care'' fields.
6715 @end deffn
6716
6717 @section Misc Commands
6718
6719 @cindex profiling
6720 @deffn Command {profile} seconds filename [start end]
6721 Profiling samples the CPU's program counter as quickly as possible,
6722 which is useful for non-intrusive stochastic profiling.
6723 Saves up to 10000 samples in @file{filename} using ``gmon.out''
6724 format. Optional @option{start} and @option{end} parameters allow to
6725 limit the address range.
6726 @end deffn
6727
6728 @deffn Command {version}
6729 Displays a string identifying the version of this OpenOCD server.
6730 @end deffn
6731
6732 @deffn Command {virt2phys} virtual_address
6733 Requests the current target to map the specified @var{virtual_address}
6734 to its corresponding physical address, and displays the result.
6735 @end deffn
6736
6737 @node Architecture and Core Commands
6738 @chapter Architecture and Core Commands
6739 @cindex Architecture Specific Commands
6740 @cindex Core Specific Commands
6741
6742 Most CPUs have specialized JTAG operations to support debugging.
6743 OpenOCD packages most such operations in its standard command framework.
6744 Some of those operations don't fit well in that framework, so they are
6745 exposed here as architecture or implementation (core) specific commands.
6746
6747 @anchor{armhardwaretracing}
6748 @section ARM Hardware Tracing
6749 @cindex tracing
6750 @cindex ETM
6751 @cindex ETB
6752
6753 CPUs based on ARM cores may include standard tracing interfaces,
6754 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
6755 address and data bus trace records to a ``Trace Port''.
6756
6757 @itemize
6758 @item
6759 Development-oriented boards will sometimes provide a high speed
6760 trace connector for collecting that data, when the particular CPU
6761 supports such an interface.
6762 (The standard connector is a 38-pin Mictor, with both JTAG
6763 and trace port support.)
6764 Those trace connectors are supported by higher end JTAG adapters
6765 and some logic analyzer modules; frequently those modules can
6766 buffer several megabytes of trace data.
6767 Configuring an ETM coupled to such an external trace port belongs
6768 in the board-specific configuration file.
6769 @item
6770 If the CPU doesn't provide an external interface, it probably
6771 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
6772 dedicated SRAM. 4KBytes is one common ETB size.
6773 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
6774 (target) configuration file, since it works the same on all boards.
6775 @end itemize
6776
6777 ETM support in OpenOCD doesn't seem to be widely used yet.
6778
6779 @quotation Issues
6780 ETM support may be buggy, and at least some @command{etm config}
6781 parameters should be detected by asking the ETM for them.
6782
6783 ETM trigger events could also implement a kind of complex
6784 hardware breakpoint, much more powerful than the simple
6785 watchpoint hardware exported by EmbeddedICE modules.
6786 @emph{Such breakpoints can be triggered even when using the
6787 dummy trace port driver}.
6788
6789 It seems like a GDB hookup should be possible,
6790 as well as tracing only during specific states
6791 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
6792
6793 There should be GUI tools to manipulate saved trace data and help
6794 analyse it in conjunction with the source code.
6795 It's unclear how much of a common interface is shared
6796 with the current XScale trace support, or should be
6797 shared with eventual Nexus-style trace module support.
6798
6799 At this writing (November 2009) only ARM7, ARM9, and ARM11 support
6800 for ETM modules is available. The code should be able to
6801 work with some newer cores; but not all of them support
6802 this original style of JTAG access.
6803 @end quotation
6804
6805 @subsection ETM Configuration
6806 ETM setup is coupled with the trace port driver configuration.
6807
6808 @deffn {Config Command} {etm config} target width mode clocking driver
6809 Declares the ETM associated with @var{target}, and associates it
6810 with a given trace port @var{driver}. @xref{traceportdrivers,,Trace Port Drivers}.
6811
6812 Several of the parameters must reflect the trace port capabilities,
6813 which are a function of silicon capabilties (exposed later
6814 using @command{etm info}) and of what hardware is connected to
6815 that port (such as an external pod, or ETB).
6816 The @var{width} must be either 4, 8, or 16,
6817 except with ETMv3.0 and newer modules which may also
6818 support 1, 2, 24, 32, 48, and 64 bit widths.
6819 (With those versions, @command{etm info} also shows whether
6820 the selected port width and mode are supported.)
6821
6822 The @var{mode} must be @option{normal}, @option{multiplexed},
6823 or @option{demultiplexed}.
6824 The @var{clocking} must be @option{half} or @option{full}.
6825
6826 @quotation Warning
6827 With ETMv3.0 and newer, the bits set with the @var{mode} and
6828 @var{clocking} parameters both control the mode.
6829 This modified mode does not map to the values supported by
6830 previous ETM modules, so this syntax is subject to change.
6831 @end quotation
6832
6833 @quotation Note
6834 You can see the ETM registers using the @command{reg} command.
6835 Not all possible registers are present in every ETM.
6836 Most of the registers are write-only, and are used to configure
6837 what CPU activities are traced.
6838 @end quotation
6839 @end deffn
6840
6841 @deffn Command {etm info}
6842 Displays information about the current target's ETM.
6843 This includes resource counts from the @code{ETM_CONFIG} register,
6844 as well as silicon capabilities (except on rather old modules).
6845 from the @code{ETM_SYS_CONFIG} register.
6846 @end deffn
6847
6848 @deffn Command {etm status}
6849 Displays status of the current target's ETM and trace port driver:
6850 is the ETM idle, or is it collecting data?
6851 Did trace data overflow?
6852 Was it triggered?
6853 @end deffn
6854
6855 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
6856 Displays what data that ETM will collect.
6857 If arguments are provided, first configures that data.
6858 When the configuration changes, tracing is stopped
6859 and any buffered trace data is invalidated.
6860
6861 @itemize
6862 @item @var{type} ... describing how data accesses are traced,
6863 when they pass any ViewData filtering that that was set up.
6864 The value is one of
6865 @option{none} (save nothing),
6866 @option{data} (save data),
6867 @option{address} (save addresses),
6868 @option{all} (save data and addresses)
6869 @item @var{context_id_bits} ... 0, 8, 16, or 32
6870 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
6871 cycle-accurate instruction tracing.
6872 Before ETMv3, enabling this causes much extra data to be recorded.
6873 @item @var{branch_output} ... @option{enable} or @option{disable}.
6874 Disable this unless you need to try reconstructing the instruction
6875 trace stream without an image of the code.
6876 @end itemize
6877 @end deffn
6878
6879 @deffn Command {etm trigger_debug} (@option{enable}|@option{disable})
6880 Displays whether ETM triggering debug entry (like a breakpoint) is
6881 enabled or disabled, after optionally modifying that configuration.
6882 The default behaviour is @option{disable}.
6883 Any change takes effect after the next @command{etm start}.
6884
6885 By using script commands to configure ETM registers, you can make the
6886 processor enter debug state automatically when certain conditions,
6887 more complex than supported by the breakpoint hardware, happen.
6888 @end deffn
6889
6890 @subsection ETM Trace Operation
6891
6892 After setting up the ETM, you can use it to collect data.
6893 That data can be exported to files for later analysis.
6894 It can also be parsed with OpenOCD, for basic sanity checking.
6895
6896 To configure what is being traced, you will need to write
6897 various trace registers using @command{reg ETM_*} commands.
6898 For the definitions of these registers, read ARM publication
6899 @emph{IHI 0014, ``Embedded Trace Macrocell, Architecture Specification''}.
6900 Be aware that most of the relevant registers are write-only,
6901 and that ETM resources are limited. There are only a handful
6902 of address comparators, data comparators, counters, and so on.
6903
6904 Examples of scenarios you might arrange to trace include:
6905
6906 @itemize
6907 @item Code flow within a function, @emph{excluding} subroutines
6908 it calls. Use address range comparators to enable tracing
6909 for instruction access within that function's body.
6910 @item Code flow within a function, @emph{including} subroutines
6911 it calls. Use the sequencer and address comparators to activate
6912 tracing on an ``entered function'' state, then deactivate it by
6913 exiting that state when the function's exit code is invoked.
6914 @item Code flow starting at the fifth invocation of a function,
6915 combining one of the above models with a counter.
6916 @item CPU data accesses to the registers for a particular device,
6917 using address range comparators and the ViewData logic.
6918 @item Such data accesses only during IRQ handling, combining the above
6919 model with sequencer triggers which on entry and exit to the IRQ handler.
6920 @item @emph{... more}
6921 @end itemize
6922
6923 At this writing, September 2009, there are no Tcl utility
6924 procedures to help set up any common tracing scenarios.
6925
6926 @deffn Command {etm analyze}
6927 Reads trace data into memory, if it wasn't already present.
6928 Decodes and prints the data that was collected.
6929 @end deffn
6930
6931 @deffn Command {etm dump} filename
6932 Stores the captured trace data in @file{filename}.
6933 @end deffn
6934
6935 @deffn Command {etm image} filename [base_address] [type]
6936 Opens an image file.
6937 @end deffn
6938
6939 @deffn Command {etm load} filename
6940 Loads captured trace data from @file{filename}.
6941 @end deffn
6942
6943 @deffn Command {etm start}
6944 Starts trace data collection.
6945 @end deffn
6946
6947 @deffn Command {etm stop}
6948 Stops trace data collection.
6949 @end deffn
6950
6951 @anchor{traceportdrivers}
6952 @subsection Trace Port Drivers
6953
6954 To use an ETM trace port it must be associated with a driver.
6955
6956 @deffn {Trace Port Driver} dummy
6957 Use the @option{dummy} driver if you are configuring an ETM that's
6958 not connected to anything (on-chip ETB or off-chip trace connector).
6959 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
6960 any trace data collection.}
6961 @deffn {Config Command} {etm_dummy config} target
6962 Associates the ETM for @var{target} with a dummy driver.
6963 @end deffn
6964 @end deffn
6965
6966 @deffn {Trace Port Driver} etb
6967 Use the @option{etb} driver if you are configuring an ETM
6968 to use on-chip ETB memory.
6969 @deffn {Config Command} {etb config} target etb_tap
6970 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
6971 You can see the ETB registers using the @command{reg} command.
6972 @end deffn
6973 @deffn Command {etb trigger_percent} [percent]
6974 This displays, or optionally changes, ETB behavior after the
6975 ETM's configured @emph{trigger} event fires.
6976 It controls how much more trace data is saved after the (single)
6977 trace trigger becomes active.
6978
6979 @itemize
6980 @item The default corresponds to @emph{trace around} usage,
6981 recording 50 percent data before the event and the rest
6982 afterwards.
6983 @item The minimum value of @var{percent} is 2 percent,
6984 recording almost exclusively data before the trigger.
6985 Such extreme @emph{trace before} usage can help figure out
6986 what caused that event to happen.
6987 @item The maximum value of @var{percent} is 100 percent,
6988 recording data almost exclusively after the event.
6989 This extreme @emph{trace after} usage might help sort out
6990 how the event caused trouble.
6991 @end itemize
6992 @c REVISIT allow "break" too -- enter debug mode.
6993 @end deffn
6994
6995 @end deffn
6996
6997 @deffn {Trace Port Driver} oocd_trace
6998 This driver isn't available unless OpenOCD was explicitly configured
6999 with the @option{--enable-oocd_trace} option. You probably don't want
7000 to configure it unless you've built the appropriate prototype hardware;
7001 it's @emph{proof-of-concept} software.
7002
7003 Use the @option{oocd_trace} driver if you are configuring an ETM that's
7004 connected to an off-chip trace connector.
7005
7006 @deffn {Config Command} {oocd_trace config} target tty
7007 Associates the ETM for @var{target} with a trace driver which
7008 collects data through the serial port @var{tty}.
7009 @end deffn
7010
7011 @deffn Command {oocd_trace resync}
7012 Re-synchronizes with the capture clock.
7013 @end deffn
7014
7015 @deffn Command {oocd_trace status}
7016 Reports whether the capture clock is locked or not.
7017 @end deffn
7018 @end deffn
7019
7020
7021 @section Generic ARM
7022 @cindex ARM
7023
7024 These commands should be available on all ARM processors.
7025 They are available in addition to other core-specific
7026 commands that may be available.
7027
7028 @deffn Command {arm core_state} [@option{arm}|@option{thumb}]
7029 Displays the core_state, optionally changing it to process
7030 either @option{arm} or @option{thumb} instructions.
7031 The target may later be resumed in the currently set core_state.
7032 (Processors may also support the Jazelle state, but
7033 that is not currently supported in OpenOCD.)
7034 @end deffn
7035
7036 @deffn Command {arm disassemble} address [count [@option{thumb}]]
7037 @cindex disassemble
7038 Disassembles @var{count} instructions starting at @var{address}.
7039 If @var{count} is not specified, a single instruction is disassembled.
7040 If @option{thumb} is specified, or the low bit of the address is set,
7041 Thumb2 (mixed 16/32-bit) instructions are used;
7042 else ARM (32-bit) instructions are used.
7043 (Processors may also support the Jazelle state, but
7044 those instructions are not currently understood by OpenOCD.)
7045
7046 Note that all Thumb instructions are Thumb2 instructions,
7047 so older processors (without Thumb2 support) will still
7048 see correct disassembly of Thumb code.
7049 Also, ThumbEE opcodes are the same as Thumb2,
7050 with a handful of exceptions.
7051 ThumbEE disassembly currently has no explicit support.
7052 @end deffn
7053
7054 @deffn Command {arm mcr} pX op1 CRn CRm op2 value
7055 Write @var{value} to a coprocessor @var{pX} register
7056 passing parameters @var{CRn},
7057 @var{CRm}, opcodes @var{opc1} and @var{opc2},
7058 and using the MCR instruction.
7059 (Parameter sequence matches the ARM instruction, but omits
7060 an ARM register.)
7061 @end deffn
7062
7063 @deffn Command {arm mrc} pX coproc op1 CRn CRm op2
7064 Read a coprocessor @var{pX} register passing parameters @var{CRn},
7065 @var{CRm}, opcodes @var{opc1} and @var{opc2},
7066 and the MRC instruction.
7067 Returns the result so it can be manipulated by Jim scripts.
7068 (Parameter sequence matches the ARM instruction, but omits
7069 an ARM register.)
7070 @end deffn
7071
7072 @deffn Command {arm reg}
7073 Display a table of all banked core registers, fetching the current value from every
7074 core mode if necessary.
7075 @end deffn
7076
7077 @deffn Command {arm semihosting} [@option{enable}|@option{disable}]
7078 @cindex ARM semihosting
7079 Display status of semihosting, after optionally changing that status.
7080
7081 Semihosting allows for code executing on an ARM target to use the
7082 I/O facilities on the host computer i.e. the system where OpenOCD
7083 is running. The target application must be linked against a library
7084 implementing the ARM semihosting convention that forwards operation
7085 requests by using a special SVC instruction that is trapped at the
7086 Supervisor Call vector by OpenOCD.
7087 @end deffn
7088
7089 @section ARMv4 and ARMv5 Architecture
7090 @cindex ARMv4
7091 @cindex ARMv5
7092
7093 The ARMv4 and ARMv5 architectures are widely used in embedded systems,
7094 and introduced core parts of the instruction set in use today.
7095 That includes the Thumb instruction set, introduced in the ARMv4T
7096 variant.
7097
7098 @subsection ARM7 and ARM9 specific commands
7099 @cindex ARM7
7100 @cindex ARM9
7101
7102 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
7103 ARM9TDMI, ARM920T or ARM926EJ-S.
7104 They are available in addition to the ARM commands,
7105 and any other core-specific commands that may be available.
7106
7107 @deffn Command {arm7_9 dbgrq} [@option{enable}|@option{disable}]
7108 Displays the value of the flag controlling use of the
7109 the EmbeddedIce DBGRQ signal to force entry into debug mode,
7110 instead of breakpoints.
7111 If a boolean parameter is provided, first assigns that flag.
7112
7113 This should be
7114 safe for all but ARM7TDMI-S cores (like NXP LPC).
7115 This feature is enabled by default on most ARM9 cores,
7116 including ARM9TDMI, ARM920T, and ARM926EJ-S.
7117 @end deffn
7118
7119 @deffn Command {arm7_9 dcc_downloads} [@option{enable}|@option{disable}]
7120 @cindex DCC
7121 Displays the value of the flag controlling use of the debug communications
7122 channel (DCC) to write larger (>128 byte) amounts of memory.
7123 If a boolean parameter is provided, first assigns that flag.
7124
7125 DCC downloads offer a huge speed increase, but might be
7126 unsafe, especially with targets running at very low speeds. This command was introduced
7127 with OpenOCD rev. 60, and requires a few bytes of working area.
7128 @end deffn
7129
7130 @deffn Command {arm7_9 fast_memory_access} [@option{enable}|@option{disable}]
7131 Displays the value of the flag controlling use of memory writes and reads
7132 that don't check completion of the operation.
7133 If a boolean parameter is provided, first assigns that flag.
7134
7135 This provides a huge speed increase, especially with USB JTAG
7136 cables (FT2232), but might be unsafe if used with targets running at very low
7137 speeds, like the 32kHz startup clock of an AT91RM9200.
7138 @end deffn
7139
7140 @subsection ARM720T specific commands
7141 @cindex ARM720T
7142
7143 These commands are available to ARM720T based CPUs,
7144 which are implementations of the ARMv4T architecture
7145 based on the ARM7TDMI-S integer core.
7146 They are available in addition to the ARM and ARM7/ARM9 commands.
7147
7148 @deffn Command {arm720t cp15} opcode [value]
7149 @emph{DEPRECATED -- avoid using this.
7150 Use the @command{arm mrc} or @command{arm mcr} commands instead.}
7151
7152 Display cp15 register returned by the ARM instruction @var{opcode};
7153 else if a @var{value} is provided, that value is written to that register.
7154 The @var{opcode} should be the value of either an MRC or MCR instruction.
7155 @end deffn
7156
7157 @subsection ARM9 specific commands
7158 @cindex ARM9
7159
7160 ARM9-family cores are built around ARM9TDMI or ARM9E (including ARM9EJS)
7161 integer processors.
7162 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
7163
7164 @c 9-june-2009: tried this on arm920t, it didn't work.
7165 @c no-params always lists nothing caught, and that's how it acts.
7166 @c 23-oct-2009: doesn't work _consistently_ ... as if the ICE
7167 @c versions have different rules about when they commit writes.
7168
7169 @anchor{arm9vectorcatch}
7170 @deffn Command {arm9 vector_catch} [@option{all}|@option{none}|list]
7171 @cindex vector_catch
7172 Vector Catch hardware provides a sort of dedicated breakpoint
7173 for hardware events such as reset, interrupt, and abort.
7174 You can use this to conserve normal breakpoint resources,
7175 so long as you're not concerned with code that branches directly
7176 to those hardware vectors.
7177
7178 This always finishes by listing the current configuration.
7179 If parameters are provided, it first reconfigures the
7180 vector catch hardware to intercept
7181 @option{all} of the hardware vectors,
7182 @option{none} of them,
7183 or a list with one or more of the following:
7184 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt}
7185 @option{irq} @option{fiq}.
7186 @end deffn
7187
7188 @subsection ARM920T specific commands
7189 @cindex ARM920T
7190
7191 These commands are available to ARM920T based CPUs,
7192 which are implementations of the ARMv4T architecture
7193 built using the ARM9TDMI integer core.
7194 They are available in addition to the ARM, ARM7/ARM9,
7195 and ARM9 commands.
7196
7197 @deffn Command {arm920t cache_info}
7198 Print information about the caches found. This allows to see whether your target
7199 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
7200 @end deffn
7201
7202 @deffn Command {arm920t cp15} regnum [value]
7203 Display cp15 register @var{regnum};
7204 else if a @var{value} is provided, that value is written to that register.
7205 This uses "physical access" and the register number is as
7206 shown in bits 38..33 of table 9-9 in the ARM920T TRM.
7207 (Not all registers can be written.)
7208 @end deffn
7209
7210 @deffn Command {arm920t cp15i} opcode [value [address]]
7211 @emph{DEPRECATED -- avoid using this.
7212 Use the @command{arm mrc} or @command{arm mcr} commands instead.}
7213
7214 Interpreted access using ARM instruction @var{opcode}, which should
7215 be the value of either an MRC or MCR instruction
7216 (as shown tables 9-11, 9-12, and 9-13 in the ARM920T TRM).
7217 If no @var{value} is provided, the result is displayed.
7218 Else if that value is written using the specified @var{address},
7219 or using zero if no other address is provided.
7220 @end deffn
7221
7222 @deffn Command {arm920t read_cache} filename
7223 Dump the content of ICache and DCache to a file named @file{filename}.
7224 @end deffn
7225
7226 @deffn Command {arm920t read_mmu} filename
7227 Dump the content of the ITLB and DTLB to a file named @file{filename}.
7228 @end deffn
7229
7230 @subsection ARM926ej-s specific commands
7231 @cindex ARM926ej-s
7232
7233 These commands are available to ARM926ej-s based CPUs,
7234 which are implementations of the ARMv5TEJ architecture
7235 based on the ARM9EJ-S integer core.
7236 They are available in addition to the ARM, ARM7/ARM9,
7237 and ARM9 commands.
7238
7239 The Feroceon cores also support these commands, although
7240 they are not built from ARM926ej-s designs.
7241
7242 @deffn Command {arm926ejs cache_info}
7243 Print information about the caches found.
7244 @end deffn
7245
7246 @subsection ARM966E specific commands
7247 @cindex ARM966E
7248
7249 These commands are available to ARM966 based CPUs,
7250 which are implementations of the ARMv5TE architecture.
7251 They are available in addition to the ARM, ARM7/ARM9,
7252 and ARM9 commands.
7253
7254 @deffn Command {arm966e cp15} regnum [value]
7255 Display cp15 register @var{regnum};
7256 else if a @var{value} is provided, that value is written to that register.
7257 The six bit @var{regnum} values are bits 37..32 from table 7-2 of the
7258 ARM966E-S TRM.
7259 There is no current control over bits 31..30 from that table,
7260 as required for BIST support.
7261 @end deffn
7262
7263 @subsection XScale specific commands
7264 @cindex XScale
7265
7266 Some notes about the debug implementation on the XScale CPUs:
7267
7268 The XScale CPU provides a special debug-only mini-instruction cache
7269 (mini-IC) in which exception vectors and target-resident debug handler
7270 code are placed by OpenOCD. In order to get access to the CPU, OpenOCD
7271 must point vector 0 (the reset vector) to the entry of the debug
7272 handler. However, this means that the complete first cacheline in the
7273 mini-IC is marked valid, which makes the CPU fetch all exception
7274 handlers from the mini-IC, ignoring the code in RAM.
7275
7276 To address this situation, OpenOCD provides the @code{xscale
7277 vector_table} command, which allows the user to explicity write
7278 individual entries to either the high or low vector table stored in
7279 the mini-IC.
7280
7281 It is recommended to place a pc-relative indirect branch in the vector
7282 table, and put the branch destination somewhere in memory. Doing so
7283 makes sure the code in the vector table stays constant regardless of
7284 code layout in memory:
7285 @example
7286 _vectors:
7287 ldr pc,[pc,#0x100-8]
7288 ldr pc,[pc,#0x100-8]
7289 ldr pc,[pc,#0x100-8]
7290 ldr pc,[pc,#0x100-8]
7291 ldr pc,[pc,#0x100-8]
7292 ldr pc,[pc,#0x100-8]
7293 ldr pc,[pc,#0x100-8]
7294 ldr pc,[pc,#0x100-8]
7295 .org 0x100
7296 .long real_reset_vector
7297 .long real_ui_handler
7298 .long real_swi_handler
7299 .long real_pf_abort
7300 .long real_data_abort
7301 .long 0 /* unused */
7302 .long real_irq_handler
7303 .long real_fiq_handler
7304 @end example
7305
7306 Alternatively, you may choose to keep some or all of the mini-IC
7307 vector table entries synced with those written to memory by your
7308 system software. The mini-IC can not be modified while the processor
7309 is executing, but for each vector table entry not previously defined
7310 using the @code{xscale vector_table} command, OpenOCD will copy the
7311 value from memory to the mini-IC every time execution resumes from a
7312 halt. This is done for both high and low vector tables (although the
7313 table not in use may not be mapped to valid memory, and in this case
7314 that copy operation will silently fail). This means that you will
7315 need to briefly halt execution at some strategic point during system
7316 start-up; e.g., after the software has initialized the vector table,
7317 but before exceptions are enabled. A breakpoint can be used to
7318 accomplish this once the appropriate location in the start-up code has
7319 been identified. A watchpoint over the vector table region is helpful
7320 in finding the location if you're not sure. Note that the same
7321 situation exists any time the vector table is modified by the system
7322 software.
7323
7324 The debug handler must be placed somewhere in the address space using
7325 the @code{xscale debug_handler} command. The allowed locations for the
7326 debug handler are either (0x800 - 0x1fef800) or (0xfe000800 -
7327 0xfffff800). The default value is 0xfe000800.
7328
7329 XScale has resources to support two hardware breakpoints and two
7330 watchpoints. However, the following restrictions on watchpoint
7331 functionality apply: (1) the value and mask arguments to the @code{wp}
7332 command are not supported, (2) the watchpoint length must be a
7333 power of two and not less than four, and can not be greater than the
7334 watchpoint address, and (3) a watchpoint with a length greater than
7335 four consumes all the watchpoint hardware resources. This means that
7336 at any one time, you can have enabled either two watchpoints with a
7337 length of four, or one watchpoint with a length greater than four.
7338
7339 These commands are available to XScale based CPUs,
7340 which are implementations of the ARMv5TE architecture.
7341
7342 @deffn Command {xscale analyze_trace}
7343 Displays the contents of the trace buffer.
7344 @end deffn
7345
7346 @deffn Command {xscale cache_clean_address} address
7347 Changes the address used when cleaning the data cache.
7348 @end deffn
7349
7350 @deffn Command {xscale cache_info}
7351 Displays information about the CPU caches.
7352 @end deffn
7353
7354 @deffn Command {xscale cp15} regnum [value]
7355 Display cp15 register @var{regnum};
7356 else if a @var{value} is provided, that value is written to that register.
7357 @end deffn
7358
7359 @deffn Command {xscale debug_handler} target address
7360 Changes the address used for the specified target's debug handler.
7361 @end deffn
7362
7363 @deffn Command {xscale dcache} [@option{enable}|@option{disable}]
7364 Enables or disable the CPU's data cache.
7365 @end deffn
7366
7367 @deffn Command {xscale dump_trace} filename
7368 Dumps the raw contents of the trace buffer to @file{filename}.
7369 @end deffn
7370
7371 @deffn Command {xscale icache} [@option{enable}|@option{disable}]
7372 Enables or disable the CPU's instruction cache.
7373 @end deffn
7374
7375 @deffn Command {xscale mmu} [@option{enable}|@option{disable}]
7376 Enables or disable the CPU's memory management unit.
7377 @end deffn
7378
7379 @deffn Command {xscale trace_buffer} [@option{enable}|@option{disable} [@option{fill} [n] | @option{wrap}]]
7380 Displays the trace buffer status, after optionally
7381 enabling or disabling the trace buffer
7382 and modifying how it is emptied.
7383 @end deffn
7384
7385 @deffn Command {xscale trace_image} filename [offset [type]]
7386 Opens a trace image from @file{filename}, optionally rebasing
7387 its segment addresses by @var{offset}.
7388 The image @var{type} may be one of
7389 @option{bin} (binary), @option{ihex} (Intel hex),
7390 @option{elf} (ELF file), @option{s19} (Motorola s19),
7391 @option{mem}, or @option{builder}.
7392 @end deffn
7393
7394 @anchor{xscalevectorcatch}
7395 @deffn Command {xscale vector_catch} [mask]
7396 @cindex vector_catch
7397 Display a bitmask showing the hardware vectors to catch.
7398 If the optional parameter is provided, first set the bitmask to that value.
7399
7400 The mask bits correspond with bit 16..23 in the DCSR:
7401 @example
7402 0x01 Trap Reset
7403 0x02 Trap Undefined Instructions
7404 0x04 Trap Software Interrupt
7405 0x08 Trap Prefetch Abort
7406 0x10 Trap Data Abort
7407 0x20 reserved
7408 0x40 Trap IRQ
7409 0x80 Trap FIQ
7410 @end example
7411 @end deffn
7412
7413 @deffn Command {xscale vector_table} [(@option{low}|@option{high}) index value]
7414 @cindex vector_table
7415
7416 Set an entry in the mini-IC vector table. There are two tables: one for
7417 low vectors (at 0x00000000), and one for high vectors (0xFFFF0000), each
7418 holding the 8 exception vectors. @var{index} can be 1-7, because vector 0
7419 points to the debug handler entry and can not be overwritten.
7420 @var{value} holds the 32-bit opcode that is placed in the mini-IC.
7421
7422 Without arguments, the current settings are displayed.
7423
7424 @end deffn
7425
7426 @section ARMv6 Architecture
7427 @cindex ARMv6
7428
7429 @subsection ARM11 specific commands
7430 @cindex ARM11
7431
7432 @deffn Command {arm11 memwrite burst} [@option{enable}|@option{disable}]
7433 Displays the value of the memwrite burst-enable flag,
7434 which is enabled by default.
7435 If a boolean parameter is provided, first assigns that flag.
7436 Burst writes are only used for memory writes larger than 1 word.
7437 They improve performance by assuming that the CPU has read each data
7438 word over JTAG and completed its write before the next word arrives,
7439 instead of polling for a status flag to verify that completion.
7440 This is usually safe, because JTAG runs much slower than the CPU.
7441 @end deffn
7442
7443 @deffn Command {arm11 memwrite error_fatal} [@option{enable}|@option{disable}]
7444 Displays the value of the memwrite error_fatal flag,
7445 which is enabled by default.
7446 If a boolean parameter is provided, first assigns that flag.
7447 When set, certain memory write errors cause earlier transfer termination.
7448 @end deffn
7449
7450 @deffn Command {arm11 step_irq_enable} [@option{enable}|@option{disable}]
7451 Displays the value of the flag controlling whether
7452 IRQs are enabled during single stepping;
7453 they are disabled by default.
7454 If a boolean parameter is provided, first assigns that.
7455 @end deffn
7456
7457 @deffn Command {arm11 vcr} [value]
7458 @cindex vector_catch
7459 Displays the value of the @emph{Vector Catch Register (VCR)},
7460 coprocessor 14 register 7.
7461 If @var{value} is defined, first assigns that.
7462
7463 Vector Catch hardware provides dedicated breakpoints
7464 for certain hardware events.
7465 The specific bit values are core-specific (as in fact is using
7466 coprocessor 14 register 7 itself) but all current ARM11
7467 cores @emph{except the ARM1176} use the same six bits.
7468 @end deffn
7469
7470 @section ARMv7 Architecture
7471 @cindex ARMv7
7472
7473 @subsection ARMv7 Debug Access Port (DAP) specific commands
7474 @cindex Debug Access Port
7475 @cindex DAP
7476 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
7477 included on Cortex-M and Cortex-A systems.
7478 They are available in addition to other core-specific commands that may be available.
7479
7480 @deffn Command {dap apid} [num]
7481 Displays ID register from AP @var{num},
7482 defaulting to the currently selected AP.
7483 @end deffn
7484
7485 @deffn Command {dap apsel} [num]
7486 Select AP @var{num}, defaulting to 0.
7487 @end deffn
7488
7489 @deffn Command {dap baseaddr} [num]
7490 Displays debug base address from MEM-AP @var{num},
7491 defaulting to the currently selected AP.
7492 @end deffn
7493
7494 @deffn Command {dap info} [num]
7495 Displays the ROM table for MEM-AP @var{num},
7496 defaulting to the currently selected AP.
7497 @end deffn
7498
7499 @deffn Command {dap memaccess} [value]
7500 Displays the number of extra tck cycles in the JTAG idle to use for MEM-AP
7501 memory bus access [0-255], giving additional time to respond to reads.
7502 If @var{value} is defined, first assigns that.
7503 @end deffn
7504
7505 @deffn Command {dap apcsw} [0 / 1]
7506 fix CSW_SPROT from register AP_REG_CSW on selected dap.
7507 Defaulting to 0.
7508 @end deffn
7509
7510 @subsection ARMv7-M specific commands
7511 @cindex tracing
7512 @cindex SWO
7513 @cindex SWV
7514 @cindex TPIU
7515 @cindex ITM
7516 @cindex ETM
7517
7518 @deffn Command {tpiu config} (@option{disable} | ((@option{external} | @option{internal @var{filename}}) @
7519 (@option{sync @var{port_width}} | ((@option{manchester} | @option{uart}) @var{formatter_enable})) @
7520 @var{TRACECLKIN_freq} [@var{trace_freq}]))
7521
7522 ARMv7-M architecture provides several modules to generate debugging
7523 information internally (ITM, DWT and ETM). Their output is directed
7524 through TPIU to be captured externally either on an SWO pin (this
7525 configuration is called SWV) or on a synchronous parallel trace port.
7526
7527 This command configures the TPIU module of the target and, if internal
7528 capture mode is selected, starts to capture trace output by using the
7529 debugger adapter features.
7530
7531 Some targets require additional actions to be performed in the
7532 @b{trace-config} handler for trace port to be activated.
7533
7534 Command options:
7535 @itemize @minus
7536 @item @option{disable} disable TPIU handling;
7537 @item @option{external} configure TPIU to let user capture trace
7538 output externally (with an additional UART or logic analyzer hardware);
7539 @item @option{internal @var{filename}} configure TPIU and debug adapter to
7540 gather trace data and append it to @var{filename} (which can be
7541 either a regular file or a named pipe);
7542 @item @option{sync @var{port_width}} use synchronous parallel trace output
7543 mode, and set port width to @var{port_width};
7544 @item @option{manchester} use asynchronous SWO mode with Manchester
7545 coding;
7546 @item @option{uart} use asynchronous SWO mode with NRZ (same as
7547 regular UART 8N1) coding;
7548 @item @var{formatter_enable} is @option{on} or @option{off} to enable
7549 or disable TPIU formatter which needs to be used when both ITM and ETM
7550 data is to be output via SWO;
7551 @item @var{TRACECLKIN_freq} this should be specified to match target's
7552 current TRACECLKIN frequency (usually the same as HCLK);
7553 @item @var{trace_freq} trace port frequency. Can be omitted in
7554 internal mode to let the adapter driver select the maximum supported
7555 rate automatically.
7556 @end itemize
7557
7558 Example usage:
7559 @enumerate
7560 @item STM32L152 board is programmed with an application that configures
7561 PLL to provide core clock with 24MHz frequency; to use ITM output it's
7562 enough to:
7563 @example
7564 #include <libopencm3/cm3/itm.h>
7565 ...
7566 ITM_STIM8(0) = c;
7567 ...
7568 @end example
7569 (the most obvious way is to use the first stimulus port for printf,
7570 for that this ITM_STIM8 assignment can be used inside _write(); to make it
7571 blocking to avoid data loss, add @code{while (!(ITM_STIM8(0) &
7572 ITM_STIM_FIFOREADY));});
7573 @item An FT2232H UART is connected to the SWO pin of the board;
7574 @item Commands to configure UART for 12MHz baud rate:
7575 @example
7576 $ setserial /dev/ttyUSB1 spd_cust divisor 5
7577 $ stty -F /dev/ttyUSB1 38400
7578 @end example
7579 (FT2232H's base frequency is 60MHz, spd_cust allows to alias 38400
7580 baud with our custom divisor to get 12MHz)
7581 @item @code{itmdump -f /dev/ttyUSB1 -d1}
7582 @item OpenOCD invocation line:
7583 @example
7584 openocd -f interface/stlink-v2-1.cfg \
7585 -c "transport select hla_swd" \
7586 -f target/stm32l1.cfg \
7587 -c "tpiu config external uart off 24000000 12000000"
7588 @end example
7589 @end enumerate
7590 @end deffn
7591
7592 @deffn Command {itm port} @var{port} (@option{0}|@option{1}|@option{on}|@option{off})
7593 Enable or disable trace output for ITM stimulus @var{port} (counting
7594 from 0). Port 0 is enabled on target creation automatically.
7595 @end deffn
7596
7597 @deffn Command {itm ports} (@option{0}|@option{1}|@option{on}|@option{off})
7598 Enable or disable trace output for all ITM stimulus ports.
7599 @end deffn
7600
7601 @subsection Cortex-M specific commands
7602 @cindex Cortex-M
7603
7604 @deffn Command {cortex_m maskisr} (@option{auto}|@option{on}|@option{off})
7605 Control masking (disabling) interrupts during target step/resume.
7606
7607 The @option{auto} option handles interrupts during stepping a way they get
7608 served but don't disturb the program flow. The step command first allows
7609 pending interrupt handlers to execute, then disables interrupts and steps over
7610 the next instruction where the core was halted. After the step interrupts
7611 are enabled again. If the interrupt handlers don't complete within 500ms,
7612 the step command leaves with the core running.
7613
7614 Note that a free breakpoint is required for the @option{auto} option. If no
7615 breakpoint is available at the time of the step, then the step is taken
7616 with interrupts enabled, i.e. the same way the @option{off} option does.
7617
7618 Default is @option{auto}.
7619 @end deffn
7620
7621 @deffn Command {cortex_m vector_catch} [@option{all}|@option{none}|list]
7622 @cindex vector_catch
7623 Vector Catch hardware provides dedicated breakpoints
7624 for certain hardware events.
7625
7626 Parameters request interception of
7627 @option{all} of these hardware event vectors,
7628 @option{none} of them,
7629 or one or more of the following:
7630 @option{hard_err} for a HardFault exception;
7631 @option{mm_err} for a MemManage exception;
7632 @option{bus_err} for a BusFault exception;
7633 @option{irq_err},
7634 @option{state_err},
7635 @option{chk_err}, or
7636 @option{nocp_err} for various UsageFault exceptions; or
7637 @option{reset}.
7638 If NVIC setup code does not enable them,
7639 MemManage, BusFault, and UsageFault exceptions
7640 are mapped to HardFault.
7641 UsageFault checks for
7642 divide-by-zero and unaligned access
7643 must also be explicitly enabled.
7644
7645 This finishes by listing the current vector catch configuration.
7646 @end deffn
7647
7648 @deffn Command {cortex_m reset_config} (@option{srst}|@option{sysresetreq}|@option{vectreset})
7649 Control reset handling. The default @option{srst} is to use srst if fitted,
7650 otherwise fallback to @option{vectreset}.
7651 @itemize @minus
7652 @item @option{srst} use hardware srst if fitted otherwise fallback to @option{vectreset}.
7653 @item @option{sysresetreq} use NVIC SYSRESETREQ to reset system.
7654 @item @option{vectreset} use NVIC VECTRESET to reset system.
7655 @end itemize
7656 Using @option{vectreset} is a safe option for all current Cortex-M cores.
7657 This however has the disadvantage of only resetting the core, all peripherals
7658 are uneffected. A solution would be to use a @code{reset-init} event handler to manually reset
7659 the peripherals.
7660 @xref{targetevents,,Target Events}.
7661 @end deffn
7662
7663 @section Intel Architecture
7664
7665 Intel Quark X10xx is the first product in the Quark family of SoCs. It is an IA-32
7666 (Pentium x86 ISA) compatible SoC. The core CPU in the X10xx is codenamed Lakemont.
7667 Lakemont version 1 (LMT1) is used in X10xx. The CPU TAP (Lakemont TAP) is used for
7668 software debug and the CLTAP is used for SoC level operations.
7669 Useful docs are here: https://communities.intel.com/community/makers/documentation
7670 @itemize
7671 @item Intel Quark SoC X1000 OpenOCD/GDB/Eclipse App Note (web search for doc num 330015)
7672 @item Intel Quark SoC X1000 Debug Operations User Guide (web search for doc num 329866)
7673 @item Intel Quark SoC X1000 Datasheet (web search for doc num 329676)
7674 @end itemize
7675
7676 @subsection x86 32-bit specific commands
7677 The three main address spaces for x86 are memory, I/O and configuration space.
7678 These commands allow a user to read and write to the 64Kbyte I/O address space.
7679
7680 @deffn Command {x86_32 idw} address
7681 Display the contents of a 32-bit I/O port from address range 0x0000 - 0xffff.
7682 @end deffn
7683
7684 @deffn Command {x86_32 idh} address
7685 Display the contents of a 16-bit I/O port from address range 0x0000 - 0xffff.
7686 @end deffn
7687
7688 @deffn Command {x86_32 idb} address
7689 Display the contents of a 8-bit I/O port from address range 0x0000 - 0xffff.
7690 @end deffn
7691
7692 @deffn Command {x86_32 iww} address
7693 Write the contents of a 32-bit I/O port to address range 0x0000 - 0xffff.
7694 @end deffn
7695
7696 @deffn Command {x86_32 iwh} address
7697 Write the contents of a 16-bit I/O port to address range 0x0000 - 0xffff.
7698 @end deffn
7699
7700 @deffn Command {x86_32 iwb} address
7701 Write the contents of a 8-bit I/O port to address range 0x0000 - 0xffff.
7702 @end deffn
7703
7704 @section OpenRISC Architecture
7705
7706 The OpenRISC CPU is a soft core. It is used in a programmable SoC which can be
7707 configured with any of the TAP / Debug Unit available.
7708
7709 @subsection TAP and Debug Unit selection commands
7710 @deffn Command {tap_select} (@option{vjtag}|@option{mohor}|@option{xilinx_bscan})
7711 Select between the Altera Virtual JTAG , Xilinx Virtual JTAG and Mohor TAP.
7712 @end deffn
7713 @deffn Command {du_select} (@option{adv}|@option{mohor}) [option]
7714 Select between the Advanced Debug Interface and the classic one.
7715
7716 An option can be passed as a second argument to the debug unit.
7717
7718 When using the Advanced Debug Interface, option = 1 means the RTL core is
7719 configured with ADBG_USE_HISPEED = 1. This configuration skips status checking
7720 between bytes while doing read or write bursts.
7721 @end deffn
7722
7723 @subsection Registers commands
7724 @deffn Command {addreg} [name] [address] [feature] [reg_group]
7725 Add a new register in the cpu register list. This register will be
7726 included in the generated target descriptor file.
7727
7728 @strong{[feature]} must be "org.gnu.gdb.or1k.group[0..10]".
7729
7730 @strong{[reg_group]} can be anything. The default register list defines "system",
7731 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic"
7732 and "timer" groups.
7733
7734 @emph{example:}
7735 @example
7736 addreg rtest 0x1234 org.gnu.gdb.or1k.group0 system
7737 @end example
7738
7739
7740 @end deffn
7741 @deffn Command {readgroup} (@option{group})
7742 Display all registers in @emph{group}.
7743
7744 @emph{group} can be "system",
7745 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic",
7746 "timer" or any new group created with addreg command.
7747 @end deffn
7748
7749 @anchor{softwaredebugmessagesandtracing}
7750 @section Software Debug Messages and Tracing
7751 @cindex Linux-ARM DCC support
7752 @cindex tracing
7753 @cindex libdcc
7754 @cindex DCC
7755 OpenOCD can process certain requests from target software, when
7756 the target uses appropriate libraries.
7757 The most powerful mechanism is semihosting, but there is also
7758 a lighter weight mechanism using only the DCC channel.
7759
7760 Currently @command{target_request debugmsgs}
7761 is supported only for @option{arm7_9} and @option{cortex_m} cores.
7762 These messages are received as part of target polling, so
7763 you need to have @command{poll on} active to receive them.
7764 They are intrusive in that they will affect program execution
7765 times. If that is a problem, @pxref{armhardwaretracing,,ARM Hardware Tracing}.
7766
7767 See @file{libdcc} in the contrib dir for more details.
7768 In addition to sending strings, characters, and
7769 arrays of various size integers from the target,
7770 @file{libdcc} also exports a software trace point mechanism.
7771 The target being debugged may
7772 issue trace messages which include a 24-bit @dfn{trace point} number.
7773 Trace point support includes two distinct mechanisms,
7774 each supported by a command:
7775
7776 @itemize
7777 @item @emph{History} ... A circular buffer of trace points
7778 can be set up, and then displayed at any time.
7779 This tracks where code has been, which can be invaluable in
7780 finding out how some fault was triggered.
7781
7782 The buffer may overflow, since it collects records continuously.
7783 It may be useful to use some of the 24 bits to represent a
7784 particular event, and other bits to hold data.
7785
7786 @item @emph{Counting} ... An array of counters can be set up,
7787 and then displayed at any time.
7788 This can help establish code coverage and identify hot spots.
7789
7790 The array of counters is directly indexed by the trace point
7791 number, so trace points with higher numbers are not counted.
7792 @end itemize
7793
7794 Linux-ARM kernels have a ``Kernel low-level debugging
7795 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
7796 depends on CONFIG_DEBUG_LL) which uses this mechanism to
7797 deliver messages before a serial console can be activated.
7798 This is not the same format used by @file{libdcc}.
7799 Other software, such as the U-Boot boot loader, sometimes
7800 does the same thing.
7801
7802 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
7803 Displays current handling of target DCC message requests.
7804 These messages may be sent to the debugger while the target is running.
7805 The optional @option{enable} and @option{charmsg} parameters
7806 both enable the messages, while @option{disable} disables them.
7807
7808 With @option{charmsg} the DCC words each contain one character,
7809 as used by Linux with CONFIG_DEBUG_ICEDCC;
7810 otherwise the libdcc format is used.
7811 @end deffn
7812
7813 @deffn Command {trace history} [@option{clear}|count]
7814 With no parameter, displays all the trace points that have triggered
7815 in the order they triggered.
7816 With the parameter @option{clear}, erases all current trace history records.
7817 With a @var{count} parameter, allocates space for that many
7818 history records.
7819 @end deffn
7820
7821 @deffn Command {trace point} [@option{clear}|identifier]
7822 With no parameter, displays all trace point identifiers and how many times
7823 they have been triggered.
7824 With the parameter @option{clear}, erases all current trace point counters.
7825 With a numeric @var{identifier} parameter, creates a new a trace point counter
7826 and associates it with that identifier.
7827
7828 @emph{Important:} The identifier and the trace point number
7829 are not related except by this command.
7830 These trace point numbers always start at zero (from server startup,
7831 or after @command{trace point clear}) and count up from there.
7832 @end deffn
7833
7834
7835 @node JTAG Commands
7836 @chapter JTAG Commands
7837 @cindex JTAG Commands
7838 Most general purpose JTAG commands have been presented earlier.
7839 (@xref{jtagspeed,,JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
7840 Lower level JTAG commands, as presented here,
7841 may be needed to work with targets which require special
7842 attention during operations such as reset or initialization.
7843
7844 To use these commands you will need to understand some
7845 of the basics of JTAG, including:
7846
7847 @itemize @bullet
7848 @item A JTAG scan chain consists of a sequence of individual TAP
7849 devices such as a CPUs.
7850 @item Control operations involve moving each TAP through the same
7851 standard state machine (in parallel)
7852 using their shared TMS and clock signals.
7853 @item Data transfer involves shifting data through the chain of
7854 instruction or data registers of each TAP, writing new register values
7855 while the reading previous ones.
7856 @item Data register sizes are a function of the instruction active in
7857 a given TAP, while instruction register sizes are fixed for each TAP.
7858 All TAPs support a BYPASS instruction with a single bit data register.
7859 @item The way OpenOCD differentiates between TAP devices is by
7860 shifting different instructions into (and out of) their instruction
7861 registers.
7862 @end itemize
7863
7864 @section Low Level JTAG Commands
7865
7866 These commands are used by developers who need to access
7867 JTAG instruction or data registers, possibly controlling
7868 the order of TAP state transitions.
7869 If you're not debugging OpenOCD internals, or bringing up a
7870 new JTAG adapter or a new type of TAP device (like a CPU or
7871 JTAG router), you probably won't need to use these commands.
7872 In a debug session that doesn't use JTAG for its transport protocol,
7873 these commands are not available.
7874
7875 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
7876 Loads the data register of @var{tap} with a series of bit fields
7877 that specify the entire register.
7878 Each field is @var{numbits} bits long with
7879 a numeric @var{value} (hexadecimal encouraged).
7880 The return value holds the original value of each
7881 of those fields.
7882
7883 For example, a 38 bit number might be specified as one
7884 field of 32 bits then one of 6 bits.
7885 @emph{For portability, never pass fields which are more
7886 than 32 bits long. Many OpenOCD implementations do not
7887 support 64-bit (or larger) integer values.}
7888
7889 All TAPs other than @var{tap} must be in BYPASS mode.
7890 The single bit in their data registers does not matter.
7891
7892 When @var{tap_state} is specified, the JTAG state machine is left
7893 in that state.
7894 For example @sc{drpause} might be specified, so that more
7895 instructions can be issued before re-entering the @sc{run/idle} state.
7896 If the end state is not specified, the @sc{run/idle} state is entered.
7897
7898 @quotation Warning
7899 OpenOCD does not record information about data register lengths,
7900 so @emph{it is important that you get the bit field lengths right}.
7901 Remember that different JTAG instructions refer to different
7902 data registers, which may have different lengths.
7903 Moreover, those lengths may not be fixed;
7904 the SCAN_N instruction can change the length of
7905 the register accessed by the INTEST instruction
7906 (by connecting a different scan chain).
7907 @end quotation
7908 @end deffn
7909
7910 @deffn Command {flush_count}
7911 Returns the number of times the JTAG queue has been flushed.
7912 This may be used for performance tuning.
7913
7914 For example, flushing a queue over USB involves a
7915 minimum latency, often several milliseconds, which does
7916 not change with the amount of data which is written.
7917 You may be able to identify performance problems by finding
7918 tasks which waste bandwidth by flushing small transfers too often,
7919 instead of batching them into larger operations.
7920 @end deffn
7921
7922 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
7923 For each @var{tap} listed, loads the instruction register
7924 with its associated numeric @var{instruction}.
7925 (The number of bits in that instruction may be displayed
7926 using the @command{scan_chain} command.)
7927 For other TAPs, a BYPASS instruction is loaded.
7928
7929 When @var{tap_state} is specified, the JTAG state machine is left
7930 in that state.
7931 For example @sc{irpause} might be specified, so the data register
7932 can be loaded before re-entering the @sc{run/idle} state.
7933 If the end state is not specified, the @sc{run/idle} state is entered.
7934
7935 @quotation Note
7936 OpenOCD currently supports only a single field for instruction
7937 register values, unlike data register values.
7938 For TAPs where the instruction register length is more than 32 bits,
7939 portable scripts currently must issue only BYPASS instructions.
7940 @end quotation
7941 @end deffn
7942
7943 @deffn Command {jtag_reset} trst srst
7944 Set values of reset signals.
7945 The @var{trst} and @var{srst} parameter values may be
7946 @option{0}, indicating that reset is inactive (pulled or driven high),
7947 or @option{1}, indicating it is active (pulled or driven low).
7948 The @command{reset_config} command should already have been used
7949 to configure how the board and JTAG adapter treat these two
7950 signals, and to say if either signal is even present.
7951 @xref{Reset Configuration}.
7952
7953 Note that TRST is specially handled.
7954 It actually signifies JTAG's @sc{reset} state.
7955 So if the board doesn't support the optional TRST signal,
7956 or it doesn't support it along with the specified SRST value,
7957 JTAG reset is triggered with TMS and TCK signals
7958 instead of the TRST signal.
7959 And no matter how that JTAG reset is triggered, once
7960 the scan chain enters @sc{reset} with TRST inactive,
7961 TAP @code{post-reset} events are delivered to all TAPs
7962 with handlers for that event.
7963 @end deffn
7964
7965 @deffn Command {pathmove} start_state [next_state ...]
7966 Start by moving to @var{start_state}, which
7967 must be one of the @emph{stable} states.
7968 Unless it is the only state given, this will often be the
7969 current state, so that no TCK transitions are needed.
7970 Then, in a series of single state transitions
7971 (conforming to the JTAG state machine) shift to
7972 each @var{next_state} in sequence, one per TCK cycle.
7973 The final state must also be stable.
7974 @end deffn
7975
7976 @deffn Command {runtest} @var{num_cycles}
7977 Move to the @sc{run/idle} state, and execute at least
7978 @var{num_cycles} of the JTAG clock (TCK).
7979 Instructions often need some time
7980 to execute before they take effect.
7981 @end deffn
7982
7983 @c tms_sequence (short|long)
7984 @c ... temporary, debug-only, other than USBprog bug workaround...
7985
7986 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
7987 Verify values captured during @sc{ircapture} and returned
7988 during IR scans. Default is enabled, but this can be
7989 overridden by @command{verify_jtag}.
7990 This flag is ignored when validating JTAG chain configuration.
7991 @end deffn
7992
7993 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
7994 Enables verification of DR and IR scans, to help detect
7995 programming errors. For IR scans, @command{verify_ircapture}
7996 must also be enabled.
7997 Default is enabled.
7998 @end deffn
7999
8000 @section TAP state names
8001 @cindex TAP state names
8002
8003 The @var{tap_state} names used by OpenOCD in the @command{drscan},
8004 @command{irscan}, and @command{pathmove} commands are the same
8005 as those used in SVF boundary scan documents, except that
8006 SVF uses @sc{idle} instead of @sc{run/idle}.
8007
8008 @itemize @bullet
8009 @item @b{RESET} ... @emph{stable} (with TMS high);
8010 acts as if TRST were pulsed
8011 @item @b{RUN/IDLE} ... @emph{stable}; don't assume this always means IDLE
8012 @item @b{DRSELECT}
8013 @item @b{DRCAPTURE}
8014 @item @b{DRSHIFT} ... @emph{stable}; TDI/TDO shifting
8015 through the data register
8016 @item @b{DREXIT1}
8017 @item @b{DRPAUSE} ... @emph{stable}; data register ready
8018 for update or more shifting
8019 @item @b{DREXIT2}
8020 @item @b{DRUPDATE}
8021 @item @b{IRSELECT}
8022 @item @b{IRCAPTURE}
8023 @item @b{IRSHIFT} ... @emph{stable}; TDI/TDO shifting
8024 through the instruction register
8025 @item @b{IREXIT1}
8026 @item @b{IRPAUSE} ... @emph{stable}; instruction register ready
8027 for update or more shifting
8028 @item @b{IREXIT2}
8029 @item @b{IRUPDATE}
8030 @end itemize
8031
8032 Note that only six of those states are fully ``stable'' in the
8033 face of TMS fixed (low except for @sc{reset})
8034 and a free-running JTAG clock. For all the
8035 others, the next TCK transition changes to a new state.
8036
8037 @itemize @bullet
8038 @item From @sc{drshift} and @sc{irshift}, clock transitions will
8039 produce side effects by changing register contents. The values
8040 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
8041 may not be as expected.
8042 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
8043 choices after @command{drscan} or @command{irscan} commands,
8044 since they are free of JTAG side effects.
8045 @item @sc{run/idle} may have side effects that appear at non-JTAG
8046 levels, such as advancing the ARM9E-S instruction pipeline.
8047 Consult the documentation for the TAP(s) you are working with.
8048 @end itemize
8049
8050 @node Boundary Scan Commands
8051 @chapter Boundary Scan Commands
8052
8053 One of the original purposes of JTAG was to support
8054 boundary scan based hardware testing.
8055 Although its primary focus is to support On-Chip Debugging,
8056 OpenOCD also includes some boundary scan commands.
8057
8058 @section SVF: Serial Vector Format
8059 @cindex Serial Vector Format
8060 @cindex SVF
8061
8062 The Serial Vector Format, better known as @dfn{SVF}, is a
8063 way to represent JTAG test patterns in text files.
8064 In a debug session using JTAG for its transport protocol,
8065 OpenOCD supports running such test files.
8066
8067 @deffn Command {svf} filename [@option{quiet}]
8068 This issues a JTAG reset (Test-Logic-Reset) and then
8069 runs the SVF script from @file{filename}.
8070 Unless the @option{quiet} option is specified,
8071 each command is logged before it is executed.
8072 @end deffn
8073
8074 @section XSVF: Xilinx Serial Vector Format
8075 @cindex Xilinx Serial Vector Format
8076 @cindex XSVF
8077
8078 The Xilinx Serial Vector Format, better known as @dfn{XSVF}, is a
8079 binary representation of SVF which is optimized for use with
8080 Xilinx devices.
8081 In a debug session using JTAG for its transport protocol,
8082 OpenOCD supports running such test files.
8083
8084 @quotation Important
8085 Not all XSVF commands are supported.
8086 @end quotation
8087
8088 @deffn Command {xsvf} (tapname|@option{plain}) filename [@option{virt2}] [@option{quiet}]
8089 This issues a JTAG reset (Test-Logic-Reset) and then
8090 runs the XSVF script from @file{filename}.
8091 When a @var{tapname} is specified, the commands are directed at
8092 that TAP.
8093 When @option{virt2} is specified, the @sc{xruntest} command counts
8094 are interpreted as TCK cycles instead of microseconds.
8095 Unless the @option{quiet} option is specified,
8096 messages are logged for comments and some retries.
8097 @end deffn
8098
8099 The OpenOCD sources also include two utility scripts
8100 for working with XSVF; they are not currently installed
8101 after building the software.
8102 You may find them useful:
8103
8104 @itemize
8105 @item @emph{svf2xsvf} ... converts SVF files into the extended XSVF
8106 syntax understood by the @command{xsvf} command; see notes below.
8107 @item @emph{xsvfdump} ... converts XSVF files into a text output format;
8108 understands the OpenOCD extensions.
8109 @end itemize
8110
8111 The input format accepts a handful of non-standard extensions.
8112 These include three opcodes corresponding to SVF extensions
8113 from Lattice Semiconductor (LCOUNT, LDELAY, LDSR), and
8114 two opcodes supporting a more accurate translation of SVF
8115 (XTRST, XWAITSTATE).
8116 If @emph{xsvfdump} shows a file is using those opcodes, it
8117 probably will not be usable with other XSVF tools.
8118
8119
8120 @node Utility Commands
8121 @chapter Utility Commands
8122 @cindex Utility Commands
8123
8124 @section RAM testing
8125 @cindex RAM testing
8126
8127 There is often a need to stress-test random access memory (RAM) for
8128 errors. OpenOCD comes with a Tcl implementation of well-known memory
8129 testing procedures allowing the detection of all sorts of issues with
8130 electrical wiring, defective chips, PCB layout and other common
8131 hardware problems.
8132
8133 To use them, you usually need to initialise your RAM controller first;
8134 consult your SoC's documentation to get the recommended list of
8135 register operations and translate them to the corresponding
8136 @command{mww}/@command{mwb} commands.
8137
8138 Load the memory testing functions with
8139
8140 @example
8141 source [find tools/memtest.tcl]
8142 @end example
8143
8144 to get access to the following facilities:
8145
8146 @deffn Command {memTestDataBus} address
8147 Test the data bus wiring in a memory region by performing a walking
8148 1's test at a fixed address within that region.
8149 @end deffn
8150
8151 @deffn Command {memTestAddressBus} baseaddress size
8152 Perform a walking 1's test on the relevant bits of the address and
8153 check for aliasing. This test will find single-bit address failures
8154 such as stuck-high, stuck-low, and shorted pins.
8155 @end deffn
8156
8157 @deffn Command {memTestDevice} baseaddress size
8158 Test the integrity of a physical memory device by performing an
8159 increment/decrement test over the entire region. In the process every
8160 storage bit in the device is tested as zero and as one.
8161 @end deffn
8162
8163 @deffn Command {runAllMemTests} baseaddress size
8164 Run all of the above tests over a specified memory region.
8165 @end deffn
8166
8167 @section Firmware recovery helpers
8168 @cindex Firmware recovery
8169
8170 OpenOCD includes an easy-to-use script to facilitate mass-market
8171 devices recovery with JTAG.
8172
8173 For quickstart instructions run:
8174 @example
8175 openocd -f tools/firmware-recovery.tcl -c firmware_help
8176 @end example
8177
8178 @node TFTP
8179 @chapter TFTP
8180 @cindex TFTP
8181 If OpenOCD runs on an embedded host (as ZY1000 does), then TFTP can
8182 be used to access files on PCs (either the developer's PC or some other PC).
8183
8184 The way this works on the ZY1000 is to prefix a filename by
8185 "/tftp/ip/" and append the TFTP path on the TFTP
8186 server (tftpd). For example,
8187
8188 @example
8189 load_image /tftp/10.0.0.96/c:\temp\abc.elf
8190 @end example
8191
8192 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
8193 if the file was hosted on the embedded host.
8194
8195 In order to achieve decent performance, you must choose a TFTP server
8196 that supports a packet size bigger than the default packet size (512 bytes). There
8197 are numerous TFTP servers out there (free and commercial) and you will have to do
8198 a bit of googling to find something that fits your requirements.
8199
8200 @node GDB and OpenOCD
8201 @chapter GDB and OpenOCD
8202 @cindex GDB
8203 OpenOCD complies with the remote gdbserver protocol and, as such, can be used
8204 to debug remote targets.
8205 Setting up GDB to work with OpenOCD can involve several components:
8206
8207 @itemize
8208 @item The OpenOCD server support for GDB may need to be configured.
8209 @xref{gdbconfiguration,,GDB Configuration}.
8210 @item GDB's support for OpenOCD may need configuration,
8211 as shown in this chapter.
8212 @item If you have a GUI environment like Eclipse,
8213 that also will probably need to be configured.
8214 @end itemize
8215
8216 Of course, the version of GDB you use will need to be one which has
8217 been built to know about the target CPU you're using. It's probably
8218 part of the tool chain you're using. For example, if you are doing
8219 cross-development for ARM on an x86 PC, instead of using the native
8220 x86 @command{gdb} command you might use @command{arm-none-eabi-gdb}
8221 if that's the tool chain used to compile your code.
8222
8223 @section Connecting to GDB
8224 @cindex Connecting to GDB
8225 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
8226 instance GDB 6.3 has a known bug that produces bogus memory access
8227 errors, which has since been fixed; see
8228 @url{http://osdir.com/ml/gdb.bugs.discuss/2004-12/msg00018.html}
8229
8230 OpenOCD can communicate with GDB in two ways:
8231
8232 @enumerate
8233 @item
8234 A socket (TCP/IP) connection is typically started as follows:
8235 @example
8236 target remote localhost:3333
8237 @end example
8238 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
8239
8240 It is also possible to use the GDB extended remote protocol as follows:
8241 @example
8242 target extended-remote localhost:3333
8243 @end example
8244 @item
8245 A pipe connection is typically started as follows:
8246 @example
8247 target remote | openocd -c "gdb_port pipe; log_output openocd.log"
8248 @end example
8249 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
8250 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
8251 session. log_output sends the log output to a file to ensure that the pipe is
8252 not saturated when using higher debug level outputs.
8253 @end enumerate
8254
8255 To list the available OpenOCD commands type @command{monitor help} on the
8256 GDB command line.
8257
8258 @section Sample GDB session startup
8259
8260 With the remote protocol, GDB sessions start a little differently
8261 than they do when you're debugging locally.
8262 Here's an example showing how to start a debug session with a
8263 small ARM program.
8264 In this case the program was linked to be loaded into SRAM on a Cortex-M3.
8265 Most programs would be written into flash (address 0) and run from there.
8266
8267 @example
8268 $ arm-none-eabi-gdb example.elf
8269 (gdb) target remote localhost:3333
8270 Remote debugging using localhost:3333
8271 ...
8272 (gdb) monitor reset halt
8273 ...
8274 (gdb) load
8275 Loading section .vectors, size 0x100 lma 0x20000000
8276 Loading section .text, size 0x5a0 lma 0x20000100
8277 Loading section .data, size 0x18 lma 0x200006a0
8278 Start address 0x2000061c, load size 1720
8279 Transfer rate: 22 KB/sec, 573 bytes/write.
8280 (gdb) continue
8281 Continuing.
8282 ...
8283 @end example
8284
8285 You could then interrupt the GDB session to make the program break,
8286 type @command{where} to show the stack, @command{list} to show the
8287 code around the program counter, @command{step} through code,
8288 set breakpoints or watchpoints, and so on.
8289
8290 @section Configuring GDB for OpenOCD
8291
8292 OpenOCD supports the gdb @option{qSupported} packet, this enables information
8293 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
8294 packet size and the device's memory map.
8295 You do not need to configure the packet size by hand,
8296 and the relevant parts of the memory map should be automatically
8297 set up when you declare (NOR) flash banks.
8298
8299 However, there are other things which GDB can't currently query.
8300 You may need to set those up by hand.
8301 As OpenOCD starts up, you will often see a line reporting
8302 something like:
8303
8304 @example
8305 Info : lm3s.cpu: hardware has 6 breakpoints, 4 watchpoints
8306 @end example
8307
8308 You can pass that information to GDB with these commands:
8309
8310 @example
8311 set remote hardware-breakpoint-limit 6
8312 set remote hardware-watchpoint-limit 4
8313 @end example
8314
8315 With that particular hardware (Cortex-M3) the hardware breakpoints
8316 only work for code running from flash memory. Most other ARM systems
8317 do not have such restrictions.
8318
8319 Another example of useful GDB configuration came from a user who
8320 found that single stepping his Cortex-M3 didn't work well with IRQs
8321 and an RTOS until he told GDB to disable the IRQs while stepping:
8322
8323 @example
8324 define hook-step
8325 mon cortex_m maskisr on
8326 end
8327 define hookpost-step
8328 mon cortex_m maskisr off
8329 end
8330 @end example
8331
8332 Rather than typing such commands interactively, you may prefer to
8333 save them in a file and have GDB execute them as it starts, perhaps
8334 using a @file{.gdbinit} in your project directory or starting GDB
8335 using @command{gdb -x filename}.
8336
8337 @section Programming using GDB
8338 @cindex Programming using GDB
8339 @anchor{programmingusinggdb}
8340
8341 By default the target memory map is sent to GDB. This can be disabled by
8342 the following OpenOCD configuration option:
8343 @example
8344 gdb_memory_map disable
8345 @end example
8346 For this to function correctly a valid flash configuration must also be set
8347 in OpenOCD. For faster performance you should also configure a valid
8348 working area.
8349
8350 Informing GDB of the memory map of the target will enable GDB to protect any
8351 flash areas of the target and use hardware breakpoints by default. This means
8352 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
8353 using a memory map. @xref{gdbbreakpointoverride,,gdb_breakpoint_override}.
8354
8355 To view the configured memory map in GDB, use the GDB command @option{info mem}.
8356 All other unassigned addresses within GDB are treated as RAM.
8357
8358 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
8359 This can be changed to the old behaviour by using the following GDB command
8360 @example
8361 set mem inaccessible-by-default off
8362 @end example
8363
8364 If @command{gdb_flash_program enable} is also used, GDB will be able to
8365 program any flash memory using the vFlash interface.
8366
8367 GDB will look at the target memory map when a load command is given, if any
8368 areas to be programmed lie within the target flash area the vFlash packets
8369 will be used.
8370
8371 If the target needs configuring before GDB programming, an event
8372 script can be executed:
8373 @example
8374 $_TARGETNAME configure -event EVENTNAME BODY
8375 @end example
8376
8377 To verify any flash programming the GDB command @option{compare-sections}
8378 can be used.
8379 @anchor{usingopenocdsmpwithgdb}
8380 @section Using OpenOCD SMP with GDB
8381 @cindex SMP
8382 For SMP support following GDB serial protocol packet have been defined :
8383 @itemize @bullet
8384 @item j - smp status request
8385 @item J - smp set request
8386 @end itemize
8387
8388 OpenOCD implements :
8389 @itemize @bullet
8390 @item @option{jc} packet for reading core id displayed by
8391 GDB connection. Reply is @option{XXXXXXXX} (8 hex digits giving core id) or
8392 @option{E01} for target not smp.
8393 @item @option{JcXXXXXXXX} (8 hex digits) packet for setting core id displayed at next GDB continue
8394 (core id -1 is reserved for returning to normal resume mode). Reply @option{E01}
8395 for target not smp or @option{OK} on success.
8396 @end itemize
8397
8398 Handling of this packet within GDB can be done :
8399 @itemize @bullet
8400 @item by the creation of an internal variable (i.e @option{_core}) by mean
8401 of function allocate_computed_value allowing following GDB command.
8402 @example
8403 set $_core 1
8404 #Jc01 packet is sent
8405 print $_core
8406 #jc packet is sent and result is affected in $
8407 @end example
8408
8409 @item by the usage of GDB maintenance command as described in following example (2 cpus in SMP with
8410 core id 0 and 1 @pxref{definecputargetsworkinginsmp,,Define CPU targets working in SMP}).
8411
8412 @example
8413 # toggle0 : force display of coreid 0
8414 define toggle0
8415 maint packet Jc0
8416 continue
8417 main packet Jc-1
8418 end
8419 # toggle1 : force display of coreid 1
8420 define toggle1
8421 maint packet Jc1
8422 continue
8423 main packet Jc-1
8424 end
8425 @end example
8426 @end itemize
8427
8428 @section RTOS Support
8429 @cindex RTOS Support
8430 @anchor{gdbrtossupport}
8431
8432 OpenOCD includes RTOS support, this will however need enabling as it defaults to disabled.
8433 It can be enabled by passing @option{-rtos} arg to the target @xref{rtostype,,RTOS Type}.
8434
8435 @* An example setup is below:
8436
8437 @example
8438 $_TARGETNAME configure -rtos auto
8439 @end example
8440
8441 This will attempt to auto detect the RTOS within your application.
8442
8443 Currently supported rtos's include:
8444 @itemize @bullet
8445 @item @option{eCos}
8446 @item @option{ThreadX}
8447 @item @option{FreeRTOS}
8448 @item @option{linux}
8449 @item @option{ChibiOS}
8450 @item @option{embKernel}
8451 @item @option{mqx}
8452 @end itemize
8453
8454 @quotation Note
8455 Before an RTOS can be detected, it must export certain symbols; otherwise, it cannot
8456 be used by OpenOCD. Below is a list of the required symbols for each supported RTOS.
8457 @end quotation
8458
8459 @table @code
8460 @item eCos symbols
8461 Cyg_Thread::thread_list, Cyg_Scheduler_Base::current_thread.
8462 @item ThreadX symbols
8463 _tx_thread_current_ptr, _tx_thread_created_ptr, _tx_thread_created_count.
8464 @item FreeRTOS symbols
8465 @c The following is taken from recent texinfo to provide compatibility
8466 @c with ancient versions that do not support @raggedright
8467 @tex
8468 \begingroup
8469 \rightskip0pt plus2em \spaceskip.3333em \xspaceskip.5em\relax
8470 pxCurrentTCB, pxReadyTasksLists, xDelayedTaskList1, xDelayedTaskList2,
8471 pxDelayedTaskList, pxOverflowDelayedTaskList, xPendingReadyList,
8472 uxCurrentNumberOfTasks, uxTopUsedPriority.
8473 \par
8474 \endgroup
8475 @end tex
8476 @item linux symbols
8477 init_task.
8478 @item ChibiOS symbols
8479 rlist, ch_debug, chSysInit.
8480 @item embKernel symbols
8481 Rtos::sCurrentTask, Rtos::sListReady, Rtos::sListSleep,
8482 Rtos::sListSuspended, Rtos::sMaxPriorities, Rtos::sCurrentTaskCount.
8483 @item mqx symbols
8484 _mqx_kernel_data, MQX_init_struct.
8485 @end table
8486
8487 For most RTOS supported the above symbols will be exported by default. However for
8488 some, eg. FreeRTOS, extra steps must be taken.
8489
8490 These RTOSes may require additional OpenOCD-specific file to be linked
8491 along with the project:
8492
8493 @table @code
8494 @item FreeRTOS
8495 contrib/rtos-helpers/FreeRTOS-openocd.c
8496 @end table
8497
8498 @node Tcl Scripting API
8499 @chapter Tcl Scripting API
8500 @cindex Tcl Scripting API
8501 @cindex Tcl scripts
8502 @section API rules
8503
8504 Tcl commands are stateless; e.g. the @command{telnet} command has
8505 a concept of currently active target, the Tcl API proc's take this sort
8506 of state information as an argument to each proc.
8507
8508 There are three main types of return values: single value, name value
8509 pair list and lists.
8510
8511 Name value pair. The proc 'foo' below returns a name/value pair
8512 list.
8513
8514 @example
8515 > set foo(me) Duane
8516 > set foo(you) Oyvind
8517 > set foo(mouse) Micky
8518 > set foo(duck) Donald
8519 @end example
8520
8521 If one does this:
8522
8523 @example
8524 > set foo
8525 @end example
8526
8527 The result is:
8528
8529 @example
8530 me Duane you Oyvind mouse Micky duck Donald
8531 @end example
8532
8533 Thus, to get the names of the associative array is easy:
8534
8535 @verbatim
8536 foreach { name value } [set foo] {
8537 puts "Name: $name, Value: $value"
8538 }
8539 @end verbatim
8540
8541 Lists returned should be relatively small. Otherwise, a range
8542 should be passed in to the proc in question.
8543
8544 @section Internal low-level Commands
8545
8546 By "low-level," we mean commands that a human would typically not
8547 invoke directly.
8548
8549 Some low-level commands need to be prefixed with "ocd_"; e.g.
8550 @command{ocd_flash_banks}
8551 is the low-level API upon which @command{flash banks} is implemented.
8552
8553 @itemize @bullet
8554 @item @b{mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
8555
8556 Read memory and return as a Tcl array for script processing
8557 @item @b{array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
8558
8559 Convert a Tcl array to memory locations and write the values
8560 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
8561
8562 Return information about the flash banks
8563
8564 @item @b{capture} <@var{command}>
8565
8566 Run <@var{command}> and return full log output that was produced during
8567 its execution. Example:
8568
8569 @example
8570 > capture "reset init"
8571 @end example
8572
8573 @end itemize
8574
8575 OpenOCD commands can consist of two words, e.g. "flash banks". The
8576 @file{startup.tcl} "unknown" proc will translate this into a Tcl proc
8577 called "flash_banks".
8578
8579 @section OpenOCD specific Global Variables
8580
8581 Real Tcl has ::tcl_platform(), and platform::identify, and many other
8582 variables. JimTCL, as implemented in OpenOCD creates $ocd_HOSTOS which
8583 holds one of the following values:
8584
8585 @itemize @bullet
8586 @item @b{cygwin} Running under Cygwin
8587 @item @b{darwin} Darwin (Mac-OS) is the underlying operating sytem.
8588 @item @b{freebsd} Running under FreeBSD
8589 @item @b{openbsd} Running under OpenBSD
8590 @item @b{netbsd} Running under NetBSD
8591 @item @b{linux} Linux is the underlying operating sytem
8592 @item @b{mingw32} Running under MingW32
8593 @item @b{winxx} Built using Microsoft Visual Studio
8594 @item @b{ecos} Running under eCos
8595 @item @b{other} Unknown, none of the above.
8596 @end itemize
8597
8598 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
8599
8600 @quotation Note
8601 We should add support for a variable like Tcl variable
8602 @code{tcl_platform(platform)}, it should be called
8603 @code{jim_platform} (because it
8604 is jim, not real tcl).
8605 @end quotation
8606
8607 @section Tcl RPC server
8608 @cindex RPC
8609
8610 OpenOCD provides a simple RPC server that allows to run arbitrary Tcl
8611 commands and receive the results.
8612
8613 To access it, your application needs to connect to a configured TCP port
8614 (see @command{tcl_port}). Then it can pass any string to the
8615 interpreter terminating it with @code{0x1a} and wait for the return
8616 value (it will be terminated with @code{0x1a} as well). This can be
8617 repeated as many times as desired without reopening the connection.
8618
8619 Remember that most of the OpenOCD commands need to be prefixed with
8620 @code{ocd_} to get the results back. Sometimes you might also need the
8621 @command{capture} command.
8622
8623 See @file{contrib/rpc_examples/} for specific client implementations.
8624
8625 @section Tcl RPC server notifications
8626 @cindex RPC Notifications
8627
8628 Notifications are sent asynchronously to other commands being executed over
8629 the RPC server, so the port must be polled continuously.
8630
8631 Target event, state and reset notifications are emitted as Tcl associative arrays
8632 in the following format.
8633
8634 @verbatim
8635 type target_event event [event-name]
8636 type target_state state [state-name]
8637 type target_reset mode [reset-mode]
8638 @end verbatim
8639
8640 @deffn {Command} tcl_notifications [on/off]
8641 Toggle output of target notifications to the current Tcl RPC server.
8642 Only available from the Tcl RPC server.
8643 Defaults to off.
8644
8645 @end deffn
8646
8647 @node FAQ
8648 @chapter FAQ
8649 @cindex faq
8650 @enumerate
8651 @anchor{faqrtck}
8652 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
8653 @cindex RTCK
8654 @cindex adaptive clocking
8655 @*
8656
8657 In digital circuit design it is often refered to as ``clock
8658 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
8659 operating at some speed, your CPU target is operating at another.
8660 The two clocks are not synchronised, they are ``asynchronous''
8661
8662 In order for the two to work together they must be synchronised
8663 well enough to work; JTAG can't go ten times faster than the CPU,
8664 for example. There are 2 basic options:
8665 @enumerate
8666 @item
8667 Use a special "adaptive clocking" circuit to change the JTAG
8668 clock rate to match what the CPU currently supports.
8669 @item
8670 The JTAG clock must be fixed at some speed that's enough slower than
8671 the CPU clock that all TMS and TDI transitions can be detected.
8672 @end enumerate
8673
8674 @b{Does this really matter?} For some chips and some situations, this
8675 is a non-issue, like a 500MHz ARM926 with a 5 MHz JTAG link;
8676 the CPU has no difficulty keeping up with JTAG.
8677 Startup sequences are often problematic though, as are other
8678 situations where the CPU clock rate changes (perhaps to save
8679 power).
8680
8681 For example, Atmel AT91SAM chips start operation from reset with
8682 a 32kHz system clock. Boot firmware may activate the main oscillator
8683 and PLL before switching to a faster clock (perhaps that 500 MHz
8684 ARM926 scenario).
8685 If you're using JTAG to debug that startup sequence, you must slow
8686 the JTAG clock to sometimes 1 to 4kHz. After startup completes,
8687 JTAG can use a faster clock.
8688
8689 Consider also debugging a 500MHz ARM926 hand held battery powered
8690 device that enters a low power ``deep sleep'' mode, at 32kHz CPU
8691 clock, between keystrokes unless it has work to do. When would
8692 that 5 MHz JTAG clock be usable?
8693
8694 @b{Solution #1 - A special circuit}
8695
8696 In order to make use of this,
8697 your CPU, board, and JTAG adapter must all support the RTCK
8698 feature. Not all of them support this; keep reading!
8699
8700 The RTCK ("Return TCK") signal in some ARM chips is used to help with
8701 this problem. ARM has a good description of the problem described at
8702 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
8703 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
8704 work? / how does adaptive clocking work?''.
8705
8706 The nice thing about adaptive clocking is that ``battery powered hand
8707 held device example'' - the adaptiveness works perfectly all the
8708 time. One can set a break point or halt the system in the deep power
8709 down code, slow step out until the system speeds up.
8710
8711 Note that adaptive clocking may also need to work at the board level,
8712 when a board-level scan chain has multiple chips.
8713 Parallel clock voting schemes are good way to implement this,
8714 both within and between chips, and can easily be implemented
8715 with a CPLD.
8716 It's not difficult to have logic fan a module's input TCK signal out
8717 to each TAP in the scan chain, and then wait until each TAP's RTCK comes
8718 back with the right polarity before changing the output RTCK signal.
8719 Texas Instruments makes some clock voting logic available
8720 for free (with no support) in VHDL form; see
8721 @url{http://tiexpressdsp.com/index.php/Adaptive_Clocking}
8722
8723 @b{Solution #2 - Always works - but may be slower}
8724
8725 Often this is a perfectly acceptable solution.
8726
8727 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
8728 the target clock speed. But what that ``magic division'' is varies
8729 depending on the chips on your board.
8730 @b{ARM rule of thumb} Most ARM based systems require an 6:1 division;
8731 ARM11 cores use an 8:1 division.
8732 @b{Xilinx rule of thumb} is 1/12 the clock speed.
8733
8734 Note: most full speed FT2232 based JTAG adapters are limited to a
8735 maximum of 6MHz. The ones using USB high speed chips (FT2232H)
8736 often support faster clock rates (and adaptive clocking).
8737
8738 You can still debug the 'low power' situations - you just need to
8739 either use a fixed and very slow JTAG clock rate ... or else
8740 manually adjust the clock speed at every step. (Adjusting is painful
8741 and tedious, and is not always practical.)
8742
8743 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
8744 have a special debug mode in your application that does a ``high power
8745 sleep''. If you are careful - 98% of your problems can be debugged
8746 this way.
8747
8748 Note that on ARM you may need to avoid using the @emph{wait for interrupt}
8749 operation in your idle loops even if you don't otherwise change the CPU
8750 clock rate.
8751 That operation gates the CPU clock, and thus the JTAG clock; which
8752 prevents JTAG access. One consequence is not being able to @command{halt}
8753 cores which are executing that @emph{wait for interrupt} operation.
8754
8755 To set the JTAG frequency use the command:
8756
8757 @example
8758 # Example: 1.234MHz
8759 adapter_khz 1234
8760 @end example
8761
8762
8763 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
8764
8765 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
8766 around Windows filenames.
8767
8768 @example
8769 > echo \a
8770
8771 > echo @{\a@}
8772 \a
8773 > echo "\a"
8774
8775 >
8776 @end example
8777
8778
8779 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
8780
8781 Make sure you have Cygwin installed, or at least a version of OpenOCD that
8782 claims to come with all the necessary DLLs. When using Cygwin, try launching
8783 OpenOCD from the Cygwin shell.
8784
8785 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
8786 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
8787 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
8788
8789 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
8790 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
8791 software breakpoints consume one of the two available hardware breakpoints.
8792
8793 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
8794
8795 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
8796 clock at the time you're programming the flash. If you've specified the crystal's
8797 frequency, make sure the PLL is disabled. If you've specified the full core speed
8798 (e.g. 60MHz), make sure the PLL is enabled.
8799
8800 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
8801 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
8802 out while waiting for end of scan, rtck was disabled".
8803
8804 Make sure your PC's parallel port operates in EPP mode. You might have to try several
8805 settings in your PC BIOS (ECP, EPP, and different versions of those).
8806
8807 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
8808 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
8809 memory read caused data abort".
8810
8811 The errors are non-fatal, and are the result of GDB trying to trace stack frames
8812 beyond the last valid frame. It might be possible to prevent this by setting up
8813 a proper "initial" stack frame, if you happen to know what exactly has to
8814 be done, feel free to add this here.
8815
8816 @b{Simple:} In your startup code - push 8 registers of zeros onto the
8817 stack before calling main(). What GDB is doing is ``climbing'' the run
8818 time stack by reading various values on the stack using the standard
8819 call frame for the target. GDB keeps going - until one of 2 things
8820 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
8821 stackframes have been processed. By pushing zeros on the stack, GDB
8822 gracefully stops.
8823
8824 @b{Debugging Interrupt Service Routines} - In your ISR before you call
8825 your C code, do the same - artifically push some zeros onto the stack,
8826 remember to pop them off when the ISR is done.
8827
8828 @b{Also note:} If you have a multi-threaded operating system, they
8829 often do not @b{in the intrest of saving memory} waste these few
8830 bytes. Painful...
8831
8832
8833 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
8834 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
8835
8836 This warning doesn't indicate any serious problem, as long as you don't want to
8837 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
8838 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
8839 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
8840 independently. With this setup, it's not possible to halt the core right out of
8841 reset, everything else should work fine.
8842
8843 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
8844 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
8845 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
8846 quit with an error message. Is there a stability issue with OpenOCD?
8847
8848 No, this is not a stability issue concerning OpenOCD. Most users have solved
8849 this issue by simply using a self-powered USB hub, which they connect their
8850 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
8851 supply stable enough for the Amontec JTAGkey to be operated.
8852
8853 @b{Laptops running on battery have this problem too...}
8854
8855 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
8856 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
8857 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
8858 What does that mean and what might be the reason for this?
8859
8860 First of all, the reason might be the USB power supply. Try using a self-powered
8861 hub instead of a direct connection to your computer. Secondly, the error code 4
8862 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
8863 chip ran into some sort of error - this points us to a USB problem.
8864
8865 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
8866 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
8867 What does that mean and what might be the reason for this?
8868
8869 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
8870 has closed the connection to OpenOCD. This might be a GDB issue.
8871
8872 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
8873 are described, there is a parameter for specifying the clock frequency
8874 for LPC2000 internal flash devices (e.g. @option{flash bank $_FLASHNAME lpc2000
8875 0x0 0x40000 0 0 $_TARGETNAME lpc2000_v1 14746 calc_checksum}), which must be
8876 specified in kilohertz. However, I do have a quartz crystal of a
8877 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
8878 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
8879 clock frequency?
8880
8881 No. The clock frequency specified here must be given as an integral number.
8882 However, this clock frequency is used by the In-Application-Programming (IAP)
8883 routines of the LPC2000 family only, which seems to be very tolerant concerning
8884 the given clock frequency, so a slight difference between the specified clock
8885 frequency and the actual clock frequency will not cause any trouble.
8886
8887 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
8888
8889 Well, yes and no. Commands can be given in arbitrary order, yet the
8890 devices listed for the JTAG scan chain must be given in the right
8891 order (jtag newdevice), with the device closest to the TDO-Pin being
8892 listed first. In general, whenever objects of the same type exist
8893 which require an index number, then these objects must be given in the
8894 right order (jtag newtap, targets and flash banks - a target
8895 references a jtag newtap and a flash bank references a target).
8896
8897 You can use the ``scan_chain'' command to verify and display the tap order.
8898
8899 Also, some commands can't execute until after @command{init} has been
8900 processed. Such commands include @command{nand probe} and everything
8901 else that needs to write to controller registers, perhaps for setting
8902 up DRAM and loading it with code.
8903
8904 @anchor{faqtaporder}
8905 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
8906 particular order?
8907
8908 Yes; whenever you have more than one, you must declare them in
8909 the same order used by the hardware.
8910
8911 Many newer devices have multiple JTAG TAPs. For example: ST
8912 Microsystems STM32 chips have two TAPs, a ``boundary scan TAP'' and
8913 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
8914 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
8915 connected to the boundary scan TAP, which then connects to the
8916 Cortex-M3 TAP, which then connects to the TDO pin.
8917
8918 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
8919 (2) The boundary scan TAP. If your board includes an additional JTAG
8920 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
8921 place it before or after the STM32 chip in the chain. For example:
8922
8923 @itemize @bullet
8924 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
8925 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
8926 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
8927 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
8928 @item Xilinx TDO Pin -> OpenOCD TDO (input)
8929 @end itemize
8930
8931 The ``jtag device'' commands would thus be in the order shown below. Note:
8932
8933 @itemize @bullet
8934 @item jtag newtap Xilinx tap -irlen ...
8935 @item jtag newtap stm32 cpu -irlen ...
8936 @item jtag newtap stm32 bs -irlen ...
8937 @item # Create the debug target and say where it is
8938 @item target create stm32.cpu -chain-position stm32.cpu ...
8939 @end itemize
8940
8941
8942 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
8943 log file, I can see these error messages: Error: arm7_9_common.c:561
8944 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
8945
8946 TODO.
8947
8948 @end enumerate
8949
8950 @node Tcl Crash Course
8951 @chapter Tcl Crash Course
8952 @cindex Tcl
8953
8954 Not everyone knows Tcl - this is not intended to be a replacement for
8955 learning Tcl, the intent of this chapter is to give you some idea of
8956 how the Tcl scripts work.
8957
8958 This chapter is written with two audiences in mind. (1) OpenOCD users
8959 who need to understand a bit more of how Jim-Tcl works so they can do
8960 something useful, and (2) those that want to add a new command to
8961 OpenOCD.
8962
8963 @section Tcl Rule #1
8964 There is a famous joke, it goes like this:
8965 @enumerate
8966 @item Rule #1: The wife is always correct
8967 @item Rule #2: If you think otherwise, See Rule #1
8968 @end enumerate
8969
8970 The Tcl equal is this:
8971
8972 @enumerate
8973 @item Rule #1: Everything is a string
8974 @item Rule #2: If you think otherwise, See Rule #1
8975 @end enumerate
8976
8977 As in the famous joke, the consequences of Rule #1 are profound. Once
8978 you understand Rule #1, you will understand Tcl.
8979
8980 @section Tcl Rule #1b
8981 There is a second pair of rules.
8982 @enumerate
8983 @item Rule #1: Control flow does not exist. Only commands
8984 @* For example: the classic FOR loop or IF statement is not a control
8985 flow item, they are commands, there is no such thing as control flow
8986 in Tcl.
8987 @item Rule #2: If you think otherwise, See Rule #1
8988 @* Actually what happens is this: There are commands that by
8989 convention, act like control flow key words in other languages. One of
8990 those commands is the word ``for'', another command is ``if''.
8991 @end enumerate
8992
8993 @section Per Rule #1 - All Results are strings
8994 Every Tcl command results in a string. The word ``result'' is used
8995 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
8996 Everything is a string}
8997
8998 @section Tcl Quoting Operators
8999 In life of a Tcl script, there are two important periods of time, the
9000 difference is subtle.
9001 @enumerate
9002 @item Parse Time
9003 @item Evaluation Time
9004 @end enumerate
9005
9006 The two key items here are how ``quoted things'' work in Tcl. Tcl has
9007 three primary quoting constructs, the [square-brackets] the
9008 @{curly-braces@} and ``double-quotes''
9009
9010 By now you should know $VARIABLES always start with a $DOLLAR
9011 sign. BTW: To set a variable, you actually use the command ``set'', as
9012 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
9013 = 1'' statement, but without the equal sign.
9014
9015 @itemize @bullet
9016 @item @b{[square-brackets]}
9017 @* @b{[square-brackets]} are command substitutions. It operates much
9018 like Unix Shell `back-ticks`. The result of a [square-bracket]
9019 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
9020 string}. These two statements are roughly identical:
9021 @example
9022 # bash example
9023 X=`date`
9024 echo "The Date is: $X"
9025 # Tcl example
9026 set X [date]
9027 puts "The Date is: $X"
9028 @end example
9029 @item @b{``double-quoted-things''}
9030 @* @b{``double-quoted-things''} are just simply quoted
9031 text. $VARIABLES and [square-brackets] are expanded in place - the
9032 result however is exactly 1 string. @i{Remember Rule #1 - Everything
9033 is a string}
9034 @example
9035 set x "Dinner"
9036 puts "It is now \"[date]\", $x is in 1 hour"
9037 @end example
9038 @item @b{@{Curly-Braces@}}
9039 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
9040 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
9041 'single-quote' operators in BASH shell scripts, with the added
9042 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
9043 nested 3 times@}@}@} NOTE: [date] is a bad example;
9044 at this writing, Jim/OpenOCD does not have a date command.
9045 @end itemize
9046
9047 @section Consequences of Rule 1/2/3/4
9048
9049 The consequences of Rule 1 are profound.
9050
9051 @subsection Tokenisation & Execution.
9052
9053 Of course, whitespace, blank lines and #comment lines are handled in
9054 the normal way.
9055
9056 As a script is parsed, each (multi) line in the script file is
9057 tokenised and according to the quoting rules. After tokenisation, that
9058 line is immedatly executed.
9059
9060 Multi line statements end with one or more ``still-open''
9061 @{curly-braces@} which - eventually - closes a few lines later.
9062
9063 @subsection Command Execution
9064
9065 Remember earlier: There are no ``control flow''
9066 statements in Tcl. Instead there are COMMANDS that simply act like
9067 control flow operators.
9068
9069 Commands are executed like this:
9070
9071 @enumerate
9072 @item Parse the next line into (argc) and (argv[]).
9073 @item Look up (argv[0]) in a table and call its function.
9074 @item Repeat until End Of File.
9075 @end enumerate
9076
9077 It sort of works like this:
9078 @example
9079 for(;;)@{
9080 ReadAndParse( &argc, &argv );
9081
9082 cmdPtr = LookupCommand( argv[0] );
9083
9084 (*cmdPtr->Execute)( argc, argv );
9085 @}
9086 @end example
9087
9088 When the command ``proc'' is parsed (which creates a procedure
9089 function) it gets 3 parameters on the command line. @b{1} the name of
9090 the proc (function), @b{2} the list of parameters, and @b{3} the body
9091 of the function. Not the choice of words: LIST and BODY. The PROC
9092 command stores these items in a table somewhere so it can be found by
9093 ``LookupCommand()''
9094
9095 @subsection The FOR command
9096
9097 The most interesting command to look at is the FOR command. In Tcl,
9098 the FOR command is normally implemented in C. Remember, FOR is a
9099 command just like any other command.
9100
9101 When the ascii text containing the FOR command is parsed, the parser
9102 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
9103 are:
9104
9105 @enumerate 0
9106 @item The ascii text 'for'
9107 @item The start text
9108 @item The test expression
9109 @item The next text
9110 @item The body text
9111 @end enumerate
9112
9113 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
9114 Remember @i{Rule #1 - Everything is a string.} The key point is this:
9115 Often many of those parameters are in @{curly-braces@} - thus the
9116 variables inside are not expanded or replaced until later.
9117
9118 Remember that every Tcl command looks like the classic ``main( argc,
9119 argv )'' function in C. In JimTCL - they actually look like this:
9120
9121 @example
9122 int
9123 MyCommand( Jim_Interp *interp,
9124 int *argc,
9125 Jim_Obj * const *argvs );
9126 @end example
9127
9128 Real Tcl is nearly identical. Although the newer versions have
9129 introduced a byte-code parser and intepreter, but at the core, it
9130 still operates in the same basic way.
9131
9132 @subsection FOR command implementation
9133
9134 To understand Tcl it is perhaps most helpful to see the FOR
9135 command. Remember, it is a COMMAND not a control flow structure.
9136
9137 In Tcl there are two underlying C helper functions.
9138
9139 Remember Rule #1 - You are a string.
9140
9141 The @b{first} helper parses and executes commands found in an ascii
9142 string. Commands can be seperated by semicolons, or newlines. While
9143 parsing, variables are expanded via the quoting rules.
9144
9145 The @b{second} helper evaluates an ascii string as a numerical
9146 expression and returns a value.
9147
9148 Here is an example of how the @b{FOR} command could be
9149 implemented. The pseudo code below does not show error handling.
9150 @example
9151 void Execute_AsciiString( void *interp, const char *string );
9152
9153 int Evaluate_AsciiExpression( void *interp, const char *string );
9154
9155 int
9156 MyForCommand( void *interp,
9157 int argc,
9158 char **argv )
9159 @{
9160 if( argc != 5 )@{
9161 SetResult( interp, "WRONG number of parameters");
9162 return ERROR;
9163 @}
9164
9165 // argv[0] = the ascii string just like C
9166
9167 // Execute the start statement.
9168 Execute_AsciiString( interp, argv[1] );
9169
9170 // Top of loop test
9171 for(;;)@{
9172 i = Evaluate_AsciiExpression(interp, argv[2]);
9173 if( i == 0 )
9174 break;
9175
9176 // Execute the body
9177 Execute_AsciiString( interp, argv[3] );
9178
9179 // Execute the LOOP part
9180 Execute_AsciiString( interp, argv[4] );
9181 @}
9182
9183 // Return no error
9184 SetResult( interp, "" );
9185 return SUCCESS;
9186 @}
9187 @end example
9188
9189 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
9190 in the same basic way.
9191
9192 @section OpenOCD Tcl Usage
9193
9194 @subsection source and find commands
9195 @b{Where:} In many configuration files
9196 @* Example: @b{ source [find FILENAME] }
9197 @*Remember the parsing rules
9198 @enumerate
9199 @item The @command{find} command is in square brackets,
9200 and is executed with the parameter FILENAME. It should find and return
9201 the full path to a file with that name; it uses an internal search path.
9202 The RESULT is a string, which is substituted into the command line in
9203 place of the bracketed @command{find} command.
9204 (Don't try to use a FILENAME which includes the "#" character.
9205 That character begins Tcl comments.)
9206 @item The @command{source} command is executed with the resulting filename;
9207 it reads a file and executes as a script.
9208 @end enumerate
9209 @subsection format command
9210 @b{Where:} Generally occurs in numerous places.
9211 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
9212 @b{sprintf()}.
9213 @b{Example}
9214 @example
9215 set x 6
9216 set y 7
9217 puts [format "The answer: %d" [expr $x * $y]]
9218 @end example
9219 @enumerate
9220 @item The SET command creates 2 variables, X and Y.
9221 @item The double [nested] EXPR command performs math
9222 @* The EXPR command produces numerical result as a string.
9223 @* Refer to Rule #1
9224 @item The format command is executed, producing a single string
9225 @* Refer to Rule #1.
9226 @item The PUTS command outputs the text.
9227 @end enumerate
9228 @subsection Body or Inlined Text
9229 @b{Where:} Various TARGET scripts.
9230 @example
9231 #1 Good
9232 proc someproc @{@} @{
9233 ... multiple lines of stuff ...
9234 @}
9235 $_TARGETNAME configure -event FOO someproc
9236 #2 Good - no variables
9237 $_TARGETNAME confgure -event foo "this ; that;"
9238 #3 Good Curly Braces
9239 $_TARGETNAME configure -event FOO @{
9240 puts "Time: [date]"
9241 @}
9242 #4 DANGER DANGER DANGER
9243 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
9244 @end example
9245 @enumerate
9246 @item The $_TARGETNAME is an OpenOCD variable convention.
9247 @*@b{$_TARGETNAME} represents the last target created, the value changes
9248 each time a new target is created. Remember the parsing rules. When
9249 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
9250 the name of the target which happens to be a TARGET (object)
9251 command.
9252 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
9253 @*There are 4 examples:
9254 @enumerate
9255 @item The TCLBODY is a simple string that happens to be a proc name
9256 @item The TCLBODY is several simple commands seperated by semicolons
9257 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
9258 @item The TCLBODY is a string with variables that get expanded.
9259 @end enumerate
9260
9261 In the end, when the target event FOO occurs the TCLBODY is
9262 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
9263 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
9264
9265 Remember the parsing rules. In case #3, @{curly-braces@} mean the
9266 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
9267 and the text is evaluated. In case #4, they are replaced before the
9268 ``Target Object Command'' is executed. This occurs at the same time
9269 $_TARGETNAME is replaced. In case #4 the date will never
9270 change. @{BTW: [date] is a bad example; at this writing,
9271 Jim/OpenOCD does not have a date command@}
9272 @end enumerate
9273 @subsection Global Variables
9274 @b{Where:} You might discover this when writing your own procs @* In
9275 simple terms: Inside a PROC, if you need to access a global variable
9276 you must say so. See also ``upvar''. Example:
9277 @example
9278 proc myproc @{ @} @{
9279 set y 0 #Local variable Y
9280 global x #Global variable X
9281 puts [format "X=%d, Y=%d" $x $y]
9282 @}
9283 @end example
9284 @section Other Tcl Hacks
9285 @b{Dynamic variable creation}
9286 @example
9287 # Dynamically create a bunch of variables.
9288 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
9289 # Create var name
9290 set vn [format "BIT%d" $x]
9291 # Make it a global
9292 global $vn
9293 # Set it.
9294 set $vn [expr (1 << $x)]
9295 @}
9296 @end example
9297 @b{Dynamic proc/command creation}
9298 @example
9299 # One "X" function - 5 uart functions.
9300 foreach who @{A B C D E@}
9301 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
9302 @}
9303 @end example
9304
9305 @include fdl.texi
9306
9307 @node OpenOCD Concept Index
9308 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
9309 @comment case issue with ``Index.html'' and ``index.html''
9310 @comment Occurs when creating ``--html --no-split'' output
9311 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
9312 @unnumbered OpenOCD Concept Index
9313
9314 @printindex cp
9315
9316 @node Command and Driver Index
9317 @unnumbered Command and Driver Index
9318 @printindex fn
9319
9320 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)