1b6d06302830d9d2200ac36616a010d9bc3b1b4a
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008-2010 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @item Copyright @copyright{} 2009-2010 David Brownell
27 @end itemize
28
29 @quotation
30 Permission is granted to copy, distribute and/or modify this document
31 under the terms of the GNU Free Documentation License, Version 1.2 or
32 any later version published by the Free Software Foundation; with no
33 Invariant Sections, no Front-Cover Texts, and no Back-Cover Texts. A
34 copy of the license is included in the section entitled ``GNU Free
35 Documentation License''.
36 @end quotation
37 @end copying
38
39 @titlepage
40 @titlefont{@emph{Open On-Chip Debugger:}}
41 @sp 1
42 @title OpenOCD User's Guide
43 @subtitle for release @value{VERSION}
44 @subtitle @value{UPDATED}
45
46 @page
47 @vskip 0pt plus 1filll
48 @insertcopying
49 @end titlepage
50
51 @summarycontents
52 @contents
53
54 @ifnottex
55 @node Top
56 @top OpenOCD User's Guide
57
58 @insertcopying
59 @end ifnottex
60
61 @menu
62 * About:: About OpenOCD
63 * Developers:: OpenOCD Developer Resources
64 * Debug Adapter Hardware:: Debug Adapter Hardware
65 * About Jim-Tcl:: About Jim-Tcl
66 * Running:: Running OpenOCD
67 * OpenOCD Project Setup:: OpenOCD Project Setup
68 * Config File Guidelines:: Config File Guidelines
69 * Server Configuration:: Server Configuration
70 * Debug Adapter Configuration:: Debug Adapter Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * Flash Programming:: Flash Programming
76 * PLD/FPGA Commands:: PLD/FPGA Commands
77 * General Commands:: General Commands
78 * Architecture and Core Commands:: Architecture and Core Commands
79 * JTAG Commands:: JTAG Commands
80 * Boundary Scan Commands:: Boundary Scan Commands
81 * Utility Commands:: Utility Commands
82 * GDB and OpenOCD:: Using GDB and OpenOCD
83 * Tcl Scripting API:: Tcl Scripting API
84 * FAQ:: Frequently Asked Questions
85 * Tcl Crash Course:: Tcl Crash Course
86 * License:: GNU Free Documentation License
87
88 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
89 @comment case issue with ``Index.html'' and ``index.html''
90 @comment Occurs when creating ``--html --no-split'' output
91 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
92 * OpenOCD Concept Index:: Concept Index
93 * Command and Driver Index:: Command and Driver Index
94 @end menu
95
96 @node About
97 @unnumbered About
98 @cindex about
99
100 OpenOCD was created by Dominic Rath as part of a 2005 diploma thesis written
101 at the University of Applied Sciences Augsburg (@uref{http://www.hs-augsburg.de}).
102 Since that time, the project has grown into an active open-source project,
103 supported by a diverse community of software and hardware developers from
104 around the world.
105
106 @section What is OpenOCD?
107 @cindex TAP
108 @cindex JTAG
109
110 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
111 in-system programming and boundary-scan testing for embedded target
112 devices.
113
114 It does so with the assistance of a @dfn{debug adapter}, which is
115 a small hardware module which helps provide the right kind of
116 electrical signaling to the target being debugged. These are
117 required since the debug host (on which OpenOCD runs) won't
118 usually have native support for such signaling, or the connector
119 needed to hook up to the target.
120
121 Such debug adapters support one or more @dfn{transport} protocols,
122 each of which involves different electrical signaling (and uses
123 different messaging protocols on top of that signaling). There
124 are many types of debug adapter, and little uniformity in what
125 they are called. (There are also product naming differences.)
126
127 These adapters are sometimes packaged as discrete dongles, which
128 may generically be called @dfn{hardware interface dongles}.
129 Some development boards also integrate them directly, which may
130 let the development board connect directly to the debug
131 host over USB (and sometimes also to power it over USB).
132
133 For example, a @dfn{JTAG Adapter} supports JTAG
134 signaling, and is used to communicate
135 with JTAG (IEEE 1149.1) compliant TAPs on your target board.
136 A @dfn{TAP} is a ``Test Access Port'', a module which processes
137 special instructions and data. TAPs are daisy-chained within and
138 between chips and boards. JTAG supports debugging and boundary
139 scan operations.
140
141 There are also @dfn{SWD Adapters} that support Serial Wire Debug (SWD)
142 signaling to communicate with some newer ARM cores, as well as debug
143 adapters which support both JTAG and SWD transports. SWD supports only
144 debugging, whereas JTAG also supports boundary scan operations.
145
146 For some chips, there are also @dfn{Programming Adapters} supporting
147 special transports used only to write code to flash memory, without
148 support for on-chip debugging or boundary scan.
149 (At this writing, OpenOCD does not support such non-debug adapters.)
150
151
152 @b{Dongles:} OpenOCD currently supports many types of hardware dongles:
153 USB-based, parallel port-based, and other standalone boxes that run
154 OpenOCD internally. @xref{Debug Adapter Hardware}.
155
156 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
157 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x), Cortex-M3
158 (Stellaris LM3, STMicroelectronics STM32 and Energy Micro EFM32) and
159 Intel Quark (x10xx) based cores to be debugged via the GDB protocol.
160
161 @b{Flash Programming:} Flash writing is supported for external
162 CFI-compatible NOR flashes (Intel and AMD/Spansion command set) and several
163 internal flashes (LPC1700, LPC1800, LPC2000, LPC4300, AT91SAM7, AT91SAM3U,
164 STR7x, STR9x, LM3, STM32x and EFM32). Preliminary support for various NAND flash
165 controllers (LPC3180, Orion, S3C24xx, more) is included.
166
167 @section OpenOCD Web Site
168
169 The OpenOCD web site provides the latest public news from the community:
170
171 @uref{http://openocd.org/}
172
173 @section Latest User's Guide:
174
175 The user's guide you are now reading may not be the latest one
176 available. A version for more recent code may be available.
177 Its HTML form is published regularly at:
178
179 @uref{http://openocd.org/doc/html/index.html}
180
181 PDF form is likewise published at:
182
183 @uref{http://openocd.org/doc/pdf/openocd.pdf}
184
185 @section OpenOCD User's Forum
186
187 There is an OpenOCD forum (phpBB) hosted by SparkFun,
188 which might be helpful to you. Note that if you want
189 anything to come to the attention of developers, you
190 should post it to the OpenOCD Developer Mailing List
191 instead of this forum.
192
193 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
194
195 @section OpenOCD User's Mailing List
196
197 The OpenOCD User Mailing List provides the primary means of
198 communication between users:
199
200 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-user}
201
202 @section OpenOCD IRC
203
204 Support can also be found on irc:
205 @uref{irc://irc.libera.chat/openocd}
206
207 @node Developers
208 @chapter OpenOCD Developer Resources
209 @cindex developers
210
211 If you are interested in improving the state of OpenOCD's debugging and
212 testing support, new contributions will be welcome. Motivated developers
213 can produce new target, flash or interface drivers, improve the
214 documentation, as well as more conventional bug fixes and enhancements.
215
216 The resources in this chapter are available for developers wishing to explore
217 or expand the OpenOCD source code.
218
219 @section OpenOCD Git Repository
220
221 During the 0.3.x release cycle, OpenOCD switched from Subversion to
222 a Git repository hosted at SourceForge. The repository URL is:
223
224 @uref{git://git.code.sf.net/p/openocd/code}
225
226 or via http
227
228 @uref{http://git.code.sf.net/p/openocd/code}
229
230 You may prefer to use a mirror and the HTTP protocol:
231
232 @uref{http://repo.or.cz/r/openocd.git}
233
234 With standard Git tools, use @command{git clone} to initialize
235 a local repository, and @command{git pull} to update it.
236 There are also gitweb pages letting you browse the repository
237 with a web browser, or download arbitrary snapshots without
238 needing a Git client:
239
240 @uref{http://repo.or.cz/w/openocd.git}
241
242 The @file{README} file contains the instructions for building the project
243 from the repository or a snapshot.
244
245 Developers that want to contribute patches to the OpenOCD system are
246 @b{strongly} encouraged to work against mainline.
247 Patches created against older versions may require additional
248 work from their submitter in order to be updated for newer releases.
249
250 @section Doxygen Developer Manual
251
252 During the 0.2.x release cycle, the OpenOCD project began
253 providing a Doxygen reference manual. This document contains more
254 technical information about the software internals, development
255 processes, and similar documentation:
256
257 @uref{http://openocd.org/doc/doxygen/html/index.html}
258
259 This document is a work-in-progress, but contributions would be welcome
260 to fill in the gaps. All of the source files are provided in-tree,
261 listed in the Doxyfile configuration at the top of the source tree.
262
263 @section Gerrit Review System
264
265 All changes in the OpenOCD Git repository go through the web-based Gerrit
266 Code Review System:
267
268 @uref{https://review.openocd.org/}
269
270 After a one-time registration and repository setup, anyone can push commits
271 from their local Git repository directly into Gerrit.
272 All users and developers are encouraged to review, test, discuss and vote
273 for changes in Gerrit. The feedback provides the basis for a maintainer to
274 eventually submit the change to the main Git repository.
275
276 The @file{HACKING} file, also available as the Patch Guide in the Doxygen
277 Developer Manual, contains basic information about how to connect a
278 repository to Gerrit, prepare and push patches. Patch authors are expected to
279 maintain their changes while they're in Gerrit, respond to feedback and if
280 necessary rework and push improved versions of the change.
281
282 @section OpenOCD Developer Mailing List
283
284 The OpenOCD Developer Mailing List provides the primary means of
285 communication between developers:
286
287 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-devel}
288
289 @section OpenOCD Bug Tracker
290
291 The OpenOCD Bug Tracker is hosted on SourceForge:
292
293 @uref{http://bugs.openocd.org/}
294
295
296 @node Debug Adapter Hardware
297 @chapter Debug Adapter Hardware
298 @cindex dongles
299 @cindex FTDI
300 @cindex wiggler
301 @cindex printer port
302 @cindex USB Adapter
303 @cindex RTCK
304
305 Defined: @b{dongle}: A small device that plugs into a computer and serves as
306 an adapter .... [snip]
307
308 In the OpenOCD case, this generally refers to @b{a small adapter} that
309 attaches to your computer via USB or the parallel port.
310
311
312 @section Choosing a Dongle
313
314 There are several things you should keep in mind when choosing a dongle.
315
316 @enumerate
317 @item @b{Transport} Does it support the kind of communication that you need?
318 OpenOCD focuses mostly on JTAG. Your version may also support
319 other ways to communicate with target devices.
320 @item @b{Voltage} What voltage is your target - 1.8, 2.8, 3.3, or 5V?
321 Does your dongle support it? You might need a level converter.
322 @item @b{Pinout} What pinout does your target board use?
323 Does your dongle support it? You may be able to use jumper
324 wires, or an "octopus" connector, to convert pinouts.
325 @item @b{Connection} Does your computer have the USB, parallel, or
326 Ethernet port needed?
327 @item @b{RTCK} Do you expect to use it with ARM chips and boards with
328 RTCK support (also known as ``adaptive clocking'')?
329 @end enumerate
330
331 @section USB FT2232 Based
332
333 There are many USB JTAG dongles on the market, many of them based
334 on a chip from ``Future Technology Devices International'' (FTDI)
335 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
336 See: @url{http://www.ftdichip.com} for more information.
337 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
338 chips started to become available in JTAG adapters. Around 2012, a new
339 variant appeared - FT232H - this is a single-channel version of FT2232H.
340 (Adapters using those high speed FT2232H or FT232H chips may support adaptive
341 clocking.)
342
343 The FT2232 chips are flexible enough to support some other
344 transport options, such as SWD or the SPI variants used to
345 program some chips. They have two communications channels,
346 and one can be used for a UART adapter at the same time the
347 other one is used to provide a debug adapter.
348
349 Also, some development boards integrate an FT2232 chip to serve as
350 a built-in low-cost debug adapter and USB-to-serial solution.
351
352 @itemize @bullet
353 @item @b{usbjtag}
354 @* Link @url{http://elk.informatik.fh-augsburg.de/hhweb/doc/openocd/usbjtag/usbjtag.html}
355 @item @b{jtagkey}
356 @* See: @url{http://www.amontec.com/jtagkey.shtml}
357 @item @b{jtagkey2}
358 @* See: @url{http://www.amontec.com/jtagkey2.shtml}
359 @item @b{oocdlink}
360 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
361 @item @b{signalyzer}
362 @* See: @url{http://www.signalyzer.com}
363 @item @b{Stellaris Eval Boards}
364 @* See: @url{http://www.ti.com} - The Stellaris eval boards
365 bundle FT2232-based JTAG and SWD support, which can be used to debug
366 the Stellaris chips. Using separate JTAG adapters is optional.
367 These boards can also be used in a "pass through" mode as JTAG adapters
368 to other target boards, disabling the Stellaris chip.
369 @item @b{TI/Luminary ICDI}
370 @* See: @url{http://www.ti.com} - TI/Luminary In-Circuit Debug
371 Interface (ICDI) Boards are included in Stellaris LM3S9B9x
372 Evaluation Kits. Like the non-detachable FT2232 support on the other
373 Stellaris eval boards, they can be used to debug other target boards.
374 @item @b{olimex-jtag}
375 @* See: @url{http://www.olimex.com}
376 @item @b{Flyswatter/Flyswatter2}
377 @* See: @url{http://www.tincantools.com}
378 @item @b{turtelizer2}
379 @* See:
380 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
381 @url{http://www.ethernut.de}
382 @item @b{comstick}
383 @* Link: @url{http://www.hitex.com/index.php?id=383}
384 @item @b{stm32stick}
385 @* Link @url{http://www.hitex.com/stm32-stick}
386 @item @b{axm0432_jtag}
387 @* Axiom AXM-0432 Link @url{http://www.axman.com} - NOTE: This JTAG does not appear
388 to be available anymore as of April 2012.
389 @item @b{cortino}
390 @* Link @url{http://www.hitex.com/index.php?id=cortino}
391 @item @b{dlp-usb1232h}
392 @* Link @url{http://www.dlpdesign.com/usb/usb1232h.shtml}
393 @item @b{digilent-hs1}
394 @* Link @url{http://www.digilentinc.com/Products/Detail.cfm?Prod=JTAG-HS1}
395 @item @b{opendous}
396 @* Link @url{http://code.google.com/p/opendous/wiki/JTAG} FT2232H-based
397 (OpenHardware).
398 @item @b{JTAG-lock-pick Tiny 2}
399 @* Link @url{http://www.distortec.com/jtag-lock-pick-tiny-2} FT232H-based
400
401 @item @b{GW16042}
402 @* Link: @url{http://shop.gateworks.com/index.php?route=product/product&path=70_80&product_id=64}
403 FT2232H-based
404
405 @end itemize
406 @section USB-JTAG / Altera USB-Blaster compatibles
407
408 These devices also show up as FTDI devices, but are not
409 protocol-compatible with the FT2232 devices. They are, however,
410 protocol-compatible among themselves. USB-JTAG devices typically consist
411 of a FT245 followed by a CPLD that understands a particular protocol,
412 or emulates this protocol using some other hardware.
413
414 They may appear under different USB VID/PID depending on the particular
415 product. The driver can be configured to search for any VID/PID pair
416 (see the section on driver commands).
417
418 @itemize
419 @item @b{USB-JTAG} Kolja Waschk's USB Blaster-compatible adapter
420 @* Link: @url{http://ixo-jtag.sourceforge.net/}
421 @item @b{Altera USB-Blaster}
422 @* Link: @url{http://www.altera.com/literature/ug/ug_usb_blstr.pdf}
423 @end itemize
424
425 @section USB J-Link based
426 There are several OEM versions of the SEGGER @b{J-Link} adapter. It is
427 an example of a microcontroller based JTAG adapter, it uses an
428 AT91SAM764 internally.
429
430 @itemize @bullet
431 @item @b{SEGGER J-Link}
432 @* Link: @url{http://www.segger.com/jlink.html}
433 @item @b{Atmel SAM-ICE} (Only works with Atmel chips!)
434 @* Link: @url{http://www.atmel.com/tools/atmelsam-ice.aspx}
435 @item @b{IAR J-Link}
436 @end itemize
437
438 @section USB RLINK based
439 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer,
440 permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for
441 SWD and not JTAG, thus not supported.
442
443 @itemize @bullet
444 @item @b{Raisonance RLink}
445 @* Link: @url{http://www.mcu-raisonance.com/~rlink-debugger-programmer__@/microcontrollers__tool~tool__T018:4cn9ziz4bnx6.html}
446 @item @b{STM32 Primer}
447 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
448 @item @b{STM32 Primer2}
449 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
450 @end itemize
451
452 @section USB ST-LINK based
453 STMicroelectronics has an adapter called @b{ST-LINK}.
454 They only work with STMicroelectronics chips, notably STM32 and STM8.
455
456 @itemize @bullet
457 @item @b{ST-LINK}
458 @* This is available standalone and as part of some kits, eg. STM32VLDISCOVERY.
459 @* Link: @url{http://www.st.com/internet/evalboard/product/219866.jsp}
460 @item @b{ST-LINK/V2}
461 @* This is available standalone and as part of some kits, eg. STM32F4DISCOVERY.
462 @* Link: @url{http://www.st.com/internet/evalboard/product/251168.jsp}
463 @item @b{STLINK-V3}
464 @* This is available standalone and as part of some kits.
465 @* Link: @url{http://www.st.com/stlink-v3}
466 @end itemize
467
468 For info the original ST-LINK enumerates using the mass storage usb class; however,
469 its implementation is completely broken. The result is this causes issues under Linux.
470 The simplest solution is to get Linux to ignore the ST-LINK using one of the following methods:
471 @itemize @bullet
472 @item modprobe -r usb-storage && modprobe usb-storage quirks=483:3744:i
473 @item add "options usb-storage quirks=483:3744:i" to /etc/modprobe.conf
474 @end itemize
475
476 @section USB TI/Stellaris ICDI based
477 Texas Instruments has an adapter called @b{ICDI}.
478 It is not to be confused with the FTDI based adapters that were originally fitted to their
479 evaluation boards. This is the adapter fitted to the Stellaris LaunchPad.
480
481 @section USB Nuvoton Nu-Link
482 Nuvoton has an adapter called @b{Nu-Link}.
483 It is available either as stand-alone dongle and embedded on development boards.
484 It supports SWD, serial port bridge and mass storage for firmware update.
485 Both Nu-Link v1 and v2 are supported.
486
487 @section USB CMSIS-DAP based
488 ARM has released a interface standard called CMSIS-DAP that simplifies connecting
489 debuggers to ARM Cortex based targets @url{http://www.keil.com/support/man/docs/dapdebug/dapdebug_introduction.htm}.
490
491 @section USB Other
492 @itemize @bullet
493 @item @b{USBprog}
494 @* Link: @url{http://shop.embedded-projects.net/} - which uses an Atmel MEGA32 and a UBN9604
495
496 @item @b{USB - Presto}
497 @* Link: @url{http://tools.asix.net/prg_presto.htm}
498
499 @item @b{Versaloon-Link}
500 @* Link: @url{http://www.versaloon.com}
501
502 @item @b{ARM-JTAG-EW}
503 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
504
505 @item @b{Buspirate}
506 @* Link: @url{http://dangerousprototypes.com/bus-pirate-manual/}
507
508 @item @b{opendous}
509 @* Link: @url{http://code.google.com/p/opendous-jtag/} - which uses an AT90USB162
510
511 @item @b{estick}
512 @* Link: @url{http://code.google.com/p/estick-jtag/}
513
514 @item @b{Keil ULINK v1}
515 @* Link: @url{http://www.keil.com/ulink1/}
516
517 @item @b{TI XDS110 Debug Probe}
518 @* Link: @url{https://software-dl.ti.com/ccs/esd/documents/xdsdebugprobes/emu_xds110.html}
519 @* Link: @url{https://software-dl.ti.com/ccs/esd/documents/xdsdebugprobes/emu_xds_software_package_download.html#xds110-support-utilities}
520 @end itemize
521
522 @section IBM PC Parallel Printer Port Based
523
524 The two well-known ``JTAG Parallel Ports'' cables are the Xilinx DLC5
525 and the Macraigor Wiggler. There are many clones and variations of
526 these on the market.
527
528 Note that parallel ports are becoming much less common, so if you
529 have the choice you should probably avoid these adapters in favor
530 of USB-based ones.
531
532 @itemize @bullet
533
534 @item @b{Wiggler} - There are many clones of this.
535 @* Link: @url{http://www.macraigor.com/wiggler.htm}
536
537 @item @b{DLC5} - From XILINX - There are many clones of this
538 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
539 produced, PDF schematics are easily found and it is easy to make.
540
541 @item @b{Amontec - JTAG Accelerator}
542 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
543
544 @item @b{Wiggler2}
545 @* Link: @url{http://www.ccac.rwth-aachen.de/~michaels/index.php/hardware/armjtag}
546
547 @item @b{Wiggler_ntrst_inverted}
548 @* Yet another variation - See the source code, src/jtag/parport.c
549
550 @item @b{old_amt_wiggler}
551 @* Unknown - probably not on the market today
552
553 @item @b{arm-jtag}
554 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
555
556 @item @b{chameleon}
557 @* Link: @url{http://www.amontec.com/chameleon.shtml}
558
559 @item @b{Triton}
560 @* Unknown.
561
562 @item @b{Lattice}
563 @* ispDownload from Lattice Semiconductor
564 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
565
566 @item @b{flashlink}
567 @* From STMicroelectronics;
568 @* Link: @url{http://www.st.com/internet/com/TECHNICAL_RESOURCES/TECHNICAL_LITERATURE/DATA_BRIEF/DM00039500.pdf}
569
570 @end itemize
571
572 @section Other...
573 @itemize @bullet
574
575 @item @b{ep93xx}
576 @* An EP93xx based Linux machine using the GPIO pins directly.
577
578 @item @b{at91rm9200}
579 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
580
581 @item @b{bcm2835gpio}
582 @* A BCM2835-based board (e.g. Raspberry Pi) using the GPIO pins of the expansion header.
583
584 @item @b{imx_gpio}
585 @* A NXP i.MX-based board (e.g. Wandboard) using the GPIO pins (should work on any i.MX processor).
586
587 @item @b{jtag_vpi}
588 @* A JTAG driver acting as a client for the JTAG VPI server interface.
589 @* Link: @url{http://github.com/fjullien/jtag_vpi}
590
591 @item @b{vdebug}
592 @* A driver for Cadence virtual Debug Interface to emulated or simulated targets.
593 It implements a client connecting to the vdebug server, which in turn communicates
594 with the emulated or simulated RTL model through a transactor. The current version
595 supports only JTAG as a transport, but other virtual transports, like DAP are planned.
596
597 @item @b{jtag_dpi}
598 @* A JTAG driver acting as a client for the SystemVerilog Direct Programming
599 Interface (DPI) for JTAG devices. DPI allows OpenOCD to connect to the JTAG
600 interface of a hardware model written in SystemVerilog, for example, on an
601 emulation model of target hardware.
602
603 @item @b{xlnx_pcie_xvc}
604 @* A JTAG driver exposing Xilinx Virtual Cable over PCI Express to OpenOCD as JTAG/SWD interface.
605
606 @item @b{linuxgpiod}
607 @* A bitbang JTAG driver using Linux GPIO through library libgpiod.
608
609 @item @b{sysfsgpio}
610 @* A bitbang JTAG driver using Linux legacy sysfs GPIO.
611 This is deprecated from Linux v5.3; prefer using @b{linuxgpiod}.
612
613 @end itemize
614
615 @node About Jim-Tcl
616 @chapter About Jim-Tcl
617 @cindex Jim-Tcl
618 @cindex tcl
619
620 OpenOCD uses a small ``Tcl Interpreter'' known as Jim-Tcl.
621 This programming language provides a simple and extensible
622 command interpreter.
623
624 All commands presented in this Guide are extensions to Jim-Tcl.
625 You can use them as simple commands, without needing to learn
626 much of anything about Tcl.
627 Alternatively, you can write Tcl programs with them.
628
629 You can learn more about Jim at its website, @url{http://jim.tcl.tk}.
630 There is an active and responsive community, get on the mailing list
631 if you have any questions. Jim-Tcl maintainers also lurk on the
632 OpenOCD mailing list.
633
634 @itemize @bullet
635 @item @b{Jim vs. Tcl}
636 @* Jim-Tcl is a stripped down version of the well known Tcl language,
637 which can be found here: @url{http://www.tcl.tk}. Jim-Tcl has far
638 fewer features. Jim-Tcl is several dozens of .C files and .H files and
639 implements the basic Tcl command set. In contrast: Tcl 8.6 is a
640 4.2 MB .zip file containing 1540 files.
641
642 @item @b{Missing Features}
643 @* Our practice has been: Add/clone the real Tcl feature if/when
644 needed. We welcome Jim-Tcl improvements, not bloat. Also there
645 are a large number of optional Jim-Tcl features that are not
646 enabled in OpenOCD.
647
648 @item @b{Scripts}
649 @* OpenOCD configuration scripts are Jim-Tcl Scripts. OpenOCD's
650 command interpreter today is a mixture of (newer)
651 Jim-Tcl commands, and the (older) original command interpreter.
652
653 @item @b{Commands}
654 @* At the OpenOCD telnet command line (or via the GDB monitor command) one
655 can type a Tcl for() loop, set variables, etc.
656 Some of the commands documented in this guide are implemented
657 as Tcl scripts, from a @file{startup.tcl} file internal to the server.
658
659 @item @b{Historical Note}
660 @* Jim-Tcl was introduced to OpenOCD in spring 2008. Fall 2010,
661 before OpenOCD 0.5 release, OpenOCD switched to using Jim-Tcl
662 as a Git submodule, which greatly simplified upgrading Jim-Tcl
663 to benefit from new features and bugfixes in Jim-Tcl.
664
665 @item @b{Need a crash course in Tcl?}
666 @*@xref{Tcl Crash Course}.
667 @end itemize
668
669 @node Running
670 @chapter Running
671 @cindex command line options
672 @cindex logfile
673 @cindex directory search
674
675 Properly installing OpenOCD sets up your operating system to grant it access
676 to the debug adapters. On Linux, this usually involves installing a file
677 in @file{/etc/udev/rules.d,} so OpenOCD has permissions. An example rules file
678 that works for many common adapters is shipped with OpenOCD in the
679 @file{contrib} directory. MS-Windows needs
680 complex and confusing driver configuration for every peripheral. Such issues
681 are unique to each operating system, and are not detailed in this User's Guide.
682
683 Then later you will invoke the OpenOCD server, with various options to
684 tell it how each debug session should work.
685 The @option{--help} option shows:
686 @verbatim
687 bash$ openocd --help
688
689 --help | -h display this help
690 --version | -v display OpenOCD version
691 --file | -f use configuration file <name>
692 --search | -s dir to search for config files and scripts
693 --debug | -d set debug level to 3
694 | -d<n> set debug level to <level>
695 --log_output | -l redirect log output to file <name>
696 --command | -c run <command>
697 @end verbatim
698
699 If you don't give any @option{-f} or @option{-c} options,
700 OpenOCD tries to read the configuration file @file{openocd.cfg}.
701 To specify one or more different
702 configuration files, use @option{-f} options. For example:
703
704 @example
705 openocd -f config1.cfg -f config2.cfg -f config3.cfg
706 @end example
707
708 Configuration files and scripts are searched for in
709 @enumerate
710 @item the current directory,
711 @item any search dir specified on the command line using the @option{-s} option,
712 @item any search dir specified using the @command{add_script_search_dir} command,
713 @item a directory in the @env{OPENOCD_SCRIPTS} environment variable (if set),
714 @item @file{%APPDATA%/OpenOCD} (only on Windows),
715 @item @file{$HOME/Library/Preferences/org.openocd} (only on Darwin),
716 @item @file{$XDG_CONFIG_HOME/openocd} (@env{$XDG_CONFIG_HOME} defaults to @file{$HOME/.config}),
717 @item @file{$HOME/.openocd},
718 @item the site wide script library @file{$pkgdatadir/site} and
719 @item the OpenOCD-supplied script library @file{$pkgdatadir/scripts}.
720 @end enumerate
721 The first found file with a matching file name will be used.
722
723 @quotation Note
724 Don't try to use configuration script names or paths which
725 include the "#" character. That character begins Tcl comments.
726 @end quotation
727
728 @section Simple setup, no customization
729
730 In the best case, you can use two scripts from one of the script
731 libraries, hook up your JTAG adapter, and start the server ... and
732 your JTAG setup will just work "out of the box". Always try to
733 start by reusing those scripts, but assume you'll need more
734 customization even if this works. @xref{OpenOCD Project Setup}.
735
736 If you find a script for your JTAG adapter, and for your board or
737 target, you may be able to hook up your JTAG adapter then start
738 the server with some variation of one of the following:
739
740 @example
741 openocd -f interface/ADAPTER.cfg -f board/MYBOARD.cfg
742 openocd -f interface/ftdi/ADAPTER.cfg -f board/MYBOARD.cfg
743 @end example
744
745 You might also need to configure which reset signals are present,
746 using @option{-c 'reset_config trst_and_srst'} or something similar.
747 If all goes well you'll see output something like
748
749 @example
750 Open On-Chip Debugger 0.4.0 (2010-01-14-15:06)
751 For bug reports, read
752 http://openocd.org/doc/doxygen/bugs.html
753 Info : JTAG tap: lm3s.cpu tap/device found: 0x3ba00477
754 (mfg: 0x23b, part: 0xba00, ver: 0x3)
755 @end example
756
757 Seeing that "tap/device found" message, and no warnings, means
758 the JTAG communication is working. That's a key milestone, but
759 you'll probably need more project-specific setup.
760
761 @section What OpenOCD does as it starts
762
763 OpenOCD starts by processing the configuration commands provided
764 on the command line or, if there were no @option{-c command} or
765 @option{-f file.cfg} options given, in @file{openocd.cfg}.
766 @xref{configurationstage,,Configuration Stage}.
767 At the end of the configuration stage it verifies the JTAG scan
768 chain defined using those commands; your configuration should
769 ensure that this always succeeds.
770 Normally, OpenOCD then starts running as a server.
771 Alternatively, commands may be used to terminate the configuration
772 stage early, perform work (such as updating some flash memory),
773 and then shut down without acting as a server.
774
775 Once OpenOCD starts running as a server, it waits for connections from
776 clients (Telnet, GDB, RPC) and processes the commands issued through
777 those channels.
778
779 If you are having problems, you can enable internal debug messages via
780 the @option{-d} option.
781
782 Also it is possible to interleave Jim-Tcl commands w/config scripts using the
783 @option{-c} command line switch.
784
785 To enable debug output (when reporting problems or working on OpenOCD
786 itself), use the @option{-d} command line switch. This sets the
787 @option{debug_level} to "3", outputting the most information,
788 including debug messages. The default setting is "2", outputting only
789 informational messages, warnings and errors. You can also change this
790 setting from within a telnet or gdb session using @command{debug_level<n>}
791 (@pxref{debuglevel,,debug_level}).
792
793 You can redirect all output from the server to a file using the
794 @option{-l <logfile>} switch.
795
796 Note! OpenOCD will launch the GDB & telnet server even if it can not
797 establish a connection with the target. In general, it is possible for
798 the JTAG controller to be unresponsive until the target is set up
799 correctly via e.g. GDB monitor commands in a GDB init script.
800
801 @node OpenOCD Project Setup
802 @chapter OpenOCD Project Setup
803
804 To use OpenOCD with your development projects, you need to do more than
805 just connect the JTAG adapter hardware (dongle) to your development board
806 and start the OpenOCD server.
807 You also need to configure your OpenOCD server so that it knows
808 about your adapter and board, and helps your work.
809 You may also want to connect OpenOCD to GDB, possibly
810 using Eclipse or some other GUI.
811
812 @section Hooking up the JTAG Adapter
813
814 Today's most common case is a dongle with a JTAG cable on one side
815 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
816 and a USB cable on the other.
817 Instead of USB, some dongles use Ethernet;
818 older ones may use a PC parallel port, or even a serial port.
819
820 @enumerate
821 @item @emph{Start with power to your target board turned off},
822 and nothing connected to your JTAG adapter.
823 If you're particularly paranoid, unplug power to the board.
824 It's important to have the ground signal properly set up,
825 unless you are using a JTAG adapter which provides
826 galvanic isolation between the target board and the
827 debugging host.
828
829 @item @emph{Be sure it's the right kind of JTAG connector.}
830 If your dongle has a 20-pin ARM connector, you need some kind
831 of adapter (or octopus, see below) to hook it up to
832 boards using 14-pin or 10-pin connectors ... or to 20-pin
833 connectors which don't use ARM's pinout.
834
835 In the same vein, make sure the voltage levels are compatible.
836 Not all JTAG adapters have the level shifters needed to work
837 with 1.2 Volt boards.
838
839 @item @emph{Be certain the cable is properly oriented} or you might
840 damage your board. In most cases there are only two possible
841 ways to connect the cable.
842 Connect the JTAG cable from your adapter to the board.
843 Be sure it's firmly connected.
844
845 In the best case, the connector is keyed to physically
846 prevent you from inserting it wrong.
847 This is most often done using a slot on the board's male connector
848 housing, which must match a key on the JTAG cable's female connector.
849 If there's no housing, then you must look carefully and
850 make sure pin 1 on the cable hooks up to pin 1 on the board.
851 Ribbon cables are frequently all grey except for a wire on one
852 edge, which is red. The red wire is pin 1.
853
854 Sometimes dongles provide cables where one end is an ``octopus'' of
855 color coded single-wire connectors, instead of a connector block.
856 These are great when converting from one JTAG pinout to another,
857 but are tedious to set up.
858 Use these with connector pinout diagrams to help you match up the
859 adapter signals to the right board pins.
860
861 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
862 A USB, parallel, or serial port connector will go to the host which
863 you are using to run OpenOCD.
864 For Ethernet, consult the documentation and your network administrator.
865
866 For USB-based JTAG adapters you have an easy sanity check at this point:
867 does the host operating system see the JTAG adapter? If you're running
868 Linux, try the @command{lsusb} command. If that host is an
869 MS-Windows host, you'll need to install a driver before OpenOCD works.
870
871 @item @emph{Connect the adapter's power supply, if needed.}
872 This step is primarily for non-USB adapters,
873 but sometimes USB adapters need extra power.
874
875 @item @emph{Power up the target board.}
876 Unless you just let the magic smoke escape,
877 you're now ready to set up the OpenOCD server
878 so you can use JTAG to work with that board.
879
880 @end enumerate
881
882 Talk with the OpenOCD server using
883 telnet (@code{telnet localhost 4444} on many systems) or GDB.
884 @xref{GDB and OpenOCD}.
885
886 @section Project Directory
887
888 There are many ways you can configure OpenOCD and start it up.
889
890 A simple way to organize them all involves keeping a
891 single directory for your work with a given board.
892 When you start OpenOCD from that directory,
893 it searches there first for configuration files, scripts,
894 files accessed through semihosting,
895 and for code you upload to the target board.
896 It is also the natural place to write files,
897 such as log files and data you download from the board.
898
899 @section Configuration Basics
900
901 There are two basic ways of configuring OpenOCD, and
902 a variety of ways you can mix them.
903 Think of the difference as just being how you start the server:
904
905 @itemize
906 @item Many @option{-f file} or @option{-c command} options on the command line
907 @item No options, but a @dfn{user config file}
908 in the current directory named @file{openocd.cfg}
909 @end itemize
910
911 Here is an example @file{openocd.cfg} file for a setup
912 using a Signalyzer FT2232-based JTAG adapter to talk to
913 a board with an Atmel AT91SAM7X256 microcontroller:
914
915 @example
916 source [find interface/ftdi/signalyzer.cfg]
917
918 # GDB can also flash my flash!
919 gdb_memory_map enable
920 gdb_flash_program enable
921
922 source [find target/sam7x256.cfg]
923 @end example
924
925 Here is the command line equivalent of that configuration:
926
927 @example
928 openocd -f interface/ftdi/signalyzer.cfg \
929 -c "gdb_memory_map enable" \
930 -c "gdb_flash_program enable" \
931 -f target/sam7x256.cfg
932 @end example
933
934 You could wrap such long command lines in shell scripts,
935 each supporting a different development task.
936 One might re-flash the board with a specific firmware version.
937 Another might set up a particular debugging or run-time environment.
938
939 @quotation Important
940 At this writing (October 2009) the command line method has
941 problems with how it treats variables.
942 For example, after @option{-c "set VAR value"}, or doing the
943 same in a script, the variable @var{VAR} will have no value
944 that can be tested in a later script.
945 @end quotation
946
947 Here we will focus on the simpler solution: one user config
948 file, including basic configuration plus any TCL procedures
949 to simplify your work.
950
951 @section User Config Files
952 @cindex config file, user
953 @cindex user config file
954 @cindex config file, overview
955
956 A user configuration file ties together all the parts of a project
957 in one place.
958 One of the following will match your situation best:
959
960 @itemize
961 @item Ideally almost everything comes from configuration files
962 provided by someone else.
963 For example, OpenOCD distributes a @file{scripts} directory
964 (probably in @file{/usr/share/openocd/scripts} on Linux).
965 Board and tool vendors can provide these too, as can individual
966 user sites; the @option{-s} command line option lets you say
967 where to find these files. (@xref{Running}.)
968 The AT91SAM7X256 example above works this way.
969
970 Three main types of non-user configuration file each have their
971 own subdirectory in the @file{scripts} directory:
972
973 @enumerate
974 @item @b{interface} -- one for each different debug adapter;
975 @item @b{board} -- one for each different board
976 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
977 @end enumerate
978
979 Best case: include just two files, and they handle everything else.
980 The first is an interface config file.
981 The second is board-specific, and it sets up the JTAG TAPs and
982 their GDB targets (by deferring to some @file{target.cfg} file),
983 declares all flash memory, and leaves you nothing to do except
984 meet your deadline:
985
986 @example
987 source [find interface/olimex-jtag-tiny.cfg]
988 source [find board/csb337.cfg]
989 @end example
990
991 Boards with a single microcontroller often won't need more
992 than the target config file, as in the AT91SAM7X256 example.
993 That's because there is no external memory (flash, DDR RAM), and
994 the board differences are encapsulated by application code.
995
996 @item Maybe you don't know yet what your board looks like to JTAG.
997 Once you know the @file{interface.cfg} file to use, you may
998 need help from OpenOCD to discover what's on the board.
999 Once you find the JTAG TAPs, you can just search for appropriate
1000 target and board
1001 configuration files ... or write your own, from the bottom up.
1002 @xref{autoprobing,,Autoprobing}.
1003
1004 @item You can often reuse some standard config files but
1005 need to write a few new ones, probably a @file{board.cfg} file.
1006 You will be using commands described later in this User's Guide,
1007 and working with the guidelines in the next chapter.
1008
1009 For example, there may be configuration files for your JTAG adapter
1010 and target chip, but you need a new board-specific config file
1011 giving access to your particular flash chips.
1012 Or you might need to write another target chip configuration file
1013 for a new chip built around the Cortex-M3 core.
1014
1015 @quotation Note
1016 When you write new configuration files, please submit
1017 them for inclusion in the next OpenOCD release.
1018 For example, a @file{board/newboard.cfg} file will help the
1019 next users of that board, and a @file{target/newcpu.cfg}
1020 will help support users of any board using that chip.
1021 @end quotation
1022
1023 @item
1024 You may need to write some C code.
1025 It may be as simple as supporting a new FT2232 or parport
1026 based adapter; a bit more involved, like a NAND or NOR flash
1027 controller driver; or a big piece of work like supporting
1028 a new chip architecture.
1029 @end itemize
1030
1031 Reuse the existing config files when you can.
1032 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
1033 You may find a board configuration that's a good example to follow.
1034
1035 When you write config files, separate the reusable parts
1036 (things every user of that interface, chip, or board needs)
1037 from ones specific to your environment and debugging approach.
1038 @itemize
1039
1040 @item
1041 For example, a @code{gdb-attach} event handler that invokes
1042 the @command{reset init} command will interfere with debugging
1043 early boot code, which performs some of the same actions
1044 that the @code{reset-init} event handler does.
1045
1046 @item
1047 Likewise, the @command{arm9 vector_catch} command (or
1048 @cindex vector_catch
1049 its siblings @command{xscale vector_catch}
1050 and @command{cortex_m vector_catch}) can be a time-saver
1051 during some debug sessions, but don't make everyone use that either.
1052 Keep those kinds of debugging aids in your user config file,
1053 along with messaging and tracing setup.
1054 (@xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.)
1055
1056 @item
1057 You might need to override some defaults.
1058 For example, you might need to move, shrink, or back up the target's
1059 work area if your application needs much SRAM.
1060
1061 @item
1062 TCP/IP port configuration is another example of something which
1063 is environment-specific, and should only appear in
1064 a user config file. @xref{tcpipports,,TCP/IP Ports}.
1065 @end itemize
1066
1067 @section Project-Specific Utilities
1068
1069 A few project-specific utility
1070 routines may well speed up your work.
1071 Write them, and keep them in your project's user config file.
1072
1073 For example, if you are making a boot loader work on a
1074 board, it's nice to be able to debug the ``after it's
1075 loaded to RAM'' parts separately from the finicky early
1076 code which sets up the DDR RAM controller and clocks.
1077 A script like this one, or a more GDB-aware sibling,
1078 may help:
1079
1080 @example
1081 proc ramboot @{ @} @{
1082 # Reset, running the target's "reset-init" scripts
1083 # to initialize clocks and the DDR RAM controller.
1084 # Leave the CPU halted.
1085 reset init
1086
1087 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
1088 load_image u-boot.bin 0x20000000
1089
1090 # Start running.
1091 resume 0x20000000
1092 @}
1093 @end example
1094
1095 Then once that code is working you will need to make it
1096 boot from NOR flash; a different utility would help.
1097 Alternatively, some developers write to flash using GDB.
1098 (You might use a similar script if you're working with a flash
1099 based microcontroller application instead of a boot loader.)
1100
1101 @example
1102 proc newboot @{ @} @{
1103 # Reset, leaving the CPU halted. The "reset-init" event
1104 # proc gives faster access to the CPU and to NOR flash;
1105 # "reset halt" would be slower.
1106 reset init
1107
1108 # Write standard version of U-Boot into the first two
1109 # sectors of NOR flash ... the standard version should
1110 # do the same lowlevel init as "reset-init".
1111 flash protect 0 0 1 off
1112 flash erase_sector 0 0 1
1113 flash write_bank 0 u-boot.bin 0x0
1114 flash protect 0 0 1 on
1115
1116 # Reboot from scratch using that new boot loader.
1117 reset run
1118 @}
1119 @end example
1120
1121 You may need more complicated utility procedures when booting
1122 from NAND.
1123 That often involves an extra bootloader stage,
1124 running from on-chip SRAM to perform DDR RAM setup so it can load
1125 the main bootloader code (which won't fit into that SRAM).
1126
1127 Other helper scripts might be used to write production system images,
1128 involving considerably more than just a three stage bootloader.
1129
1130 @section Target Software Changes
1131
1132 Sometimes you may want to make some small changes to the software
1133 you're developing, to help make JTAG debugging work better.
1134 For example, in C or assembly language code you might
1135 use @code{#ifdef JTAG_DEBUG} (or its converse) around code
1136 handling issues like:
1137
1138 @itemize @bullet
1139
1140 @item @b{Watchdog Timers}...
1141 Watchdog timers are typically used to automatically reset systems if
1142 some application task doesn't periodically reset the timer. (The
1143 assumption is that the system has locked up if the task can't run.)
1144 When a JTAG debugger halts the system, that task won't be able to run
1145 and reset the timer ... potentially causing resets in the middle of
1146 your debug sessions.
1147
1148 It's rarely a good idea to disable such watchdogs, since their usage
1149 needs to be debugged just like all other parts of your firmware.
1150 That might however be your only option.
1151
1152 Look instead for chip-specific ways to stop the watchdog from counting
1153 while the system is in a debug halt state. It may be simplest to set
1154 that non-counting mode in your debugger startup scripts. You may however
1155 need a different approach when, for example, a motor could be physically
1156 damaged by firmware remaining inactive in a debug halt state. That might
1157 involve a type of firmware mode where that "non-counting" mode is disabled
1158 at the beginning then re-enabled at the end; a watchdog reset might fire
1159 and complicate the debug session, but hardware (or people) would be
1160 protected.@footnote{Note that many systems support a "monitor mode" debug
1161 that is a somewhat cleaner way to address such issues. You can think of
1162 it as only halting part of the system, maybe just one task,
1163 instead of the whole thing.
1164 At this writing, January 2010, OpenOCD based debugging does not support
1165 monitor mode debug, only "halt mode" debug.}
1166
1167 @item @b{ARM Semihosting}...
1168 @cindex ARM semihosting
1169 When linked with a special runtime library provided with many
1170 toolchains@footnote{See chapter 8 "Semihosting" in
1171 @uref{http://infocenter.arm.com/help/topic/com.arm.doc.dui0203i/DUI0203I_rvct_developer_guide.pdf,
1172 ARM DUI 0203I}, the "RealView Compilation Tools Developer Guide".
1173 The CodeSourcery EABI toolchain also includes a semihosting library.},
1174 your target code can use I/O facilities on the debug host. That library
1175 provides a small set of system calls which are handled by OpenOCD.
1176 It can let the debugger provide your system console and a file system,
1177 helping with early debugging or providing a more capable environment
1178 for sometimes-complex tasks like installing system firmware onto
1179 NAND or SPI flash.
1180
1181 @item @b{ARM Wait-For-Interrupt}...
1182 Many ARM chips synchronize the JTAG clock using the core clock.
1183 Low power states which stop that core clock thus prevent JTAG access.
1184 Idle loops in tasking environments often enter those low power states
1185 via the @code{WFI} instruction (or its coprocessor equivalent, before ARMv7).
1186
1187 You may want to @emph{disable that instruction} in source code,
1188 or otherwise prevent using that state,
1189 to ensure you can get JTAG access at any time.@footnote{As a more
1190 polite alternative, some processors have special debug-oriented
1191 registers which can be used to change various features including
1192 how the low power states are clocked while debugging.
1193 The STM32 DBGMCU_CR register is an example; at the cost of extra
1194 power consumption, JTAG can be used during low power states.}
1195 For example, the OpenOCD @command{halt} command may not
1196 work for an idle processor otherwise.
1197
1198 @item @b{Delay after reset}...
1199 Not all chips have good support for debugger access
1200 right after reset; many LPC2xxx chips have issues here.
1201 Similarly, applications that reconfigure pins used for
1202 JTAG access as they start will also block debugger access.
1203
1204 To work with boards like this, @emph{enable a short delay loop}
1205 the first thing after reset, before "real" startup activities.
1206 For example, one second's delay is usually more than enough
1207 time for a JTAG debugger to attach, so that
1208 early code execution can be debugged
1209 or firmware can be replaced.
1210
1211 @item @b{Debug Communications Channel (DCC)}...
1212 Some processors include mechanisms to send messages over JTAG.
1213 Many ARM cores support these, as do some cores from other vendors.
1214 (OpenOCD may be able to use this DCC internally, speeding up some
1215 operations like writing to memory.)
1216
1217 Your application may want to deliver various debugging messages
1218 over JTAG, by @emph{linking with a small library of code}
1219 provided with OpenOCD and using the utilities there to send
1220 various kinds of message.
1221 @xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.
1222
1223 @end itemize
1224
1225 @section Target Hardware Setup
1226
1227 Chip vendors often provide software development boards which
1228 are highly configurable, so that they can support all options
1229 that product boards may require. @emph{Make sure that any
1230 jumpers or switches match the system configuration you are
1231 working with.}
1232
1233 Common issues include:
1234
1235 @itemize @bullet
1236
1237 @item @b{JTAG setup} ...
1238 Boards may support more than one JTAG configuration.
1239 Examples include jumpers controlling pullups versus pulldowns
1240 on the nTRST and/or nSRST signals, and choice of connectors
1241 (e.g. which of two headers on the base board,
1242 or one from a daughtercard).
1243 For some Texas Instruments boards, you may need to jumper the
1244 EMU0 and EMU1 signals (which OpenOCD won't currently control).
1245
1246 @item @b{Boot Modes} ...
1247 Complex chips often support multiple boot modes, controlled
1248 by external jumpers. Make sure this is set up correctly.
1249 For example many i.MX boards from NXP need to be jumpered
1250 to "ATX mode" to start booting using the on-chip ROM, when
1251 using second stage bootloader code stored in a NAND flash chip.
1252
1253 Such explicit configuration is common, and not limited to
1254 booting from NAND. You might also need to set jumpers to
1255 start booting using code loaded from an MMC/SD card; external
1256 SPI flash; Ethernet, UART, or USB links; NOR flash; OneNAND
1257 flash; some external host; or various other sources.
1258
1259
1260 @item @b{Memory Addressing} ...
1261 Boards which support multiple boot modes may also have jumpers
1262 to configure memory addressing. One board, for example, jumpers
1263 external chipselect 0 (used for booting) to address either
1264 a large SRAM (which must be pre-loaded via JTAG), NOR flash,
1265 or NAND flash. When it's jumpered to address NAND flash, that
1266 board must also be told to start booting from on-chip ROM.
1267
1268 Your @file{board.cfg} file may also need to be told this jumper
1269 configuration, so that it can know whether to declare NOR flash
1270 using @command{flash bank} or instead declare NAND flash with
1271 @command{nand device}; and likewise which probe to perform in
1272 its @code{reset-init} handler.
1273
1274 A closely related issue is bus width. Jumpers might need to
1275 distinguish between 8 bit or 16 bit bus access for the flash
1276 used to start booting.
1277
1278 @item @b{Peripheral Access} ...
1279 Development boards generally provide access to every peripheral
1280 on the chip, sometimes in multiple modes (such as by providing
1281 multiple audio codec chips).
1282 This interacts with software
1283 configuration of pin multiplexing, where for example a
1284 given pin may be routed either to the MMC/SD controller
1285 or the GPIO controller. It also often interacts with
1286 configuration jumpers. One jumper may be used to route
1287 signals to an MMC/SD card slot or an expansion bus (which
1288 might in turn affect booting); others might control which
1289 audio or video codecs are used.
1290
1291 @end itemize
1292
1293 Plus you should of course have @code{reset-init} event handlers
1294 which set up the hardware to match that jumper configuration.
1295 That includes in particular any oscillator or PLL used to clock
1296 the CPU, and any memory controllers needed to access external
1297 memory and peripherals. Without such handlers, you won't be
1298 able to access those resources without working target firmware
1299 which can do that setup ... this can be awkward when you're
1300 trying to debug that target firmware. Even if there's a ROM
1301 bootloader which handles a few issues, it rarely provides full
1302 access to all board-specific capabilities.
1303
1304
1305 @node Config File Guidelines
1306 @chapter Config File Guidelines
1307
1308 This chapter is aimed at any user who needs to write a config file,
1309 including developers and integrators of OpenOCD and any user who
1310 needs to get a new board working smoothly.
1311 It provides guidelines for creating those files.
1312
1313 You should find the following directories under
1314 @t{$(INSTALLDIR)/scripts}, with config files maintained upstream. Use
1315 them as-is where you can; or as models for new files.
1316 @itemize @bullet
1317 @item @file{interface} ...
1318 These are for debug adapters. Files that specify configuration to use
1319 specific JTAG, SWD and other adapters go here.
1320 @item @file{board} ...
1321 Think Circuit Board, PWA, PCB, they go by many names. Board files
1322 contain initialization items that are specific to a board.
1323
1324 They reuse target configuration files, since the same
1325 microprocessor chips are used on many boards,
1326 but support for external parts varies widely. For
1327 example, the SDRAM initialization sequence for the board, or the type
1328 of external flash and what address it uses. Any initialization
1329 sequence to enable that external flash or SDRAM should be found in the
1330 board file. Boards may also contain multiple targets: two CPUs; or
1331 a CPU and an FPGA.
1332 @item @file{target} ...
1333 Think chip. The ``target'' directory represents the JTAG TAPs
1334 on a chip
1335 which OpenOCD should control, not a board. Two common types of targets
1336 are ARM chips and FPGA or CPLD chips.
1337 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
1338 the target config file defines all of them.
1339 @item @emph{more} ... browse for other library files which may be useful.
1340 For example, there are various generic and CPU-specific utilities.
1341 @end itemize
1342
1343 The @file{openocd.cfg} user config
1344 file may override features in any of the above files by
1345 setting variables before sourcing the target file, or by adding
1346 commands specific to their situation.
1347
1348 @section Interface Config Files
1349
1350 The user config file
1351 should be able to source one of these files with a command like this:
1352
1353 @example
1354 source [find interface/FOOBAR.cfg]
1355 @end example
1356
1357 A preconfigured interface file should exist for every debug adapter
1358 in use today with OpenOCD.
1359 That said, perhaps some of these config files
1360 have only been used by the developer who created it.
1361
1362 A separate chapter gives information about how to set these up.
1363 @xref{Debug Adapter Configuration}.
1364 Read the OpenOCD source code (and Developer's Guide)
1365 if you have a new kind of hardware interface
1366 and need to provide a driver for it.
1367
1368 @deffn {Command} {find} 'filename'
1369 Prints full path to @var{filename} according to OpenOCD search rules.
1370 @end deffn
1371
1372 @deffn {Command} {ocd_find} 'filename'
1373 Prints full path to @var{filename} according to OpenOCD search rules. This
1374 is a low level function used by the @command{find}. Usually you want
1375 to use @command{find}, instead.
1376 @end deffn
1377
1378 @section Board Config Files
1379 @cindex config file, board
1380 @cindex board config file
1381
1382 The user config file
1383 should be able to source one of these files with a command like this:
1384
1385 @example
1386 source [find board/FOOBAR.cfg]
1387 @end example
1388
1389 The point of a board config file is to package everything
1390 about a given board that user config files need to know.
1391 In summary the board files should contain (if present)
1392
1393 @enumerate
1394 @item One or more @command{source [find target/...cfg]} statements
1395 @item NOR flash configuration (@pxref{norconfiguration,,NOR Configuration})
1396 @item NAND flash configuration (@pxref{nandconfiguration,,NAND Configuration})
1397 @item Target @code{reset} handlers for SDRAM and I/O configuration
1398 @item JTAG adapter reset configuration (@pxref{Reset Configuration})
1399 @item All things that are not ``inside a chip''
1400 @end enumerate
1401
1402 Generic things inside target chips belong in target config files,
1403 not board config files. So for example a @code{reset-init} event
1404 handler should know board-specific oscillator and PLL parameters,
1405 which it passes to target-specific utility code.
1406
1407 The most complex task of a board config file is creating such a
1408 @code{reset-init} event handler.
1409 Define those handlers last, after you verify the rest of the board
1410 configuration works.
1411
1412 @subsection Communication Between Config files
1413
1414 In addition to target-specific utility code, another way that
1415 board and target config files communicate is by following a
1416 convention on how to use certain variables.
1417
1418 The full Tcl/Tk language supports ``namespaces'', but Jim-Tcl does not.
1419 Thus the rule we follow in OpenOCD is this: Variables that begin with
1420 a leading underscore are temporary in nature, and can be modified and
1421 used at will within a target configuration file.
1422
1423 Complex board config files can do the things like this,
1424 for a board with three chips:
1425
1426 @example
1427 # Chip #1: PXA270 for network side, big endian
1428 set CHIPNAME network
1429 set ENDIAN big
1430 source [find target/pxa270.cfg]
1431 # on return: _TARGETNAME = network.cpu
1432 # other commands can refer to the "network.cpu" target.
1433 $_TARGETNAME configure .... events for this CPU..
1434
1435 # Chip #2: PXA270 for video side, little endian
1436 set CHIPNAME video
1437 set ENDIAN little
1438 source [find target/pxa270.cfg]
1439 # on return: _TARGETNAME = video.cpu
1440 # other commands can refer to the "video.cpu" target.
1441 $_TARGETNAME configure .... events for this CPU..
1442
1443 # Chip #3: Xilinx FPGA for glue logic
1444 set CHIPNAME xilinx
1445 unset ENDIAN
1446 source [find target/spartan3.cfg]
1447 @end example
1448
1449 That example is oversimplified because it doesn't show any flash memory,
1450 or the @code{reset-init} event handlers to initialize external DRAM
1451 or (assuming it needs it) load a configuration into the FPGA.
1452 Such features are usually needed for low-level work with many boards,
1453 where ``low level'' implies that the board initialization software may
1454 not be working. (That's a common reason to need JTAG tools. Another
1455 is to enable working with microcontroller-based systems, which often
1456 have no debugging support except a JTAG connector.)
1457
1458 Target config files may also export utility functions to board and user
1459 config files. Such functions should use name prefixes, to help avoid
1460 naming collisions.
1461
1462 Board files could also accept input variables from user config files.
1463 For example, there might be a @code{J4_JUMPER} setting used to identify
1464 what kind of flash memory a development board is using, or how to set
1465 up other clocks and peripherals.
1466
1467 @subsection Variable Naming Convention
1468 @cindex variable names
1469
1470 Most boards have only one instance of a chip.
1471 However, it should be easy to create a board with more than
1472 one such chip (as shown above).
1473 Accordingly, we encourage these conventions for naming
1474 variables associated with different @file{target.cfg} files,
1475 to promote consistency and
1476 so that board files can override target defaults.
1477
1478 Inputs to target config files include:
1479
1480 @itemize @bullet
1481 @item @code{CHIPNAME} ...
1482 This gives a name to the overall chip, and is used as part of
1483 tap identifier dotted names.
1484 While the default is normally provided by the chip manufacturer,
1485 board files may need to distinguish between instances of a chip.
1486 @item @code{ENDIAN} ...
1487 By default @option{little} - although chips may hard-wire @option{big}.
1488 Chips that can't change endianness don't need to use this variable.
1489 @item @code{CPUTAPID} ...
1490 When OpenOCD examines the JTAG chain, it can be told verify the
1491 chips against the JTAG IDCODE register.
1492 The target file will hold one or more defaults, but sometimes the
1493 chip in a board will use a different ID (perhaps a newer revision).
1494 @end itemize
1495
1496 Outputs from target config files include:
1497
1498 @itemize @bullet
1499 @item @code{_TARGETNAME} ...
1500 By convention, this variable is created by the target configuration
1501 script. The board configuration file may make use of this variable to
1502 configure things like a ``reset init'' script, or other things
1503 specific to that board and that target.
1504 If the chip has 2 targets, the names are @code{_TARGETNAME0},
1505 @code{_TARGETNAME1}, ... etc.
1506 @end itemize
1507
1508 @subsection The reset-init Event Handler
1509 @cindex event, reset-init
1510 @cindex reset-init handler
1511
1512 Board config files run in the OpenOCD configuration stage;
1513 they can't use TAPs or targets, since they haven't been
1514 fully set up yet.
1515 This means you can't write memory or access chip registers;
1516 you can't even verify that a flash chip is present.
1517 That's done later in event handlers, of which the target @code{reset-init}
1518 handler is one of the most important.
1519
1520 Except on microcontrollers, the basic job of @code{reset-init} event
1521 handlers is setting up flash and DRAM, as normally handled by boot loaders.
1522 Microcontrollers rarely use boot loaders; they run right out of their
1523 on-chip flash and SRAM memory. But they may want to use one of these
1524 handlers too, if just for developer convenience.
1525
1526 @quotation Note
1527 Because this is so very board-specific, and chip-specific, no examples
1528 are included here.
1529 Instead, look at the board config files distributed with OpenOCD.
1530 If you have a boot loader, its source code will help; so will
1531 configuration files for other JTAG tools
1532 (@pxref{translatingconfigurationfiles,,Translating Configuration Files}).
1533 @end quotation
1534
1535 Some of this code could probably be shared between different boards.
1536 For example, setting up a DRAM controller often doesn't differ by
1537 much except the bus width (16 bits or 32?) and memory timings, so a
1538 reusable TCL procedure loaded by the @file{target.cfg} file might take
1539 those as parameters.
1540 Similarly with oscillator, PLL, and clock setup;
1541 and disabling the watchdog.
1542 Structure the code cleanly, and provide comments to help
1543 the next developer doing such work.
1544 (@emph{You might be that next person} trying to reuse init code!)
1545
1546 The last thing normally done in a @code{reset-init} handler is probing
1547 whatever flash memory was configured. For most chips that needs to be
1548 done while the associated target is halted, either because JTAG memory
1549 access uses the CPU or to prevent conflicting CPU access.
1550
1551 @subsection JTAG Clock Rate
1552
1553 Before your @code{reset-init} handler has set up
1554 the PLLs and clocking, you may need to run with
1555 a low JTAG clock rate.
1556 @xref{jtagspeed,,JTAG Speed}.
1557 Then you'd increase that rate after your handler has
1558 made it possible to use the faster JTAG clock.
1559 When the initial low speed is board-specific, for example
1560 because it depends on a board-specific oscillator speed, then
1561 you should probably set it up in the board config file;
1562 if it's target-specific, it belongs in the target config file.
1563
1564 For most ARM-based processors the fastest JTAG clock@footnote{A FAQ
1565 @uref{http://www.arm.com/support/faqdev/4170.html} gives details.}
1566 is one sixth of the CPU clock; or one eighth for ARM11 cores.
1567 Consult chip documentation to determine the peak JTAG clock rate,
1568 which might be less than that.
1569
1570 @quotation Warning
1571 On most ARMs, JTAG clock detection is coupled to the core clock, so
1572 software using a @option{wait for interrupt} operation blocks JTAG access.
1573 Adaptive clocking provides a partial workaround, but a more complete
1574 solution just avoids using that instruction with JTAG debuggers.
1575 @end quotation
1576
1577 If both the chip and the board support adaptive clocking,
1578 use the @command{jtag_rclk}
1579 command, in case your board is used with JTAG adapter which
1580 also supports it. Otherwise use @command{adapter speed}.
1581 Set the slow rate at the beginning of the reset sequence,
1582 and the faster rate as soon as the clocks are at full speed.
1583
1584 @anchor{theinitboardprocedure}
1585 @subsection The init_board procedure
1586 @cindex init_board procedure
1587
1588 The concept of @code{init_board} procedure is very similar to @code{init_targets}
1589 (@xref{theinittargetsprocedure,,The init_targets procedure}.) - it's a replacement of ``linear''
1590 configuration scripts. This procedure is meant to be executed when OpenOCD enters run stage
1591 (@xref{enteringtherunstage,,Entering the Run Stage},) after @code{init_targets}. The idea to have
1592 separate @code{init_targets} and @code{init_board} procedures is to allow the first one to configure
1593 everything target specific (internal flash, internal RAM, etc.) and the second one to configure
1594 everything board specific (reset signals, chip frequency, reset-init event handler, external memory, etc.).
1595 Additionally ``linear'' board config file will most likely fail when target config file uses
1596 @code{init_targets} scheme (``linear'' script is executed before @code{init} and @code{init_targets} - after),
1597 so separating these two configuration stages is very convenient, as the easiest way to overcome this
1598 problem is to convert board config file to use @code{init_board} procedure. Board config scripts don't
1599 need to override @code{init_targets} defined in target config files when they only need to add some specifics.
1600
1601 Just as @code{init_targets}, the @code{init_board} procedure can be overridden by ``next level'' script (which sources
1602 the original), allowing greater code reuse.
1603
1604 @example
1605 ### board_file.cfg ###
1606
1607 # source target file that does most of the config in init_targets
1608 source [find target/target.cfg]
1609
1610 proc enable_fast_clock @{@} @{
1611 # enables fast on-board clock source
1612 # configures the chip to use it
1613 @}
1614
1615 # initialize only board specifics - reset, clock, adapter frequency
1616 proc init_board @{@} @{
1617 reset_config trst_and_srst trst_pulls_srst
1618
1619 $_TARGETNAME configure -event reset-start @{
1620 adapter speed 100
1621 @}
1622
1623 $_TARGETNAME configure -event reset-init @{
1624 enable_fast_clock
1625 adapter speed 10000
1626 @}
1627 @}
1628 @end example
1629
1630 @section Target Config Files
1631 @cindex config file, target
1632 @cindex target config file
1633
1634 Board config files communicate with target config files using
1635 naming conventions as described above, and may source one or
1636 more target config files like this:
1637
1638 @example
1639 source [find target/FOOBAR.cfg]
1640 @end example
1641
1642 The point of a target config file is to package everything
1643 about a given chip that board config files need to know.
1644 In summary the target files should contain
1645
1646 @enumerate
1647 @item Set defaults
1648 @item Add TAPs to the scan chain
1649 @item Add CPU targets (includes GDB support)
1650 @item CPU/Chip/CPU-Core specific features
1651 @item On-Chip flash
1652 @end enumerate
1653
1654 As a rule of thumb, a target file sets up only one chip.
1655 For a microcontroller, that will often include a single TAP,
1656 which is a CPU needing a GDB target, and its on-chip flash.
1657
1658 More complex chips may include multiple TAPs, and the target
1659 config file may need to define them all before OpenOCD
1660 can talk to the chip.
1661 For example, some phone chips have JTAG scan chains that include
1662 an ARM core for operating system use, a DSP,
1663 another ARM core embedded in an image processing engine,
1664 and other processing engines.
1665
1666 @subsection Default Value Boiler Plate Code
1667
1668 All target configuration files should start with code like this,
1669 letting board config files express environment-specific
1670 differences in how things should be set up.
1671
1672 @example
1673 # Boards may override chip names, perhaps based on role,
1674 # but the default should match what the vendor uses
1675 if @{ [info exists CHIPNAME] @} @{
1676 set _CHIPNAME $CHIPNAME
1677 @} else @{
1678 set _CHIPNAME sam7x256
1679 @}
1680
1681 # ONLY use ENDIAN with targets that can change it.
1682 if @{ [info exists ENDIAN] @} @{
1683 set _ENDIAN $ENDIAN
1684 @} else @{
1685 set _ENDIAN little
1686 @}
1687
1688 # TAP identifiers may change as chips mature, for example with
1689 # new revision fields (the "3" here). Pick a good default; you
1690 # can pass several such identifiers to the "jtag newtap" command.
1691 if @{ [info exists CPUTAPID ] @} @{
1692 set _CPUTAPID $CPUTAPID
1693 @} else @{
1694 set _CPUTAPID 0x3f0f0f0f
1695 @}
1696 @end example
1697 @c but 0x3f0f0f0f is for an str73x part ...
1698
1699 @emph{Remember:} Board config files may include multiple target
1700 config files, or the same target file multiple times
1701 (changing at least @code{CHIPNAME}).
1702
1703 Likewise, the target configuration file should define
1704 @code{_TARGETNAME} (or @code{_TARGETNAME0} etc) and
1705 use it later on when defining debug targets:
1706
1707 @example
1708 set _TARGETNAME $_CHIPNAME.cpu
1709 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1710 @end example
1711
1712 @subsection Adding TAPs to the Scan Chain
1713 After the ``defaults'' are set up,
1714 add the TAPs on each chip to the JTAG scan chain.
1715 @xref{TAP Declaration}, and the naming convention
1716 for taps.
1717
1718 In the simplest case the chip has only one TAP,
1719 probably for a CPU or FPGA.
1720 The config file for the Atmel AT91SAM7X256
1721 looks (in part) like this:
1722
1723 @example
1724 jtag newtap $_CHIPNAME cpu -irlen 4 -expected-id $_CPUTAPID
1725 @end example
1726
1727 A board with two such at91sam7 chips would be able
1728 to source such a config file twice, with different
1729 values for @code{CHIPNAME}, so
1730 it adds a different TAP each time.
1731
1732 If there are nonzero @option{-expected-id} values,
1733 OpenOCD attempts to verify the actual tap id against those values.
1734 It will issue error messages if there is mismatch, which
1735 can help to pinpoint problems in OpenOCD configurations.
1736
1737 @example
1738 JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1739 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1740 ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
1741 ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1742 ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1743 @end example
1744
1745 There are more complex examples too, with chips that have
1746 multiple TAPs. Ones worth looking at include:
1747
1748 @itemize
1749 @item @file{target/omap3530.cfg} -- with disabled ARM and DSP,
1750 plus a JRC to enable them
1751 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1752 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1753 is not currently used)
1754 @end itemize
1755
1756 @subsection Add CPU targets
1757
1758 After adding a TAP for a CPU, you should set it up so that
1759 GDB and other commands can use it.
1760 @xref{CPU Configuration}.
1761 For the at91sam7 example above, the command can look like this;
1762 note that @code{$_ENDIAN} is not needed, since OpenOCD defaults
1763 to little endian, and this chip doesn't support changing that.
1764
1765 @example
1766 set _TARGETNAME $_CHIPNAME.cpu
1767 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1768 @end example
1769
1770 Work areas are small RAM areas associated with CPU targets.
1771 They are used by OpenOCD to speed up downloads,
1772 and to download small snippets of code to program flash chips.
1773 If the chip includes a form of ``on-chip-ram'' - and many do - define
1774 a work area if you can.
1775 Again using the at91sam7 as an example, this can look like:
1776
1777 @example
1778 $_TARGETNAME configure -work-area-phys 0x00200000 \
1779 -work-area-size 0x4000 -work-area-backup 0
1780 @end example
1781
1782 @anchor{definecputargetsworkinginsmp}
1783 @subsection Define CPU targets working in SMP
1784 @cindex SMP
1785 After setting targets, you can define a list of targets working in SMP.
1786
1787 @example
1788 set _TARGETNAME_1 $_CHIPNAME.cpu1
1789 set _TARGETNAME_2 $_CHIPNAME.cpu2
1790 target create $_TARGETNAME_1 cortex_a -chain-position $_CHIPNAME.dap \
1791 -coreid 0 -dbgbase $_DAP_DBG1
1792 target create $_TARGETNAME_2 cortex_a -chain-position $_CHIPNAME.dap \
1793 -coreid 1 -dbgbase $_DAP_DBG2
1794 #define 2 targets working in smp.
1795 target smp $_CHIPNAME.cpu2 $_CHIPNAME.cpu1
1796 @end example
1797 In the above example on cortex_a, 2 cpus are working in SMP.
1798 In SMP only one GDB instance is created and :
1799 @itemize @bullet
1800 @item a set of hardware breakpoint sets the same breakpoint on all targets in the list.
1801 @item halt command triggers the halt of all targets in the list.
1802 @item resume command triggers the write context and the restart of all targets in the list.
1803 @item following a breakpoint: the target stopped by the breakpoint is displayed to the GDB session.
1804 @item dedicated GDB serial protocol packets are implemented for switching/retrieving the target
1805 displayed by the GDB session @pxref{usingopenocdsmpwithgdb,,Using OpenOCD SMP with GDB}.
1806 @end itemize
1807
1808 The SMP behaviour can be disabled/enabled dynamically. On cortex_a following
1809 command have been implemented.
1810 @itemize @bullet
1811 @item cortex_a smp on : enable SMP mode, behaviour is as described above.
1812 @item cortex_a smp off : disable SMP mode, the current target is the one
1813 displayed in the GDB session, only this target is now controlled by GDB
1814 session. This behaviour is useful during system boot up.
1815 @item cortex_a smp : display current SMP mode.
1816 @item cortex_a smp_gdb : display/fix the core id displayed in GDB session see
1817 following example.
1818 @end itemize
1819
1820 @example
1821 >cortex_a smp_gdb
1822 gdb coreid 0 -> -1
1823 #0 : coreid 0 is displayed to GDB ,
1824 #-> -1 : next resume triggers a real resume
1825 > cortex_a smp_gdb 1
1826 gdb coreid 0 -> 1
1827 #0 :coreid 0 is displayed to GDB ,
1828 #->1 : next resume displays coreid 1 to GDB
1829 > resume
1830 > cortex_a smp_gdb
1831 gdb coreid 1 -> 1
1832 #1 :coreid 1 is displayed to GDB ,
1833 #->1 : next resume displays coreid 1 to GDB
1834 > cortex_a smp_gdb -1
1835 gdb coreid 1 -> -1
1836 #1 :coreid 1 is displayed to GDB,
1837 #->-1 : next resume triggers a real resume
1838 @end example
1839
1840
1841 @subsection Chip Reset Setup
1842
1843 As a rule, you should put the @command{reset_config} command
1844 into the board file. Most things you think you know about a
1845 chip can be tweaked by the board.
1846
1847 Some chips have specific ways the TRST and SRST signals are
1848 managed. In the unusual case that these are @emph{chip specific}
1849 and can never be changed by board wiring, they could go here.
1850 For example, some chips can't support JTAG debugging without
1851 both signals.
1852
1853 Provide a @code{reset-assert} event handler if you can.
1854 Such a handler uses JTAG operations to reset the target,
1855 letting this target config be used in systems which don't
1856 provide the optional SRST signal, or on systems where you
1857 don't want to reset all targets at once.
1858 Such a handler might write to chip registers to force a reset,
1859 use a JRC to do that (preferable -- the target may be wedged!),
1860 or force a watchdog timer to trigger.
1861 (For Cortex-M targets, this is not necessary. The target
1862 driver knows how to use trigger an NVIC reset when SRST is
1863 not available.)
1864
1865 Some chips need special attention during reset handling if
1866 they're going to be used with JTAG.
1867 An example might be needing to send some commands right
1868 after the target's TAP has been reset, providing a
1869 @code{reset-deassert-post} event handler that writes a chip
1870 register to report that JTAG debugging is being done.
1871 Another would be reconfiguring the watchdog so that it stops
1872 counting while the core is halted in the debugger.
1873
1874 JTAG clocking constraints often change during reset, and in
1875 some cases target config files (rather than board config files)
1876 are the right places to handle some of those issues.
1877 For example, immediately after reset most chips run using a
1878 slower clock than they will use later.
1879 That means that after reset (and potentially, as OpenOCD
1880 first starts up) they must use a slower JTAG clock rate
1881 than they will use later.
1882 @xref{jtagspeed,,JTAG Speed}.
1883
1884 @quotation Important
1885 When you are debugging code that runs right after chip
1886 reset, getting these issues right is critical.
1887 In particular, if you see intermittent failures when
1888 OpenOCD verifies the scan chain after reset,
1889 look at how you are setting up JTAG clocking.
1890 @end quotation
1891
1892 @anchor{theinittargetsprocedure}
1893 @subsection The init_targets procedure
1894 @cindex init_targets procedure
1895
1896 Target config files can either be ``linear'' (script executed line-by-line when parsed in
1897 configuration stage, @xref{configurationstage,,Configuration Stage},) or they can contain a special
1898 procedure called @code{init_targets}, which will be executed when entering run stage
1899 (after parsing all config files or after @code{init} command, @xref{enteringtherunstage,,Entering the Run Stage}.)
1900 Such procedure can be overridden by ``next level'' script (which sources the original).
1901 This concept facilitates code reuse when basic target config files provide generic configuration
1902 procedures and @code{init_targets} procedure, which can then be sourced and enhanced or changed in
1903 a ``more specific'' target config file. This is not possible with ``linear'' config scripts,
1904 because sourcing them executes every initialization commands they provide.
1905
1906 @example
1907 ### generic_file.cfg ###
1908
1909 proc setup_my_chip @{chip_name flash_size ram_size@} @{
1910 # basic initialization procedure ...
1911 @}
1912
1913 proc init_targets @{@} @{
1914 # initializes generic chip with 4kB of flash and 1kB of RAM
1915 setup_my_chip MY_GENERIC_CHIP 4096 1024
1916 @}
1917
1918 ### specific_file.cfg ###
1919
1920 source [find target/generic_file.cfg]
1921
1922 proc init_targets @{@} @{
1923 # initializes specific chip with 128kB of flash and 64kB of RAM
1924 setup_my_chip MY_CHIP_WITH_128K_FLASH_64KB_RAM 131072 65536
1925 @}
1926 @end example
1927
1928 The easiest way to convert ``linear'' config files to @code{init_targets} version is to
1929 enclose every line of ``code'' (i.e. not @code{source} commands, procedures, etc.) in this procedure.
1930
1931 For an example of this scheme see LPC2000 target config files.
1932
1933 The @code{init_boards} procedure is a similar concept concerning board config files
1934 (@xref{theinitboardprocedure,,The init_board procedure}.)
1935
1936 @anchor{theinittargeteventsprocedure}
1937 @subsection The init_target_events procedure
1938 @cindex init_target_events procedure
1939
1940 A special procedure called @code{init_target_events} is run just after
1941 @code{init_targets} (@xref{theinittargetsprocedure,,The init_targets
1942 procedure}.) and before @code{init_board}
1943 (@xref{theinitboardprocedure,,The init_board procedure}.) It is used
1944 to set up default target events for the targets that do not have those
1945 events already assigned.
1946
1947 @subsection ARM Core Specific Hacks
1948
1949 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1950 special high speed download features - enable it.
1951
1952 If present, the MMU, the MPU and the CACHE should be disabled.
1953
1954 Some ARM cores are equipped with trace support, which permits
1955 examination of the instruction and data bus activity. Trace
1956 activity is controlled through an ``Embedded Trace Module'' (ETM)
1957 on one of the core's scan chains. The ETM emits voluminous data
1958 through a ``trace port''. (@xref{armhardwaretracing,,ARM Hardware Tracing}.)
1959 If you are using an external trace port,
1960 configure it in your board config file.
1961 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1962 configure it in your target config file.
1963
1964 @example
1965 etm config $_TARGETNAME 16 normal full etb
1966 etb config $_TARGETNAME $_CHIPNAME.etb
1967 @end example
1968
1969 @subsection Internal Flash Configuration
1970
1971 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1972
1973 @b{Never ever} in the ``target configuration file'' define any type of
1974 flash that is external to the chip. (For example a BOOT flash on
1975 Chip Select 0.) Such flash information goes in a board file - not
1976 the TARGET (chip) file.
1977
1978 Examples:
1979 @itemize @bullet
1980 @item at91sam7x256 - has 256K flash YES enable it.
1981 @item str912 - has flash internal YES enable it.
1982 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1983 @item pxa270 - again - CS0 flash - it goes in the board file.
1984 @end itemize
1985
1986 @anchor{translatingconfigurationfiles}
1987 @section Translating Configuration Files
1988 @cindex translation
1989 If you have a configuration file for another hardware debugger
1990 or toolset (Abatron, BDI2000, BDI3000, CCS,
1991 Lauterbach, SEGGER, Macraigor, etc.), translating
1992 it into OpenOCD syntax is often quite straightforward. The most tricky
1993 part of creating a configuration script is oftentimes the reset init
1994 sequence where e.g. PLLs, DRAM and the like is set up.
1995
1996 One trick that you can use when translating is to write small
1997 Tcl procedures to translate the syntax into OpenOCD syntax. This
1998 can avoid manual translation errors and make it easier to
1999 convert other scripts later on.
2000
2001 Example of transforming quirky arguments to a simple search and
2002 replace job:
2003
2004 @example
2005 # Lauterbach syntax(?)
2006 #
2007 # Data.Set c15:0x042f %long 0x40000015
2008 #
2009 # OpenOCD syntax when using procedure below.
2010 #
2011 # setc15 0x01 0x00050078
2012
2013 proc setc15 @{regs value@} @{
2014 global TARGETNAME
2015
2016 echo [format "set p15 0x%04x, 0x%08x" $regs $value]
2017
2018 arm mcr 15 [expr @{($regs >> 12) & 0x7@}] \
2019 [expr @{($regs >> 0) & 0xf@}] [expr @{($regs >> 4) & 0xf@}] \
2020 [expr @{($regs >> 8) & 0x7@}] $value
2021 @}
2022 @end example
2023
2024
2025
2026 @node Server Configuration
2027 @chapter Server Configuration
2028 @cindex initialization
2029 The commands here are commonly found in the openocd.cfg file and are
2030 used to specify what TCP/IP ports are used, and how GDB should be
2031 supported.
2032
2033 @anchor{configurationstage}
2034 @section Configuration Stage
2035 @cindex configuration stage
2036 @cindex config command
2037
2038 When the OpenOCD server process starts up, it enters a
2039 @emph{configuration stage} which is the only time that
2040 certain commands, @emph{configuration commands}, may be issued.
2041 Normally, configuration commands are only available
2042 inside startup scripts.
2043
2044 In this manual, the definition of a configuration command is
2045 presented as a @emph{Config Command}, not as a @emph{Command}
2046 which may be issued interactively.
2047 The runtime @command{help} command also highlights configuration
2048 commands, and those which may be issued at any time.
2049
2050 Those configuration commands include declaration of TAPs,
2051 flash banks,
2052 the interface used for JTAG communication,
2053 and other basic setup.
2054 The server must leave the configuration stage before it
2055 may access or activate TAPs.
2056 After it leaves this stage, configuration commands may no
2057 longer be issued.
2058
2059 @deffn {Command} {command mode} [command_name]
2060 Returns the command modes allowed by a command: 'any', 'config', or
2061 'exec'. If no command is specified, returns the current command
2062 mode. Returns 'unknown' if an unknown command is given. Command can be
2063 multiple tokens. (command valid any time)
2064
2065 In this document, the modes are described as stages, 'config' and
2066 'exec' mode correspond configuration stage and run stage. 'any' means
2067 the command can be executed in either
2068 stages. @xref{configurationstage,,Configuration Stage}, and
2069 @xref{enteringtherunstage,,Entering the Run Stage}.
2070 @end deffn
2071
2072 @anchor{enteringtherunstage}
2073 @section Entering the Run Stage
2074
2075 The first thing OpenOCD does after leaving the configuration
2076 stage is to verify that it can talk to the scan chain
2077 (list of TAPs) which has been configured.
2078 It will warn if it doesn't find TAPs it expects to find,
2079 or finds TAPs that aren't supposed to be there.
2080 You should see no errors at this point.
2081 If you see errors, resolve them by correcting the
2082 commands you used to configure the server.
2083 Common errors include using an initial JTAG speed that's too
2084 fast, and not providing the right IDCODE values for the TAPs
2085 on the scan chain.
2086
2087 Once OpenOCD has entered the run stage, a number of commands
2088 become available.
2089 A number of these relate to the debug targets you may have declared.
2090 For example, the @command{mww} command will not be available until
2091 a target has been successfully instantiated.
2092 If you want to use those commands, you may need to force
2093 entry to the run stage.
2094
2095 @deffn {Config Command} {init}
2096 This command terminates the configuration stage and
2097 enters the run stage. This helps when you need to have
2098 the startup scripts manage tasks such as resetting the target,
2099 programming flash, etc. To reset the CPU upon startup, add "init" and
2100 "reset" at the end of the config script or at the end of the OpenOCD
2101 command line using the @option{-c} command line switch.
2102
2103 If this command does not appear in any startup/configuration file
2104 OpenOCD executes the command for you after processing all
2105 configuration files and/or command line options.
2106
2107 @b{NOTE:} This command normally occurs near the end of your
2108 openocd.cfg file to force OpenOCD to ``initialize'' and make the
2109 targets ready. For example: If your openocd.cfg file needs to
2110 read/write memory on your target, @command{init} must occur before
2111 the memory read/write commands. This includes @command{nand probe}.
2112
2113 @command{init} calls the following internal OpenOCD commands to initialize
2114 corresponding subsystems:
2115 @deffn {Config Command} {target init}
2116 @deffnx {Command} {transport init}
2117 @deffnx {Command} {dap init}
2118 @deffnx {Config Command} {flash init}
2119 @deffnx {Config Command} {nand init}
2120 @deffnx {Config Command} {pld init}
2121 @deffnx {Command} {tpiu init}
2122 @end deffn
2123 @end deffn
2124
2125 @deffn {Config Command} {noinit}
2126 Prevent OpenOCD from implicit @command{init} call at the end of startup.
2127 Allows issuing configuration commands over telnet or Tcl connection.
2128 When you are done with configuration use @command{init} to enter
2129 the run stage.
2130 @end deffn
2131
2132 @deffn {Overridable Procedure} {jtag_init}
2133 This is invoked at server startup to verify that it can talk
2134 to the scan chain (list of TAPs) which has been configured.
2135
2136 The default implementation first tries @command{jtag arp_init},
2137 which uses only a lightweight JTAG reset before examining the
2138 scan chain.
2139 If that fails, it tries again, using a harder reset
2140 from the overridable procedure @command{init_reset}.
2141
2142 Implementations must have verified the JTAG scan chain before
2143 they return.
2144 This is done by calling @command{jtag arp_init}
2145 (or @command{jtag arp_init-reset}).
2146 @end deffn
2147
2148 @anchor{tcpipports}
2149 @section TCP/IP Ports
2150 @cindex TCP port
2151 @cindex server
2152 @cindex port
2153 @cindex security
2154 The OpenOCD server accepts remote commands in several syntaxes.
2155 Each syntax uses a different TCP/IP port, which you may specify
2156 only during configuration (before those ports are opened).
2157
2158 For reasons including security, you may wish to prevent remote
2159 access using one or more of these ports.
2160 In such cases, just specify the relevant port number as "disabled".
2161 If you disable all access through TCP/IP, you will need to
2162 use the command line @option{-pipe} option.
2163
2164 @anchor{gdb_port}
2165 @deffn {Config Command} {gdb_port} [number]
2166 @cindex GDB server
2167 Normally gdb listens to a TCP/IP port, but GDB can also
2168 communicate via pipes(stdin/out or named pipes). The name
2169 "gdb_port" stuck because it covers probably more than 90% of
2170 the normal use cases.
2171
2172 No arguments reports GDB port. "pipe" means listen to stdin
2173 output to stdout, an integer is base port number, "disabled"
2174 disables the gdb server.
2175
2176 When using "pipe", also use log_output to redirect the log
2177 output to a file so as not to flood the stdin/out pipes.
2178
2179 Any other string is interpreted as named pipe to listen to.
2180 Output pipe is the same name as input pipe, but with 'o' appended,
2181 e.g. /var/gdb, /var/gdbo.
2182
2183 The GDB port for the first target will be the base port, the
2184 second target will listen on gdb_port + 1, and so on.
2185 When not specified during the configuration stage,
2186 the port @var{number} defaults to 3333.
2187 When @var{number} is not a numeric value, incrementing it to compute
2188 the next port number does not work. In this case, specify the proper
2189 @var{number} for each target by using the option @code{-gdb-port} of the
2190 commands @command{target create} or @command{$target_name configure}.
2191 @xref{gdbportoverride,,option -gdb-port}.
2192
2193 Note: when using "gdb_port pipe", increasing the default remote timeout in
2194 gdb (with 'set remotetimeout') is recommended. An insufficient timeout may
2195 cause initialization to fail with "Unknown remote qXfer reply: OK".
2196 @end deffn
2197
2198 @deffn {Config Command} {tcl_port} [number]
2199 Specify or query the port used for a simplified RPC
2200 connection that can be used by clients to issue TCL commands and get the
2201 output from the Tcl engine.
2202 Intended as a machine interface.
2203 When not specified during the configuration stage,
2204 the port @var{number} defaults to 6666.
2205 When specified as "disabled", this service is not activated.
2206 @end deffn
2207
2208 @deffn {Config Command} {telnet_port} [number]
2209 Specify or query the
2210 port on which to listen for incoming telnet connections.
2211 This port is intended for interaction with one human through TCL commands.
2212 When not specified during the configuration stage,
2213 the port @var{number} defaults to 4444.
2214 When specified as "disabled", this service is not activated.
2215 @end deffn
2216
2217 @anchor{gdbconfiguration}
2218 @section GDB Configuration
2219 @cindex GDB
2220 @cindex GDB configuration
2221 You can reconfigure some GDB behaviors if needed.
2222 The ones listed here are static and global.
2223 @xref{targetconfiguration,,Target Configuration}, about configuring individual targets.
2224 @xref{targetevents,,Target Events}, about configuring target-specific event handling.
2225
2226 @anchor{gdbbreakpointoverride}
2227 @deffn {Command} {gdb_breakpoint_override} [@option{hard}|@option{soft}|@option{disable}]
2228 Force breakpoint type for gdb @command{break} commands.
2229 This option supports GDB GUIs which don't
2230 distinguish hard versus soft breakpoints, if the default OpenOCD and
2231 GDB behaviour is not sufficient. GDB normally uses hardware
2232 breakpoints if the memory map has been set up for flash regions.
2233 @end deffn
2234
2235 @anchor{gdbflashprogram}
2236 @deffn {Config Command} {gdb_flash_program} (@option{enable}|@option{disable})
2237 Set to @option{enable} to cause OpenOCD to program the flash memory when a
2238 vFlash packet is received.
2239 The default behaviour is @option{enable}.
2240 @end deffn
2241
2242 @deffn {Config Command} {gdb_memory_map} (@option{enable}|@option{disable})
2243 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
2244 requested. GDB will then know when to set hardware breakpoints, and program flash
2245 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
2246 for flash programming to work.
2247 Default behaviour is @option{enable}.
2248 @xref{gdbflashprogram,,gdb_flash_program}.
2249 @end deffn
2250
2251 @deffn {Config Command} {gdb_report_data_abort} (@option{enable}|@option{disable})
2252 Specifies whether data aborts cause an error to be reported
2253 by GDB memory read packets.
2254 The default behaviour is @option{disable};
2255 use @option{enable} see these errors reported.
2256 @end deffn
2257
2258 @deffn {Config Command} {gdb_report_register_access_error} (@option{enable}|@option{disable})
2259 Specifies whether register accesses requested by GDB register read/write
2260 packets report errors or not.
2261 The default behaviour is @option{disable};
2262 use @option{enable} see these errors reported.
2263 @end deffn
2264
2265 @deffn {Config Command} {gdb_target_description} (@option{enable}|@option{disable})
2266 Set to @option{enable} to cause OpenOCD to send the target descriptions to gdb via qXfer:features:read packet.
2267 The default behaviour is @option{enable}.
2268 @end deffn
2269
2270 @deffn {Command} {gdb_save_tdesc}
2271 Saves the target description file to the local file system.
2272
2273 The file name is @i{target_name}.xml.
2274 @end deffn
2275
2276 @anchor{eventpolling}
2277 @section Event Polling
2278
2279 Hardware debuggers are parts of asynchronous systems,
2280 where significant events can happen at any time.
2281 The OpenOCD server needs to detect some of these events,
2282 so it can report them to through TCL command line
2283 or to GDB.
2284
2285 Examples of such events include:
2286
2287 @itemize
2288 @item One of the targets can stop running ... maybe it triggers
2289 a code breakpoint or data watchpoint, or halts itself.
2290 @item Messages may be sent over ``debug message'' channels ... many
2291 targets support such messages sent over JTAG,
2292 for receipt by the person debugging or tools.
2293 @item Loss of power ... some adapters can detect these events.
2294 @item Resets not issued through JTAG ... such reset sources
2295 can include button presses or other system hardware, sometimes
2296 including the target itself (perhaps through a watchdog).
2297 @item Debug instrumentation sometimes supports event triggering
2298 such as ``trace buffer full'' (so it can quickly be emptied)
2299 or other signals (to correlate with code behavior).
2300 @end itemize
2301
2302 None of those events are signaled through standard JTAG signals.
2303 However, most conventions for JTAG connectors include voltage
2304 level and system reset (SRST) signal detection.
2305 Some connectors also include instrumentation signals, which
2306 can imply events when those signals are inputs.
2307
2308 In general, OpenOCD needs to periodically check for those events,
2309 either by looking at the status of signals on the JTAG connector
2310 or by sending synchronous ``tell me your status'' JTAG requests
2311 to the various active targets.
2312 There is a command to manage and monitor that polling,
2313 which is normally done in the background.
2314
2315 @deffn {Command} {poll} [@option{on}|@option{off}]
2316 Poll the current target for its current state.
2317 (Also, @pxref{targetcurstate,,target curstate}.)
2318 If that target is in debug mode, architecture
2319 specific information about the current state is printed.
2320 An optional parameter
2321 allows background polling to be enabled and disabled.
2322
2323 You could use this from the TCL command shell, or
2324 from GDB using @command{monitor poll} command.
2325 Leave background polling enabled while you're using GDB.
2326 @example
2327 > poll
2328 background polling: on
2329 target state: halted
2330 target halted in ARM state due to debug-request, \
2331 current mode: Supervisor
2332 cpsr: 0x800000d3 pc: 0x11081bfc
2333 MMU: disabled, D-Cache: disabled, I-Cache: enabled
2334 >
2335 @end example
2336 @end deffn
2337
2338 @node Debug Adapter Configuration
2339 @chapter Debug Adapter Configuration
2340 @cindex config file, interface
2341 @cindex interface config file
2342
2343 Correctly installing OpenOCD includes making your operating system give
2344 OpenOCD access to debug adapters. Once that has been done, Tcl commands
2345 are used to select which one is used, and to configure how it is used.
2346
2347 @quotation Note
2348 Because OpenOCD started out with a focus purely on JTAG, you may find
2349 places where it wrongly presumes JTAG is the only transport protocol
2350 in use. Be aware that recent versions of OpenOCD are removing that
2351 limitation. JTAG remains more functional than most other transports.
2352 Other transports do not support boundary scan operations, or may be
2353 specific to a given chip vendor. Some might be usable only for
2354 programming flash memory, instead of also for debugging.
2355 @end quotation
2356
2357 Debug Adapters/Interfaces/Dongles are normally configured
2358 through commands in an interface configuration
2359 file which is sourced by your @file{openocd.cfg} file, or
2360 through a command line @option{-f interface/....cfg} option.
2361
2362 @example
2363 source [find interface/olimex-jtag-tiny.cfg]
2364 @end example
2365
2366 These commands tell
2367 OpenOCD what type of JTAG adapter you have, and how to talk to it.
2368 A few cases are so simple that you only need to say what driver to use:
2369
2370 @example
2371 # jlink interface
2372 adapter driver jlink
2373 @end example
2374
2375 Most adapters need a bit more configuration than that.
2376
2377
2378 @section Adapter Configuration
2379
2380 The @command{adapter driver} command tells OpenOCD what type of debug adapter you are
2381 using. Depending on the type of adapter, you may need to use one or
2382 more additional commands to further identify or configure the adapter.
2383
2384 @deffn {Config Command} {adapter driver} name
2385 Use the adapter driver @var{name} to connect to the
2386 target.
2387 @end deffn
2388
2389 @deffn {Command} {adapter list}
2390 List the debug adapter drivers that have been built into
2391 the running copy of OpenOCD.
2392 @end deffn
2393 @deffn {Config Command} {adapter transports} transport_name+
2394 Specifies the transports supported by this debug adapter.
2395 The adapter driver builds-in similar knowledge; use this only
2396 when external configuration (such as jumpering) changes what
2397 the hardware can support.
2398 @end deffn
2399
2400
2401
2402 @deffn {Command} {adapter name}
2403 Returns the name of the debug adapter driver being used.
2404 @end deffn
2405
2406 @anchor{adapter_usb_location}
2407 @deffn {Config Command} {adapter usb location} [<bus>-<port>[.<port>]...]
2408 Displays or specifies the physical USB port of the adapter to use. The path
2409 roots at @var{bus} and walks down the physical ports, with each
2410 @var{port} option specifying a deeper level in the bus topology, the last
2411 @var{port} denoting where the target adapter is actually plugged.
2412 The USB bus topology can be queried with the command @emph{lsusb -t} or @emph{dmesg}.
2413
2414 This command is only available if your libusb1 is at least version 1.0.16.
2415 @end deffn
2416
2417 @deffn {Config Command} {adapter serial} serial_string
2418 Specifies the @var{serial_string} of the adapter to use.
2419 If this command is not specified, serial strings are not checked.
2420 Only the following adapter drivers use the serial string from this command:
2421 aice (aice_usb), arm-jtag-ew, cmsis_dap, ft232r, ftdi, hla (stlink, ti-icdi), jlink, kitprog, opendus,
2422 openjtag, osbdm, presto, rlink, st-link, usb_blaster (ublast2), usbprog, vsllink, xds110.
2423 @end deffn
2424
2425 @section Interface Drivers
2426
2427 Each of the interface drivers listed here must be explicitly
2428 enabled when OpenOCD is configured, in order to be made
2429 available at run time.
2430
2431 @deffn {Interface Driver} {amt_jtagaccel}
2432 Amontec Chameleon in its JTAG Accelerator configuration,
2433 connected to a PC's EPP mode parallel port.
2434 This defines some driver-specific commands:
2435
2436 @deffn {Config Command} {parport port} number
2437 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
2438 the number of the @file{/dev/parport} device.
2439 @end deffn
2440
2441 @deffn {Config Command} {rtck} [@option{enable}|@option{disable}]
2442 Displays status of RTCK option.
2443 Optionally sets that option first.
2444 @end deffn
2445 @end deffn
2446
2447 @deffn {Interface Driver} {arm-jtag-ew}
2448 Olimex ARM-JTAG-EW USB adapter
2449 This has one driver-specific command:
2450
2451 @deffn {Command} {armjtagew_info}
2452 Logs some status
2453 @end deffn
2454 @end deffn
2455
2456 @deffn {Interface Driver} {at91rm9200}
2457 Supports bitbanged JTAG from the local system,
2458 presuming that system is an Atmel AT91rm9200
2459 and a specific set of GPIOs is used.
2460 @c command: at91rm9200_device NAME
2461 @c chooses among list of bit configs ... only one option
2462 @end deffn
2463
2464 @deffn {Interface Driver} {cmsis-dap}
2465 ARM CMSIS-DAP compliant based adapter v1 (USB HID based)
2466 or v2 (USB bulk).
2467
2468 @deffn {Config Command} {cmsis_dap_vid_pid} [vid pid]+
2469 The vendor ID and product ID of the CMSIS-DAP device. If not specified
2470 the driver will attempt to auto detect the CMSIS-DAP device.
2471 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2472 @example
2473 cmsis_dap_vid_pid 0xc251 0xf001 0x0d28 0x0204
2474 @end example
2475 @end deffn
2476
2477 @deffn {Config Command} {cmsis_dap_backend} [@option{auto}|@option{usb_bulk}|@option{hid}]
2478 Specifies how to communicate with the adapter:
2479
2480 @itemize @minus
2481 @item @option{hid} Use HID generic reports - CMSIS-DAP v1
2482 @item @option{usb_bulk} Use USB bulk - CMSIS-DAP v2
2483 @item @option{auto} First try USB bulk CMSIS-DAP v2, if not found try HID CMSIS-DAP v1.
2484 This is the default if @command{cmsis_dap_backend} is not specified.
2485 @end itemize
2486 @end deffn
2487
2488 @deffn {Config Command} {cmsis_dap_usb interface} [number]
2489 Specifies the @var{number} of the USB interface to use in v2 mode (USB bulk).
2490 In most cases need not to be specified and interfaces are searched by
2491 interface string or for user class interface.
2492 @end deffn
2493
2494 @deffn {Command} {cmsis-dap info}
2495 Display various device information, like hardware version, firmware version, current bus status.
2496 @end deffn
2497
2498 @deffn {Command} {cmsis-dap cmd} number number ...
2499 Execute an arbitrary CMSIS-DAP command. Use for adapter testing or for handling
2500 of an adapter vendor specific command from a Tcl script.
2501
2502 Take given numbers as bytes, assemble a CMSIS-DAP protocol command packet
2503 from them and send it to the adapter. The first 4 bytes of the adapter response
2504 are logged.
2505 See @url{https://arm-software.github.io/CMSIS_5/DAP/html/group__DAP__Commands__gr.html}
2506 @end deffn
2507 @end deffn
2508
2509 @deffn {Interface Driver} {dummy}
2510 A dummy software-only driver for debugging.
2511 @end deffn
2512
2513 @deffn {Interface Driver} {ep93xx}
2514 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
2515 @end deffn
2516
2517 @deffn {Interface Driver} {ftdi}
2518 This driver is for adapters using the MPSSE (Multi-Protocol Synchronous Serial
2519 Engine) mode built into many FTDI chips, such as the FT2232, FT4232 and FT232H.
2520
2521 The driver is using libusb-1.0 in asynchronous mode to talk to the FTDI device,
2522 bypassing intermediate libraries like libftdi.
2523
2524 Support for new FTDI based adapters can be added completely through
2525 configuration files, without the need to patch and rebuild OpenOCD.
2526
2527 The driver uses a signal abstraction to enable Tcl configuration files to
2528 define outputs for one or several FTDI GPIO. These outputs can then be
2529 controlled using the @command{ftdi set_signal} command. Special signal names
2530 are reserved for nTRST, nSRST and LED (for blink) so that they, if defined,
2531 will be used for their customary purpose. Inputs can be read using the
2532 @command{ftdi get_signal} command.
2533
2534 To support SWD, a signal named SWD_EN must be defined. It is set to 1 when the
2535 SWD protocol is selected. When set, the adapter should route the SWDIO pin to
2536 the data input. An SWDIO_OE signal, if defined, will be set to 1 or 0 as
2537 required by the protocol, to tell the adapter to drive the data output onto
2538 the SWDIO pin or keep the SWDIO pin Hi-Z, respectively.
2539
2540 Depending on the type of buffer attached to the FTDI GPIO, the outputs have to
2541 be controlled differently. In order to support tristateable signals such as
2542 nSRST, both a data GPIO and an output-enable GPIO can be specified for each
2543 signal. The following output buffer configurations are supported:
2544
2545 @itemize @minus
2546 @item Push-pull with one FTDI output as (non-)inverted data line
2547 @item Open drain with one FTDI output as (non-)inverted output-enable
2548 @item Tristate with one FTDI output as (non-)inverted data line and another
2549 FTDI output as (non-)inverted output-enable
2550 @item Unbuffered, using the FTDI GPIO as a tristate output directly by
2551 switching data and direction as necessary
2552 @end itemize
2553
2554 These interfaces have several commands, used to configure the driver
2555 before initializing the JTAG scan chain:
2556
2557 @deffn {Config Command} {ftdi vid_pid} [vid pid]+
2558 The vendor ID and product ID of the adapter. Up to eight
2559 [@var{vid}, @var{pid}] pairs may be given, e.g.
2560 @example
2561 ftdi vid_pid 0x0403 0xcff8 0x15ba 0x0003
2562 @end example
2563 @end deffn
2564
2565 @deffn {Config Command} {ftdi device_desc} description
2566 Provides the USB device description (the @emph{iProduct string})
2567 of the adapter. If not specified, the device description is ignored
2568 during device selection.
2569 @end deffn
2570
2571 @deffn {Config Command} {ftdi channel} channel
2572 Selects the channel of the FTDI device to use for MPSSE operations. Most
2573 adapters use the default, channel 0, but there are exceptions.
2574 @end deffn
2575
2576 @deffn {Config Command} {ftdi layout_init} data direction
2577 Specifies the initial values of the FTDI GPIO data and direction registers.
2578 Each value is a 16-bit number corresponding to the concatenation of the high
2579 and low FTDI GPIO registers. The values should be selected based on the
2580 schematics of the adapter, such that all signals are set to safe levels with
2581 minimal impact on the target system. Avoid floating inputs, conflicting outputs
2582 and initially asserted reset signals.
2583 @end deffn
2584
2585 @deffn {Command} {ftdi layout_signal} name [@option{-data}|@option{-ndata} data_mask] [@option{-input}|@option{-ninput} input_mask] [@option{-oe}|@option{-noe} oe_mask] [@option{-alias}|@option{-nalias} name]
2586 Creates a signal with the specified @var{name}, controlled by one or more FTDI
2587 GPIO pins via a range of possible buffer connections. The masks are FTDI GPIO
2588 register bitmasks to tell the driver the connection and type of the output
2589 buffer driving the respective signal. @var{data_mask} is the bitmask for the
2590 pin(s) connected to the data input of the output buffer. @option{-ndata} is
2591 used with inverting data inputs and @option{-data} with non-inverting inputs.
2592 The @option{-oe} (or @option{-noe}) option tells where the output-enable (or
2593 not-output-enable) input to the output buffer is connected. The options
2594 @option{-input} and @option{-ninput} specify the bitmask for pins to be read
2595 with the method @command{ftdi get_signal}.
2596
2597 Both @var{data_mask} and @var{oe_mask} need not be specified. For example, a
2598 simple open-collector transistor driver would be specified with @option{-oe}
2599 only. In that case the signal can only be set to drive low or to Hi-Z and the
2600 driver will complain if the signal is set to drive high. Which means that if
2601 it's a reset signal, @command{reset_config} must be specified as
2602 @option{srst_open_drain}, not @option{srst_push_pull}.
2603
2604 A special case is provided when @option{-data} and @option{-oe} is set to the
2605 same bitmask. Then the FTDI pin is considered being connected straight to the
2606 target without any buffer. The FTDI pin is then switched between output and
2607 input as necessary to provide the full set of low, high and Hi-Z
2608 characteristics. In all other cases, the pins specified in a signal definition
2609 are always driven by the FTDI.
2610
2611 If @option{-alias} or @option{-nalias} is used, the signal is created
2612 identical (or with data inverted) to an already specified signal
2613 @var{name}.
2614 @end deffn
2615
2616 @deffn {Command} {ftdi set_signal} name @option{0}|@option{1}|@option{z}
2617 Set a previously defined signal to the specified level.
2618 @itemize @minus
2619 @item @option{0}, drive low
2620 @item @option{1}, drive high
2621 @item @option{z}, set to high-impedance
2622 @end itemize
2623 @end deffn
2624
2625 @deffn {Command} {ftdi get_signal} name
2626 Get the value of a previously defined signal.
2627 @end deffn
2628
2629 @deffn {Command} {ftdi tdo_sample_edge} @option{rising}|@option{falling}
2630 Configure TCK edge at which the adapter samples the value of the TDO signal
2631
2632 Due to signal propagation delays, sampling TDO on rising TCK can become quite
2633 peculiar at high JTAG clock speeds. However, FTDI chips offer a possibility to sample
2634 TDO on falling edge of TCK. With some board/adapter configurations, this may increase
2635 stability at higher JTAG clocks.
2636 @itemize @minus
2637 @item @option{rising}, sample TDO on rising edge of TCK - this is the default
2638 @item @option{falling}, sample TDO on falling edge of TCK
2639 @end itemize
2640 @end deffn
2641
2642 For example adapter definitions, see the configuration files shipped in the
2643 @file{interface/ftdi} directory.
2644
2645 @end deffn
2646
2647 @deffn {Interface Driver} {ft232r}
2648 This driver is implementing synchronous bitbang mode of an FTDI FT232R,
2649 FT230X, FT231X and similar USB UART bridge ICs by reusing RS232 signals as GPIO.
2650 It currently doesn't support using CBUS pins as GPIO.
2651
2652 List of connections (default physical pin numbers for FT232R in 28-pin SSOP package):
2653 @itemize @minus
2654 @item RXD(5) - TDI
2655 @item TXD(1) - TCK
2656 @item RTS(3) - TDO
2657 @item CTS(11) - TMS
2658 @item DTR(2) - TRST
2659 @item DCD(10) - SRST
2660 @end itemize
2661
2662 User can change default pinout by supplying configuration
2663 commands with GPIO numbers or RS232 signal names.
2664 GPIO numbers correspond to bit numbers in FTDI GPIO register.
2665 They differ from physical pin numbers.
2666 For details see actual FTDI chip datasheets.
2667 Every JTAG line must be configured to unique GPIO number
2668 different than any other JTAG line, even those lines
2669 that are sometimes not used like TRST or SRST.
2670
2671 FT232R
2672 @itemize @minus
2673 @item bit 7 - RI
2674 @item bit 6 - DCD
2675 @item bit 5 - DSR
2676 @item bit 4 - DTR
2677 @item bit 3 - CTS
2678 @item bit 2 - RTS
2679 @item bit 1 - RXD
2680 @item bit 0 - TXD
2681 @end itemize
2682
2683 These interfaces have several commands, used to configure the driver
2684 before initializing the JTAG scan chain:
2685
2686 @deffn {Config Command} {ft232r vid_pid} @var{vid} @var{pid}
2687 The vendor ID and product ID of the adapter. If not specified, default
2688 0x0403:0x6001 is used.
2689 @end deffn
2690
2691 @deffn {Config Command} {ft232r jtag_nums} @var{tck} @var{tms} @var{tdi} @var{tdo}
2692 Set four JTAG GPIO numbers at once.
2693 If not specified, default 0 3 1 2 or TXD CTS RXD RTS is used.
2694 @end deffn
2695
2696 @deffn {Config Command} {ft232r tck_num} @var{tck}
2697 Set TCK GPIO number. If not specified, default 0 or TXD is used.
2698 @end deffn
2699
2700 @deffn {Config Command} {ft232r tms_num} @var{tms}
2701 Set TMS GPIO number. If not specified, default 3 or CTS is used.
2702 @end deffn
2703
2704 @deffn {Config Command} {ft232r tdi_num} @var{tdi}
2705 Set TDI GPIO number. If not specified, default 1 or RXD is used.
2706 @end deffn
2707
2708 @deffn {Config Command} {ft232r tdo_num} @var{tdo}
2709 Set TDO GPIO number. If not specified, default 2 or RTS is used.
2710 @end deffn
2711
2712 @deffn {Config Command} {ft232r trst_num} @var{trst}
2713 Set TRST GPIO number. If not specified, default 4 or DTR is used.
2714 @end deffn
2715
2716 @deffn {Config Command} {ft232r srst_num} @var{srst}
2717 Set SRST GPIO number. If not specified, default 6 or DCD is used.
2718 @end deffn
2719
2720 @deffn {Config Command} {ft232r restore_serial} @var{word}
2721 Restore serial port after JTAG. This USB bitmode control word
2722 (16-bit) will be sent before quit. Lower byte should
2723 set GPIO direction register to a "sane" state:
2724 0x15 for TXD RTS DTR as outputs (1), others as inputs (0). Higher
2725 byte is usually 0 to disable bitbang mode.
2726 When kernel driver reattaches, serial port should continue to work.
2727 Value 0xFFFF disables sending control word and serial port,
2728 then kernel driver will not reattach.
2729 If not specified, default 0xFFFF is used.
2730 @end deffn
2731
2732 @end deffn
2733
2734 @deffn {Interface Driver} {remote_bitbang}
2735 Drive JTAG from a remote process. This sets up a UNIX or TCP socket connection
2736 with a remote process and sends ASCII encoded bitbang requests to that process
2737 instead of directly driving JTAG.
2738
2739 The remote_bitbang driver is useful for debugging software running on
2740 processors which are being simulated.
2741
2742 @deffn {Config Command} {remote_bitbang port} number
2743 Specifies the TCP port of the remote process to connect to or 0 to use UNIX
2744 sockets instead of TCP.
2745 @end deffn
2746
2747 @deffn {Config Command} {remote_bitbang host} hostname
2748 Specifies the hostname of the remote process to connect to using TCP, or the
2749 name of the UNIX socket to use if remote_bitbang port is 0.
2750 @end deffn
2751
2752 For example, to connect remotely via TCP to the host foobar you might have
2753 something like:
2754
2755 @example
2756 adapter driver remote_bitbang
2757 remote_bitbang port 3335
2758 remote_bitbang host foobar
2759 @end example
2760
2761 To connect to another process running locally via UNIX sockets with socket
2762 named mysocket:
2763
2764 @example
2765 adapter driver remote_bitbang
2766 remote_bitbang port 0
2767 remote_bitbang host mysocket
2768 @end example
2769 @end deffn
2770
2771 @deffn {Interface Driver} {usb_blaster}
2772 USB JTAG/USB-Blaster compatibles over one of the userspace libraries
2773 for FTDI chips. These interfaces have several commands, used to
2774 configure the driver before initializing the JTAG scan chain:
2775
2776 @deffn {Config Command} {usb_blaster vid_pid} vid pid
2777 The vendor ID and product ID of the FTDI FT245 device. If not specified,
2778 default values are used.
2779 Currently, only one @var{vid}, @var{pid} pair may be given, e.g. for
2780 Altera USB-Blaster (default):
2781 @example
2782 usb_blaster vid_pid 0x09FB 0x6001
2783 @end example
2784 The following VID/PID is for Kolja Waschk's USB JTAG:
2785 @example
2786 usb_blaster vid_pid 0x16C0 0x06AD
2787 @end example
2788 @end deffn
2789
2790 @deffn {Command} {usb_blaster pin} (@option{pin6}|@option{pin8}) (@option{0}|@option{1}|@option{s}|@option{t})
2791 Sets the state or function of the unused GPIO pins on USB-Blasters
2792 (pins 6 and 8 on the female JTAG header). These pins can be used as
2793 SRST and/or TRST provided the appropriate connections are made on the
2794 target board.
2795
2796 For example, to use pin 6 as SRST:
2797 @example
2798 usb_blaster pin pin6 s
2799 reset_config srst_only
2800 @end example
2801 @end deffn
2802
2803 @deffn {Config Command} {usb_blaster lowlevel_driver} (@option{ftdi}|@option{ublast2})
2804 Chooses the low level access method for the adapter. If not specified,
2805 @option{ftdi} is selected unless it wasn't enabled during the
2806 configure stage. USB-Blaster II needs @option{ublast2}.
2807 @end deffn
2808
2809 @deffn {Config Command} {usb_blaster firmware} @var{path}
2810 This command specifies @var{path} to access USB-Blaster II firmware
2811 image. To be used with USB-Blaster II only.
2812 @end deffn
2813
2814 @end deffn
2815
2816 @deffn {Interface Driver} {gw16012}
2817 Gateworks GW16012 JTAG programmer.
2818 This has one driver-specific command:
2819
2820 @deffn {Config Command} {parport port} [port_number]
2821 Display either the address of the I/O port
2822 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2823 If a parameter is provided, first switch to use that port.
2824 This is a write-once setting.
2825 @end deffn
2826 @end deffn
2827
2828 @deffn {Interface Driver} {jlink}
2829 SEGGER J-Link family of USB adapters. It currently supports JTAG and SWD
2830 transports.
2831
2832 @quotation Compatibility Note
2833 SEGGER released many firmware versions for the many hardware versions they
2834 produced. OpenOCD was extensively tested and intended to run on all of them,
2835 but some combinations were reported as incompatible. As a general
2836 recommendation, it is advisable to use the latest firmware version
2837 available for each hardware version. However the current V8 is a moving
2838 target, and SEGGER firmware versions released after the OpenOCD was
2839 released may not be compatible. In such cases it is recommended to
2840 revert to the last known functional version. For 0.5.0, this is from
2841 "Feb 8 2012 14:30:39", packed with 4.42c. For 0.6.0, the last known
2842 version is from "May 3 2012 18:36:22", packed with 4.46f.
2843 @end quotation
2844
2845 @deffn {Command} {jlink hwstatus}
2846 Display various hardware related information, for example target voltage and pin
2847 states.
2848 @end deffn
2849 @deffn {Command} {jlink freemem}
2850 Display free device internal memory.
2851 @end deffn
2852 @deffn {Command} {jlink jtag} [@option{2}|@option{3}]
2853 Set the JTAG command version to be used. Without argument, show the actual JTAG
2854 command version.
2855 @end deffn
2856 @deffn {Command} {jlink config}
2857 Display the device configuration.
2858 @end deffn
2859 @deffn {Command} {jlink config targetpower} [@option{on}|@option{off}]
2860 Set the target power state on JTAG-pin 19. Without argument, show the target
2861 power state.
2862 @end deffn
2863 @deffn {Command} {jlink config mac} [@option{ff:ff:ff:ff:ff:ff}]
2864 Set the MAC address of the device. Without argument, show the MAC address.
2865 @end deffn
2866 @deffn {Command} {jlink config ip} [@option{A.B.C.D}(@option{/E}|@option{F.G.H.I})]
2867 Set the IP configuration of the device, where A.B.C.D is the IP address, E the
2868 bit of the subnet mask and F.G.H.I the subnet mask. Without arguments, show the
2869 IP configuration.
2870 @end deffn
2871 @deffn {Command} {jlink config usb} [@option{0} to @option{3}]
2872 Set the USB address of the device. This will also change the USB Product ID
2873 (PID) of the device. Without argument, show the USB address.
2874 @end deffn
2875 @deffn {Command} {jlink config reset}
2876 Reset the current configuration.
2877 @end deffn
2878 @deffn {Command} {jlink config write}
2879 Write the current configuration to the internal persistent storage.
2880 @end deffn
2881 @deffn {Command} {jlink emucom write} <channel> <data>
2882 Write data to an EMUCOM channel. The data needs to be encoded as hexadecimal
2883 pairs.
2884
2885 The following example shows how to write the three bytes 0xaa, 0x0b and 0x23 to
2886 the EMUCOM channel 0x10:
2887 @example
2888 > jlink emucom write 0x10 aa0b23
2889 @end example
2890 @end deffn
2891 @deffn {Command} {jlink emucom read} <channel> <length>
2892 Read data from an EMUCOM channel. The read data is encoded as hexadecimal
2893 pairs.
2894
2895 The following example shows how to read 4 bytes from the EMUCOM channel 0x0:
2896 @example
2897 > jlink emucom read 0x0 4
2898 77a90000
2899 @end example
2900 @end deffn
2901 @deffn {Config Command} {jlink usb} <@option{0} to @option{3}>
2902 Set the USB address of the interface, in case more than one adapter is connected
2903 to the host. If not specified, USB addresses are not considered. Device
2904 selection via USB address is not always unambiguous. It is recommended to use
2905 the serial number instead, if possible.
2906
2907 As a configuration command, it can be used only before 'init'.
2908 @end deffn
2909 @end deffn
2910
2911 @deffn {Interface Driver} {kitprog}
2912 This driver is for Cypress Semiconductor's KitProg adapters. The KitProg is an
2913 SWD-only adapter that is designed to be used with Cypress's PSoC and PRoC device
2914 families, but it is possible to use it with some other devices. If you are using
2915 this adapter with a PSoC or a PRoC, you may need to add
2916 @command{kitprog_init_acquire_psoc} or @command{kitprog acquire_psoc} to your
2917 configuration script.
2918
2919 Note that this driver is for the proprietary KitProg protocol, not the CMSIS-DAP
2920 mode introduced in firmware 2.14. If the KitProg is in CMSIS-DAP mode, it cannot
2921 be used with this driver, and must either be used with the cmsis-dap driver or
2922 switched back to KitProg mode. See the Cypress KitProg User Guide for
2923 instructions on how to switch KitProg modes.
2924
2925 Known limitations:
2926 @itemize @bullet
2927 @item The frequency of SWCLK cannot be configured, and varies between 1.6 MHz
2928 and 2.7 MHz.
2929 @item For firmware versions below 2.14, "JTAG to SWD" sequences are replaced by
2930 "SWD line reset" in the driver. This is for two reasons. First, the KitProg does
2931 not support sending arbitrary SWD sequences, and only firmware 2.14 and later
2932 implement both "JTAG to SWD" and "SWD line reset" in firmware. Earlier firmware
2933 versions only implement "SWD line reset". Second, due to a firmware quirk, an
2934 SWD sequence must be sent after every target reset in order to re-establish
2935 communications with the target.
2936 @item Due in part to the limitation above, KitProg devices with firmware below
2937 version 2.14 will need to use @command{kitprog_init_acquire_psoc} in order to
2938 communicate with PSoC 5LP devices. This is because, assuming debug is not
2939 disabled on the PSoC, the PSoC 5LP needs its JTAG interface switched to SWD
2940 mode before communication can begin, but prior to firmware 2.14, "JTAG to SWD"
2941 could only be sent with an acquisition sequence.
2942 @end itemize
2943
2944 @deffn {Config Command} {kitprog_init_acquire_psoc}
2945 Indicate that a PSoC acquisition sequence needs to be run during adapter init.
2946 Please be aware that the acquisition sequence hard-resets the target.
2947 @end deffn
2948
2949 @deffn {Command} {kitprog acquire_psoc}
2950 Run a PSoC acquisition sequence immediately. Typically, this should not be used
2951 outside of the target-specific configuration scripts since it hard-resets the
2952 target as a side-effect.
2953 This is necessary for "reset halt" on some PSoC 4 series devices.
2954 @end deffn
2955
2956 @deffn {Command} {kitprog info}
2957 Display various adapter information, such as the hardware version, firmware
2958 version, and target voltage.
2959 @end deffn
2960 @end deffn
2961
2962 @deffn {Interface Driver} {parport}
2963 Supports PC parallel port bit-banging cables:
2964 Wigglers, PLD download cable, and more.
2965 These interfaces have several commands, used to configure the driver
2966 before initializing the JTAG scan chain:
2967
2968 @deffn {Config Command} {parport cable} name
2969 Set the layout of the parallel port cable used to connect to the target.
2970 This is a write-once setting.
2971 Currently valid cable @var{name} values include:
2972
2973 @itemize @minus
2974 @item @b{altium} Altium Universal JTAG cable.
2975 @item @b{arm-jtag} Same as original wiggler except SRST and
2976 TRST connections reversed and TRST is also inverted.
2977 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
2978 in configuration mode. This is only used to
2979 program the Chameleon itself, not a connected target.
2980 @item @b{dlc5} The Xilinx Parallel cable III.
2981 @item @b{flashlink} The ST Parallel cable.
2982 @item @b{lattice} Lattice ispDOWNLOAD Cable
2983 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
2984 some versions of
2985 Amontec's Chameleon Programmer. The new version available from
2986 the website uses the original Wiggler layout ('@var{wiggler}')
2987 @item @b{triton} The parallel port adapter found on the
2988 ``Karo Triton 1 Development Board''.
2989 This is also the layout used by the HollyGates design
2990 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
2991 @item @b{wiggler} The original Wiggler layout, also supported by
2992 several clones, such as the Olimex ARM-JTAG
2993 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
2994 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
2995 @end itemize
2996 @end deffn
2997
2998 @deffn {Config Command} {parport port} [port_number]
2999 Display either the address of the I/O port
3000 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
3001 If a parameter is provided, first switch to use that port.
3002 This is a write-once setting.
3003
3004 When using PPDEV to access the parallel port, use the number of the parallel port:
3005 @option{parport port 0} (the default). If @option{parport port 0x378} is specified
3006 you may encounter a problem.
3007 @end deffn
3008
3009 @deffn {Config Command} {parport toggling_time} [nanoseconds]
3010 Displays how many nanoseconds the hardware needs to toggle TCK;
3011 the parport driver uses this value to obey the
3012 @command{adapter speed} configuration.
3013 When the optional @var{nanoseconds} parameter is given,
3014 that setting is changed before displaying the current value.
3015
3016 The default setting should work reasonably well on commodity PC hardware.
3017 However, you may want to calibrate for your specific hardware.
3018 @quotation Tip
3019 To measure the toggling time with a logic analyzer or a digital storage
3020 oscilloscope, follow the procedure below:
3021 @example
3022 > parport toggling_time 1000
3023 > adapter speed 500
3024 @end example
3025 This sets the maximum JTAG clock speed of the hardware, but
3026 the actual speed probably deviates from the requested 500 kHz.
3027 Now, measure the time between the two closest spaced TCK transitions.
3028 You can use @command{runtest 1000} or something similar to generate a
3029 large set of samples.
3030 Update the setting to match your measurement:
3031 @example
3032 > parport toggling_time <measured nanoseconds>
3033 @end example
3034 Now the clock speed will be a better match for @command{adapter speed}
3035 command given in OpenOCD scripts and event handlers.
3036
3037 You can do something similar with many digital multimeters, but note
3038 that you'll probably need to run the clock continuously for several
3039 seconds before it decides what clock rate to show. Adjust the
3040 toggling time up or down until the measured clock rate is a good
3041 match with the rate you specified in the @command{adapter speed} command;
3042 be conservative.
3043 @end quotation
3044 @end deffn
3045
3046 @deffn {Config Command} {parport write_on_exit} (@option{on}|@option{off})
3047 This will configure the parallel driver to write a known
3048 cable-specific value to the parallel interface on exiting OpenOCD.
3049 @end deffn
3050
3051 For example, the interface configuration file for a
3052 classic ``Wiggler'' cable on LPT2 might look something like this:
3053
3054 @example
3055 adapter driver parport
3056 parport port 0x278
3057 parport cable wiggler
3058 @end example
3059 @end deffn
3060
3061 @deffn {Interface Driver} {presto}
3062 ASIX PRESTO USB JTAG programmer.
3063 @end deffn
3064
3065 @deffn {Interface Driver} {rlink}
3066 Raisonance RLink USB adapter
3067 @end deffn
3068
3069 @deffn {Interface Driver} {usbprog}
3070 usbprog is a freely programmable USB adapter.
3071 @end deffn
3072
3073 @deffn {Interface Driver} {vsllink}
3074 vsllink is part of Versaloon which is a versatile USB programmer.
3075
3076 @quotation Note
3077 This defines quite a few driver-specific commands,
3078 which are not currently documented here.
3079 @end quotation
3080 @end deffn
3081
3082 @anchor{hla_interface}
3083 @deffn {Interface Driver} {hla}
3084 This is a driver that supports multiple High Level Adapters.
3085 This type of adapter does not expose some of the lower level api's
3086 that OpenOCD would normally use to access the target.
3087
3088 Currently supported adapters include the STMicroelectronics ST-LINK, TI ICDI
3089 and Nuvoton Nu-Link.
3090 ST-LINK firmware version >= V2.J21.S4 recommended due to issues with earlier
3091 versions of firmware where serial number is reset after first use. Suggest
3092 using ST firmware update utility to upgrade ST-LINK firmware even if current
3093 version reported is V2.J21.S4.
3094
3095 @deffn {Config Command} {hla_device_desc} description
3096 Currently Not Supported.
3097 @end deffn
3098
3099 @deffn {Config Command} {hla_layout} (@option{stlink}|@option{icdi}|@option{nulink})
3100 Specifies the adapter layout to use.
3101 @end deffn
3102
3103 @deffn {Config Command} {hla_vid_pid} [vid pid]+
3104 Pairs of vendor IDs and product IDs of the device.
3105 @end deffn
3106
3107 @deffn {Config Command} {hla_stlink_backend} (usb | tcp [port])
3108 @emph{ST-Link only:} Choose between 'exclusive' USB communication (the default backend) or
3109 'shared' mode using ST-Link TCP server (the default port is 7184).
3110
3111 @emph{Note:} ST-Link TCP server is a binary application provided by ST
3112 available from @url{https://www.st.com/en/development-tools/st-link-server.html,
3113 ST-LINK server software module}.
3114 @end deffn
3115
3116 @deffn {Command} {hla_command} command
3117 Execute a custom adapter-specific command. The @var{command} string is
3118 passed as is to the underlying adapter layout handler.
3119 @end deffn
3120 @end deffn
3121
3122 @anchor{st_link_dap_interface}
3123 @deffn {Interface Driver} {st-link}
3124 This is a driver that supports STMicroelectronics adapters ST-LINK/V2
3125 (from firmware V2J24) and STLINK-V3, thanks to a new API that provides
3126 directly access the arm ADIv5 DAP.
3127
3128 The new API provide access to multiple AP on the same DAP, but the
3129 maximum number of the AP port is limited by the specific firmware version
3130 (e.g. firmware V2J29 has 3 as maximum AP number, while V2J32 has 8).
3131 An error is returned for any AP number above the maximum allowed value.
3132
3133 @emph{Note:} Either these same adapters and their older versions are
3134 also supported by @ref{hla_interface, the hla interface driver}.
3135
3136 @deffn {Config Command} {st-link backend} (usb | tcp [port])
3137 Choose between 'exclusive' USB communication (the default backend) or
3138 'shared' mode using ST-Link TCP server (the default port is 7184).
3139
3140 @emph{Note:} ST-Link TCP server is a binary application provided by ST
3141 available from @url{https://www.st.com/en/development-tools/st-link-server.html,
3142 ST-LINK server software module}.
3143
3144 @emph{Note:} ST-Link TCP server does not support the SWIM transport.
3145 @end deffn
3146
3147 @deffn {Config Command} {st-link vid_pid} [vid pid]+
3148 Pairs of vendor IDs and product IDs of the device.
3149 @end deffn
3150
3151 @deffn {Command} {st-link cmd} rx_n (tx_byte)+
3152 Sends an arbitrary command composed by the sequence of bytes @var{tx_byte}
3153 and receives @var{rx_n} bytes.
3154
3155 For example, the command to read the target's supply voltage is one byte 0xf7 followed
3156 by 15 bytes zero. It returns 8 bytes, where the first 4 bytes represent the ADC sampling
3157 of the reference voltage 1.2V and the last 4 bytes represent the ADC sampling of half
3158 the target's supply voltage.
3159 @example
3160 > st-link cmd 8 0xf7 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
3161 0xf1 0x05 0x00 0x00 0x0b 0x08 0x00 0x00
3162 @end example
3163 The result can be converted to Volts (ignoring the most significant bytes, always zero)
3164 @example
3165 > set a [st-link cmd 8 0xf7 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0]
3166 > set n [expr @{[lindex $a 4] + 256 * [lindex $a 5]@}]
3167 > set d [expr @{[lindex $a 0] + 256 * [lindex $a 1]@}]
3168 > echo [expr @{2 * 1.2 * $n / $d@}]
3169 3.24891518738
3170 @end example
3171 @end deffn
3172 @end deffn
3173
3174 @deffn {Interface Driver} {opendous}
3175 opendous-jtag is a freely programmable USB adapter.
3176 @end deffn
3177
3178 @deffn {Interface Driver} {ulink}
3179 This is the Keil ULINK v1 JTAG debugger.
3180 @end deffn
3181
3182 @deffn {Interface Driver} {xds110}
3183 The XDS110 is included as the embedded debug probe on many Texas Instruments
3184 LaunchPad evaluation boards. The XDS110 is also available as a stand-alone USB
3185 debug probe with the added capability to supply power to the target board. The
3186 following commands are supported by the XDS110 driver:
3187
3188 @deffn {Config Command} {xds110 supply} voltage_in_millivolts
3189 Available only on the XDS110 stand-alone probe. Sets the voltage level of the
3190 XDS110 power supply. A value of 0 leaves the supply off. Otherwise, the supply
3191 can be set to any value in the range 1800 to 3600 millivolts.
3192 @end deffn
3193
3194 @deffn {Command} {xds110 info}
3195 Displays information about the connected XDS110 debug probe (e.g. firmware
3196 version).
3197 @end deffn
3198 @end deffn
3199
3200 @deffn {Interface Driver} {xlnx_pcie_xvc}
3201 This driver supports the Xilinx Virtual Cable (XVC) over PCI Express.
3202 It is commonly found in Xilinx based PCI Express designs. It allows debugging
3203 fabric based JTAG/SWD devices such as Cortex-M1/M3 microcontrollers. Access to this is
3204 exposed via extended capability registers in the PCI Express configuration space.
3205
3206 For more information see Xilinx PG245 (Section on From_PCIE_to_JTAG mode).
3207
3208 @deffn {Config Command} {xlnx_pcie_xvc config} device
3209 Specifies the PCI Express device via parameter @var{device} to use.
3210
3211 The correct value for @var{device} can be obtained by looking at the output
3212 of lscpi -D (first column) for the corresponding device.
3213
3214 The string will be of the format "DDDD:BB:SS.F" such as "0000:65:00.1".
3215
3216 @end deffn
3217 @end deffn
3218
3219 @deffn {Interface Driver} {bcm2835gpio}
3220 This SoC is present in Raspberry Pi which is a cheap single-board computer
3221 exposing some GPIOs on its expansion header.
3222
3223 The driver accesses memory-mapped GPIO peripheral registers directly
3224 for maximum performance, but the only possible race condition is for
3225 the pins' modes/muxing (which is highly unlikely), so it should be
3226 able to coexist nicely with both sysfs bitbanging and various
3227 peripherals' kernel drivers. The driver restores the previous
3228 configuration on exit.
3229
3230 GPIO numbers >= 32 can't be used for performance reasons.
3231
3232 See @file{interface/raspberrypi-native.cfg} for a sample config and
3233 pinout.
3234
3235 @deffn {Config Command} {bcm2835gpio jtag_nums} @var{tck} @var{tms} @var{tdi} @var{tdo}
3236 Set JTAG transport GPIO numbers for TCK, TMS, TDI, and TDO (in that order).
3237 Must be specified to enable JTAG transport. These pins can also be specified
3238 individually.
3239 @end deffn
3240
3241 @deffn {Config Command} {bcm2835gpio tck_num} @var{tck}
3242 Set TCK GPIO number. Must be specified to enable JTAG transport. Can also be
3243 specified using the configuration command @command{bcm2835gpio jtag_nums}.
3244 @end deffn
3245
3246 @deffn {Config Command} {bcm2835gpio tms_num} @var{tms}
3247 Set TMS GPIO number. Must be specified to enable JTAG transport. Can also be
3248 specified using the configuration command @command{bcm2835gpio jtag_nums}.
3249 @end deffn
3250
3251 @deffn {Config Command} {bcm2835gpio tdo_num} @var{tdo}
3252 Set TDO GPIO number. Must be specified to enable JTAG transport. Can also be
3253 specified using the configuration command @command{bcm2835gpio jtag_nums}.
3254 @end deffn
3255
3256 @deffn {Config Command} {bcm2835gpio tdi_num} @var{tdi}
3257 Set TDI GPIO number. Must be specified to enable JTAG transport. Can also be
3258 specified using the configuration command @command{bcm2835gpio jtag_nums}.
3259 @end deffn
3260
3261 @deffn {Config Command} {bcm2835gpio swd_nums} @var{swclk} @var{swdio}
3262 Set SWD transport GPIO numbers for SWCLK and SWDIO (in that order). Must be
3263 specified to enable SWD transport. These pins can also be specified individually.
3264 @end deffn
3265
3266 @deffn {Config Command} {bcm2835gpio swclk_num} @var{swclk}
3267 Set SWCLK GPIO number. Must be specified to enable SWD transport. Can also be
3268 specified using the configuration command @command{bcm2835gpio swd_nums}.
3269 @end deffn
3270
3271 @deffn {Config Command} {bcm2835gpio swdio_num} @var{swdio}
3272 Set SWDIO GPIO number. Must be specified to enable SWD transport. Can also be
3273 specified using the configuration command @command{bcm2835gpio swd_nums}.
3274 @end deffn
3275
3276 @deffn {Config Command} {bcm2835gpio swdio_dir_num} @var{swdio} @var{dir}
3277 Set SWDIO direction control pin GPIO number. If specified, this pin can be used
3278 to control the direction of an external buffer on the SWDIO pin (set=output
3279 mode, clear=input mode). If not specified, this feature is disabled.
3280 @end deffn
3281
3282 @deffn {Config Command} {bcm2835gpio srst_num} @var{srst}
3283 Set SRST GPIO number. Must be specified to enable SRST.
3284 @end deffn
3285
3286 @deffn {Config Command} {bcm2835gpio trst_num} @var{trst}
3287 Set TRST GPIO number. Must be specified to enable TRST.
3288 @end deffn
3289
3290 @deffn {Config Command} {bcm2835gpio speed_coeffs} @var{speed_coeff} @var{speed_offset}
3291 Set SPEED_COEFF and SPEED_OFFSET for delay calculations. If unspecified,
3292 speed_coeff defaults to 113714, and speed_offset defaults to 28.
3293 @end deffn
3294
3295 @deffn {Config Command} {bcm2835gpio peripheral_base} @var{base}
3296 Set the peripheral base register address to access GPIOs. For the RPi1, use
3297 0x20000000. For RPi2 and RPi3, use 0x3F000000. For RPi4, use 0xFE000000. A full
3298 list can be found in the
3299 @uref{https://www.raspberrypi.org/documentation/hardware/raspberrypi/peripheral_addresses.md, official guide}.
3300 @end deffn
3301
3302 @end deffn
3303
3304 @deffn {Interface Driver} {imx_gpio}
3305 i.MX SoC is present in many community boards. Wandboard is an example
3306 of the one which is most popular.
3307
3308 This driver is mostly the same as bcm2835gpio.
3309
3310 See @file{interface/imx-native.cfg} for a sample config and
3311 pinout.
3312
3313 @end deffn
3314
3315
3316 @deffn {Interface Driver} {linuxgpiod}
3317 Linux provides userspace access to GPIO through libgpiod since Linux kernel version v4.6.
3318 The driver emulates either JTAG and SWD transport through bitbanging.
3319
3320 See @file{interface/dln-2-gpiod.cfg} for a sample config.
3321 @end deffn
3322
3323
3324 @deffn {Interface Driver} {sysfsgpio}
3325 Linux legacy userspace access to GPIO through sysfs is deprecated from Linux kernel version v5.3.
3326 Prefer using @b{linuxgpiod}, instead.
3327
3328 See @file{interface/sysfsgpio-raspberrypi.cfg} for a sample config.
3329 @end deffn
3330
3331
3332 @deffn {Interface Driver} {openjtag}
3333 OpenJTAG compatible USB adapter.
3334 This defines some driver-specific commands:
3335
3336 @deffn {Config Command} {openjtag variant} variant
3337 Specifies the variant of the OpenJTAG adapter (see @uref{http://www.openjtag.org/}).
3338 Currently valid @var{variant} values include:
3339
3340 @itemize @minus
3341 @item @b{standard} Standard variant (default).
3342 @item @b{cy7c65215} Cypress CY7C65215 Dual Channel USB-Serial Bridge Controller
3343 (see @uref{http://www.cypress.com/?rID=82870}).
3344 @end itemize
3345 @end deffn
3346
3347 @deffn {Config Command} {openjtag device_desc} string
3348 The USB device description string of the adapter.
3349 This value is only used with the standard variant.
3350 @end deffn
3351 @end deffn
3352
3353
3354 @deffn {Interface Driver} {vdebug}
3355 Cadence Virtual Debug Interface driver.
3356
3357 @deffn {Config Command} {vdebug server} host:port
3358 Specifies the host and TCP port number where the vdebug server runs.
3359 @end deffn
3360
3361 @deffn {Config Command} {vdebug batching} value
3362 Specifies the batching method for the vdebug request. Possible values are
3363 0 for no batching
3364 1 or wr to batch write transactions together (default)
3365 2 or rw to batch both read and write transactions
3366 @end deffn
3367
3368 @deffn {Config Command} {vdebug polling} min max
3369 Takes two values, representing the polling interval in ms. Lower values mean faster
3370 debugger responsiveness, but lower emulation performance. The minimum should be
3371 around 10, maximum should not exceed 1000, which is the default gdb and keepalive
3372 timeout value.
3373 @end deffn
3374
3375 @deffn {Config Command} {vdebug bfm_path} path clk_period
3376 Specifies the hierarchical path and input clk period of the vdebug BFM in the design.
3377 The hierarchical path uses Verilog notation top.inst.inst
3378 The clock period must include the unit, for instance 40ns.
3379 @end deffn
3380
3381 @deffn {Config Command} {vdebug mem_path} path base size
3382 Specifies the hierarchical path to the design memory instance for backdoor access.
3383 Up to 4 memories can be specified. The hierarchical path uses Verilog notation.
3384 The base specifies start address in the design address space, size its size in bytes.
3385 Both values can use hexadecimal notation with prefix 0x.
3386 @end deffn
3387 @end deffn
3388
3389 @deffn {Interface Driver} {jtag_dpi}
3390 SystemVerilog Direct Programming Interface (DPI) compatible driver for
3391 JTAG devices in emulation. The driver acts as a client for the SystemVerilog
3392 DPI server interface.
3393
3394 @deffn {Config Command} {jtag_dpi set_port} port
3395 Specifies the TCP/IP port number of the SystemVerilog DPI server interface.
3396 @end deffn
3397
3398 @deffn {Config Command} {jtag_dpi set_address} address
3399 Specifies the TCP/IP address of the SystemVerilog DPI server interface.
3400 @end deffn
3401 @end deffn
3402
3403
3404 @deffn {Interface Driver} {buspirate}
3405
3406 This driver is for the Bus Pirate (see @url{http://dangerousprototypes.com/docs/Bus_Pirate}) and compatible devices.
3407 It uses a simple data protocol over a serial port connection.
3408
3409 Most hardware development boards have a UART, a real serial port, or a virtual USB serial device, so this driver
3410 allows you to start building your own JTAG adapter without the complexity of a custom USB connection.
3411
3412 @deffn {Config Command} {buspirate port} serial_port
3413 Specify the serial port's filename. For example:
3414 @example
3415 buspirate port /dev/ttyUSB0
3416 @end example
3417 @end deffn
3418
3419 @deffn {Config Command} {buspirate speed} (normal|fast)
3420 Set the communication speed to 115k (normal) or 1M (fast). For example:
3421 @example
3422 buspirate speed normal
3423 @end example
3424 @end deffn
3425
3426 @deffn {Config Command} {buspirate mode} (normal|open-drain)
3427 Set the Bus Pirate output mode.
3428 @itemize @minus
3429 @item In normal mode (push/pull), do not enable the pull-ups, and do not connect I/O header pin VPU to JTAG VREF.
3430 @item In open drain mode, you will then need to enable the pull-ups.
3431 @end itemize
3432 For example:
3433 @example
3434 buspirate mode normal
3435 @end example
3436 @end deffn
3437
3438 @deffn {Config Command} {buspirate pullup} (0|1)
3439 Whether to connect (1) or not (0) the I/O header pin VPU (JTAG VREF)
3440 to the pull-up/pull-down resistors on MOSI (JTAG TDI), CLK (JTAG TCK), MISO (JTAG TDO) and CS (JTAG TMS).
3441 For example:
3442 @example
3443 buspirate pullup 0
3444 @end example
3445 @end deffn
3446
3447 @deffn {Config Command} {buspirate vreg} (0|1)
3448 Whether to enable (1) or disable (0) the built-in voltage regulator,
3449 which can be used to supply power to a test circuit through
3450 I/O header pins +3V3 and +5V. For example:
3451 @example
3452 buspirate vreg 0
3453 @end example
3454 @end deffn
3455
3456 @deffn {Command} {buspirate led} (0|1)
3457 Turns the Bus Pirate's LED on (1) or off (0). For example:
3458 @end deffn
3459 @example
3460 buspirate led 1
3461 @end example
3462
3463 @end deffn
3464
3465
3466 @section Transport Configuration
3467 @cindex Transport
3468 As noted earlier, depending on the version of OpenOCD you use,
3469 and the debug adapter you are using,
3470 several transports may be available to
3471 communicate with debug targets (or perhaps to program flash memory).
3472 @deffn {Command} {transport list}
3473 displays the names of the transports supported by this
3474 version of OpenOCD.
3475 @end deffn
3476
3477 @deffn {Command} {transport select} @option{transport_name}
3478 Select which of the supported transports to use in this OpenOCD session.
3479
3480 When invoked with @option{transport_name}, attempts to select the named
3481 transport. The transport must be supported by the debug adapter
3482 hardware and by the version of OpenOCD you are using (including the
3483 adapter's driver).
3484
3485 If no transport has been selected and no @option{transport_name} is
3486 provided, @command{transport select} auto-selects the first transport
3487 supported by the debug adapter.
3488
3489 @command{transport select} always returns the name of the session's selected
3490 transport, if any.
3491 @end deffn
3492
3493 @subsection JTAG Transport
3494 @cindex JTAG
3495 JTAG is the original transport supported by OpenOCD, and most
3496 of the OpenOCD commands support it.
3497 JTAG transports expose a chain of one or more Test Access Points (TAPs),
3498 each of which must be explicitly declared.
3499 JTAG supports both debugging and boundary scan testing.
3500 Flash programming support is built on top of debug support.
3501
3502 JTAG transport is selected with the command @command{transport select
3503 jtag}. Unless your adapter uses either @ref{hla_interface,the hla interface
3504 driver} (in which case the command is @command{transport select hla_jtag})
3505 or @ref{st_link_dap_interface,the st-link interface driver} (in which case
3506 the command is @command{transport select dapdirect_jtag}).
3507
3508 @subsection SWD Transport
3509 @cindex SWD
3510 @cindex Serial Wire Debug
3511 SWD (Serial Wire Debug) is an ARM-specific transport which exposes one
3512 Debug Access Point (DAP, which must be explicitly declared.
3513 (SWD uses fewer signal wires than JTAG.)
3514 SWD is debug-oriented, and does not support boundary scan testing.
3515 Flash programming support is built on top of debug support.
3516 (Some processors support both JTAG and SWD.)
3517
3518 SWD transport is selected with the command @command{transport select
3519 swd}. Unless your adapter uses either @ref{hla_interface,the hla interface
3520 driver} (in which case the command is @command{transport select hla_swd})
3521 or @ref{st_link_dap_interface,the st-link interface driver} (in which case
3522 the command is @command{transport select dapdirect_swd}).
3523
3524 @deffn {Config Command} {swd newdap} ...
3525 Declares a single DAP which uses SWD transport.
3526 Parameters are currently the same as "jtag newtap" but this is
3527 expected to change.
3528 @end deffn
3529
3530 @cindex SWD multi-drop
3531 The newer SWD devices (SW-DP v2 or SWJ-DP v2) support the multi-drop extension
3532 of SWD protocol: two or more devices can be connected to one SWD adapter.
3533 SWD transport works in multi-drop mode if @ref{dap_create,DAP} is configured
3534 with both @code{-dp-id} and @code{-instance-id} parameters regardless how many
3535 DAPs are created.
3536
3537 Not all adapters and adapter drivers support SWD multi-drop. Only the following
3538 adapter drivers are SWD multi-drop capable:
3539 cmsis_dap (use an adapter with CMSIS-DAP version 2.0), ftdi, all bitbang based.
3540
3541 @subsection SPI Transport
3542 @cindex SPI
3543 @cindex Serial Peripheral Interface
3544 The Serial Peripheral Interface (SPI) is a general purpose transport
3545 which uses four wire signaling. Some processors use it as part of a
3546 solution for flash programming.
3547
3548 @anchor{swimtransport}
3549 @subsection SWIM Transport
3550 @cindex SWIM
3551 @cindex Single Wire Interface Module
3552 The Single Wire Interface Module (SWIM) is a low-pin-count debug protocol used
3553 by the STMicroelectronics MCU family STM8 and documented in the
3554 @uref{https://www.st.com/resource/en/user_manual/cd00173911.pdf, User Manual UM470}.
3555
3556 SWIM does not support boundary scan testing nor multiple cores.
3557
3558 The SWIM transport is selected with the command @command{transport select swim}.
3559
3560 The concept of TAPs does not fit in the protocol since SWIM does not implement
3561 a scan chain. Nevertheless, the current SW model of OpenOCD requires defining a
3562 virtual SWIM TAP through the command @command{swim newtap basename tap_type}.
3563 The TAP definition must precede the target definition command
3564 @command{target create target_name stm8 -chain-position basename.tap_type}.
3565
3566 @anchor{jtagspeed}
3567 @section JTAG Speed
3568 JTAG clock setup is part of system setup.
3569 It @emph{does not belong with interface setup} since any interface
3570 only knows a few of the constraints for the JTAG clock speed.
3571 Sometimes the JTAG speed is
3572 changed during the target initialization process: (1) slow at
3573 reset, (2) program the CPU clocks, (3) run fast.
3574 Both the "slow" and "fast" clock rates are functions of the
3575 oscillators used, the chip, the board design, and sometimes
3576 power management software that may be active.
3577
3578 The speed used during reset, and the scan chain verification which
3579 follows reset, can be adjusted using a @code{reset-start}
3580 target event handler.
3581 It can then be reconfigured to a faster speed by a
3582 @code{reset-init} target event handler after it reprograms those
3583 CPU clocks, or manually (if something else, such as a boot loader,
3584 sets up those clocks).
3585 @xref{targetevents,,Target Events}.
3586 When the initial low JTAG speed is a chip characteristic, perhaps
3587 because of a required oscillator speed, provide such a handler
3588 in the target config file.
3589 When that speed is a function of a board-specific characteristic
3590 such as which speed oscillator is used, it belongs in the board
3591 config file instead.
3592 In both cases it's safest to also set the initial JTAG clock rate
3593 to that same slow speed, so that OpenOCD never starts up using a
3594 clock speed that's faster than the scan chain can support.
3595
3596 @example
3597 jtag_rclk 3000
3598 $_TARGET.cpu configure -event reset-start @{ jtag_rclk 3000 @}
3599 @end example
3600
3601 If your system supports adaptive clocking (RTCK), configuring
3602 JTAG to use that is probably the most robust approach.
3603 However, it introduces delays to synchronize clocks; so it
3604 may not be the fastest solution.
3605
3606 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
3607 instead of @command{adapter speed}, but only for (ARM) cores and boards
3608 which support adaptive clocking.
3609
3610 @deffn {Command} {adapter speed} max_speed_kHz
3611 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
3612 JTAG interfaces usually support a limited number of
3613 speeds. The speed actually used won't be faster
3614 than the speed specified.
3615
3616 Chip data sheets generally include a top JTAG clock rate.
3617 The actual rate is often a function of a CPU core clock,
3618 and is normally less than that peak rate.
3619 For example, most ARM cores accept at most one sixth of the CPU clock.
3620
3621 Speed 0 (khz) selects RTCK method.
3622 @xref{faqrtck,,FAQ RTCK}.
3623 If your system uses RTCK, you won't need to change the
3624 JTAG clocking after setup.
3625 Not all interfaces, boards, or targets support ``rtck''.
3626 If the interface device can not
3627 support it, an error is returned when you try to use RTCK.
3628 @end deffn
3629
3630 @defun jtag_rclk fallback_speed_kHz
3631 @cindex adaptive clocking
3632 @cindex RTCK
3633 This Tcl proc (defined in @file{startup.tcl}) attempts to enable RTCK/RCLK.
3634 If that fails (maybe the interface, board, or target doesn't
3635 support it), falls back to the specified frequency.
3636 @example
3637 # Fall back to 3mhz if RTCK is not supported
3638 jtag_rclk 3000
3639 @end example
3640 @end defun
3641
3642 @node Reset Configuration
3643 @chapter Reset Configuration
3644 @cindex Reset Configuration
3645
3646 Every system configuration may require a different reset
3647 configuration. This can also be quite confusing.
3648 Resets also interact with @var{reset-init} event handlers,
3649 which do things like setting up clocks and DRAM, and
3650 JTAG clock rates. (@xref{jtagspeed,,JTAG Speed}.)
3651 They can also interact with JTAG routers.
3652 Please see the various board files for examples.
3653
3654 @quotation Note
3655 To maintainers and integrators:
3656 Reset configuration touches several things at once.
3657 Normally the board configuration file
3658 should define it and assume that the JTAG adapter supports
3659 everything that's wired up to the board's JTAG connector.
3660
3661 However, the target configuration file could also make note
3662 of something the silicon vendor has done inside the chip,
3663 which will be true for most (or all) boards using that chip.
3664 And when the JTAG adapter doesn't support everything, the
3665 user configuration file will need to override parts of
3666 the reset configuration provided by other files.
3667 @end quotation
3668
3669 @section Types of Reset
3670
3671 There are many kinds of reset possible through JTAG, but
3672 they may not all work with a given board and adapter.
3673 That's part of why reset configuration can be error prone.
3674
3675 @itemize @bullet
3676 @item
3677 @emph{System Reset} ... the @emph{SRST} hardware signal
3678 resets all chips connected to the JTAG adapter, such as processors,
3679 power management chips, and I/O controllers. Normally resets triggered
3680 with this signal behave exactly like pressing a RESET button.
3681 @item
3682 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
3683 just the TAP controllers connected to the JTAG adapter.
3684 Such resets should not be visible to the rest of the system; resetting a
3685 device's TAP controller just puts that controller into a known state.
3686 @item
3687 @emph{Emulation Reset} ... many devices can be reset through JTAG
3688 commands. These resets are often distinguishable from system
3689 resets, either explicitly (a "reset reason" register says so)
3690 or implicitly (not all parts of the chip get reset).
3691 @item
3692 @emph{Other Resets} ... system-on-chip devices often support
3693 several other types of reset.
3694 You may need to arrange that a watchdog timer stops
3695 while debugging, preventing a watchdog reset.
3696 There may be individual module resets.
3697 @end itemize
3698
3699 In the best case, OpenOCD can hold SRST, then reset
3700 the TAPs via TRST and send commands through JTAG to halt the
3701 CPU at the reset vector before the 1st instruction is executed.
3702 Then when it finally releases the SRST signal, the system is
3703 halted under debugger control before any code has executed.
3704 This is the behavior required to support the @command{reset halt}
3705 and @command{reset init} commands; after @command{reset init} a
3706 board-specific script might do things like setting up DRAM.
3707 (@xref{resetcommand,,Reset Command}.)
3708
3709 @anchor{srstandtrstissues}
3710 @section SRST and TRST Issues
3711
3712 Because SRST and TRST are hardware signals, they can have a
3713 variety of system-specific constraints. Some of the most
3714 common issues are:
3715
3716 @itemize @bullet
3717
3718 @item @emph{Signal not available} ... Some boards don't wire
3719 SRST or TRST to the JTAG connector. Some JTAG adapters don't
3720 support such signals even if they are wired up.
3721 Use the @command{reset_config} @var{signals} options to say
3722 when either of those signals is not connected.
3723 When SRST is not available, your code might not be able to rely
3724 on controllers having been fully reset during code startup.
3725 Missing TRST is not a problem, since JTAG-level resets can
3726 be triggered using with TMS signaling.
3727
3728 @item @emph{Signals shorted} ... Sometimes a chip, board, or
3729 adapter will connect SRST to TRST, instead of keeping them separate.
3730 Use the @command{reset_config} @var{combination} options to say
3731 when those signals aren't properly independent.
3732
3733 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
3734 delay circuit, reset supervisor, or on-chip features can extend
3735 the effect of a JTAG adapter's reset for some time after the adapter
3736 stops issuing the reset. For example, there may be chip or board
3737 requirements that all reset pulses last for at least a
3738 certain amount of time; and reset buttons commonly have
3739 hardware debouncing.
3740 Use the @command{adapter srst delay} and @command{jtag_ntrst_delay}
3741 commands to say when extra delays are needed.
3742
3743 @item @emph{Drive type} ... Reset lines often have a pullup
3744 resistor, letting the JTAG interface treat them as open-drain
3745 signals. But that's not a requirement, so the adapter may need
3746 to use push/pull output drivers.
3747 Also, with weak pullups it may be advisable to drive
3748 signals to both levels (push/pull) to minimize rise times.
3749 Use the @command{reset_config} @var{trst_type} and
3750 @var{srst_type} parameters to say how to drive reset signals.
3751
3752 @item @emph{Special initialization} ... Targets sometimes need
3753 special JTAG initialization sequences to handle chip-specific
3754 issues (not limited to errata).
3755 For example, certain JTAG commands might need to be issued while
3756 the system as a whole is in a reset state (SRST active)
3757 but the JTAG scan chain is usable (TRST inactive).
3758 Many systems treat combined assertion of SRST and TRST as a
3759 trigger for a harder reset than SRST alone.
3760 Such custom reset handling is discussed later in this chapter.
3761 @end itemize
3762
3763 There can also be other issues.
3764 Some devices don't fully conform to the JTAG specifications.
3765 Trivial system-specific differences are common, such as
3766 SRST and TRST using slightly different names.
3767 There are also vendors who distribute key JTAG documentation for
3768 their chips only to developers who have signed a Non-Disclosure
3769 Agreement (NDA).
3770
3771 Sometimes there are chip-specific extensions like a requirement to use
3772 the normally-optional TRST signal (precluding use of JTAG adapters which
3773 don't pass TRST through), or needing extra steps to complete a TAP reset.
3774
3775 In short, SRST and especially TRST handling may be very finicky,
3776 needing to cope with both architecture and board specific constraints.
3777
3778 @section Commands for Handling Resets
3779
3780 @deffn {Command} {adapter srst pulse_width} milliseconds
3781 Minimum amount of time (in milliseconds) OpenOCD should wait
3782 after asserting nSRST (active-low system reset) before
3783 allowing it to be deasserted.
3784 @end deffn
3785
3786 @deffn {Command} {adapter srst delay} milliseconds
3787 How long (in milliseconds) OpenOCD should wait after deasserting
3788 nSRST (active-low system reset) before starting new JTAG operations.
3789 When a board has a reset button connected to SRST line it will
3790 probably have hardware debouncing, implying you should use this.
3791 @end deffn
3792
3793 @deffn {Command} {jtag_ntrst_assert_width} milliseconds
3794 Minimum amount of time (in milliseconds) OpenOCD should wait
3795 after asserting nTRST (active-low JTAG TAP reset) before
3796 allowing it to be deasserted.
3797 @end deffn
3798
3799 @deffn {Command} {jtag_ntrst_delay} milliseconds
3800 How long (in milliseconds) OpenOCD should wait after deasserting
3801 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
3802 @end deffn
3803
3804 @anchor{reset_config}
3805 @deffn {Command} {reset_config} mode_flag ...
3806 This command displays or modifies the reset configuration
3807 of your combination of JTAG board and target in target
3808 configuration scripts.
3809
3810 Information earlier in this section describes the kind of problems
3811 the command is intended to address (@pxref{srstandtrstissues,,SRST and TRST Issues}).
3812 As a rule this command belongs only in board config files,
3813 describing issues like @emph{board doesn't connect TRST};
3814 or in user config files, addressing limitations derived
3815 from a particular combination of interface and board.
3816 (An unlikely example would be using a TRST-only adapter
3817 with a board that only wires up SRST.)
3818
3819 The @var{mode_flag} options can be specified in any order, but only one
3820 of each type -- @var{signals}, @var{combination}, @var{gates},
3821 @var{trst_type}, @var{srst_type} and @var{connect_type}
3822 -- may be specified at a time.
3823 If you don't provide a new value for a given type, its previous
3824 value (perhaps the default) is unchanged.
3825 For example, this means that you don't need to say anything at all about
3826 TRST just to declare that if the JTAG adapter should want to drive SRST,
3827 it must explicitly be driven high (@option{srst_push_pull}).
3828
3829 @itemize
3830 @item
3831 @var{signals} can specify which of the reset signals are connected.
3832 For example, If the JTAG interface provides SRST, but the board doesn't
3833 connect that signal properly, then OpenOCD can't use it.
3834 Possible values are @option{none} (the default), @option{trst_only},
3835 @option{srst_only} and @option{trst_and_srst}.
3836
3837 @quotation Tip
3838 If your board provides SRST and/or TRST through the JTAG connector,
3839 you must declare that so those signals can be used.
3840 @end quotation
3841
3842 @item
3843 The @var{combination} is an optional value specifying broken reset
3844 signal implementations.
3845 The default behaviour if no option given is @option{separate},
3846 indicating everything behaves normally.
3847 @option{srst_pulls_trst} states that the
3848 test logic is reset together with the reset of the system (e.g. NXP
3849 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
3850 the system is reset together with the test logic (only hypothetical, I
3851 haven't seen hardware with such a bug, and can be worked around).
3852 @option{combined} implies both @option{srst_pulls_trst} and
3853 @option{trst_pulls_srst}.
3854
3855 @item
3856 The @var{gates} tokens control flags that describe some cases where
3857 JTAG may be unavailable during reset.
3858 @option{srst_gates_jtag} (default)
3859 indicates that asserting SRST gates the
3860 JTAG clock. This means that no communication can happen on JTAG
3861 while SRST is asserted.
3862 Its converse is @option{srst_nogate}, indicating that JTAG commands
3863 can safely be issued while SRST is active.
3864
3865 @item
3866 The @var{connect_type} tokens control flags that describe some cases where
3867 SRST is asserted while connecting to the target. @option{srst_nogate}
3868 is required to use this option.
3869 @option{connect_deassert_srst} (default)
3870 indicates that SRST will not be asserted while connecting to the target.
3871 Its converse is @option{connect_assert_srst}, indicating that SRST will
3872 be asserted before any target connection.
3873 Only some targets support this feature, STM32 and STR9 are examples.
3874 This feature is useful if you are unable to connect to your target due
3875 to incorrect options byte config or illegal program execution.
3876 @end itemize
3877
3878 The optional @var{trst_type} and @var{srst_type} parameters allow the
3879 driver mode of each reset line to be specified. These values only affect
3880 JTAG interfaces with support for different driver modes, like the Amontec
3881 JTAGkey and JTAG Accelerator. Also, they are necessarily ignored if the
3882 relevant signal (TRST or SRST) is not connected.
3883
3884 @itemize
3885 @item
3886 Possible @var{trst_type} driver modes for the test reset signal (TRST)
3887 are the default @option{trst_push_pull}, and @option{trst_open_drain}.
3888 Most boards connect this signal to a pulldown, so the JTAG TAPs
3889 never leave reset unless they are hooked up to a JTAG adapter.
3890
3891 @item
3892 Possible @var{srst_type} driver modes for the system reset signal (SRST)
3893 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
3894 Most boards connect this signal to a pullup, and allow the
3895 signal to be pulled low by various events including system
3896 power-up and pressing a reset button.
3897 @end itemize
3898 @end deffn
3899
3900 @section Custom Reset Handling
3901 @cindex events
3902
3903 OpenOCD has several ways to help support the various reset
3904 mechanisms provided by chip and board vendors.
3905 The commands shown in the previous section give standard parameters.
3906 There are also @emph{event handlers} associated with TAPs or Targets.
3907 Those handlers are Tcl procedures you can provide, which are invoked
3908 at particular points in the reset sequence.
3909
3910 @emph{When SRST is not an option} you must set
3911 up a @code{reset-assert} event handler for your target.
3912 For example, some JTAG adapters don't include the SRST signal;
3913 and some boards have multiple targets, and you won't always
3914 want to reset everything at once.
3915
3916 After configuring those mechanisms, you might still
3917 find your board doesn't start up or reset correctly.
3918 For example, maybe it needs a slightly different sequence
3919 of SRST and/or TRST manipulations, because of quirks that
3920 the @command{reset_config} mechanism doesn't address;
3921 or asserting both might trigger a stronger reset, which
3922 needs special attention.
3923
3924 Experiment with lower level operations, such as
3925 @command{adapter assert}, @command{adapter deassert}
3926 and the @command{jtag arp_*} operations shown here,
3927 to find a sequence of operations that works.
3928 @xref{JTAG Commands}.
3929 When you find a working sequence, it can be used to override
3930 @command{jtag_init}, which fires during OpenOCD startup
3931 (@pxref{configurationstage,,Configuration Stage});
3932 or @command{init_reset}, which fires during reset processing.
3933
3934 You might also want to provide some project-specific reset
3935 schemes. For example, on a multi-target board the standard
3936 @command{reset} command would reset all targets, but you
3937 may need the ability to reset only one target at time and
3938 thus want to avoid using the board-wide SRST signal.
3939
3940 @deffn {Overridable Procedure} {init_reset} mode
3941 This is invoked near the beginning of the @command{reset} command,
3942 usually to provide as much of a cold (power-up) reset as practical.
3943 By default it is also invoked from @command{jtag_init} if
3944 the scan chain does not respond to pure JTAG operations.
3945 The @var{mode} parameter is the parameter given to the
3946 low level reset command (@option{halt},
3947 @option{init}, or @option{run}), @option{setup},
3948 or potentially some other value.
3949
3950 The default implementation just invokes @command{jtag arp_init-reset}.
3951 Replacements will normally build on low level JTAG
3952 operations such as @command{adapter assert} and @command{adapter deassert}.
3953 Operations here must not address individual TAPs
3954 (or their associated targets)
3955 until the JTAG scan chain has first been verified to work.
3956
3957 Implementations must have verified the JTAG scan chain before
3958 they return.
3959 This is done by calling @command{jtag arp_init}
3960 (or @command{jtag arp_init-reset}).
3961 @end deffn
3962
3963 @deffn {Command} {jtag arp_init}
3964 This validates the scan chain using just the four
3965 standard JTAG signals (TMS, TCK, TDI, TDO).
3966 It starts by issuing a JTAG-only reset.
3967 Then it performs checks to verify that the scan chain configuration
3968 matches the TAPs it can observe.
3969 Those checks include checking IDCODE values for each active TAP,
3970 and verifying the length of their instruction registers using
3971 TAP @code{-ircapture} and @code{-irmask} values.
3972 If these tests all pass, TAP @code{setup} events are
3973 issued to all TAPs with handlers for that event.
3974 @end deffn
3975
3976 @deffn {Command} {jtag arp_init-reset}
3977 This uses TRST and SRST to try resetting
3978 everything on the JTAG scan chain
3979 (and anything else connected to SRST).
3980 It then invokes the logic of @command{jtag arp_init}.
3981 @end deffn
3982
3983
3984 @node TAP Declaration
3985 @chapter TAP Declaration
3986 @cindex TAP declaration
3987 @cindex TAP configuration
3988
3989 @emph{Test Access Ports} (TAPs) are the core of JTAG.
3990 TAPs serve many roles, including:
3991
3992 @itemize @bullet
3993 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target.
3994 @item @b{Flash Programming} Some chips program the flash directly via JTAG.
3995 Others do it indirectly, making a CPU do it.
3996 @item @b{Program Download} Using the same CPU support GDB uses,
3997 you can initialize a DRAM controller, download code to DRAM, and then
3998 start running that code.
3999 @item @b{Boundary Scan} Most chips support boundary scan, which
4000 helps test for board assembly problems like solder bridges
4001 and missing connections.
4002 @end itemize
4003
4004 OpenOCD must know about the active TAPs on your board(s).
4005 Setting up the TAPs is the core task of your configuration files.
4006 Once those TAPs are set up, you can pass their names to code
4007 which sets up CPUs and exports them as GDB targets,
4008 probes flash memory, performs low-level JTAG operations, and more.
4009
4010 @section Scan Chains
4011 @cindex scan chain
4012
4013 TAPs are part of a hardware @dfn{scan chain},
4014 which is a daisy chain of TAPs.
4015 They also need to be added to
4016 OpenOCD's software mirror of that hardware list,
4017 giving each member a name and associating other data with it.
4018 Simple scan chains, with a single TAP, are common in
4019 systems with a single microcontroller or microprocessor.
4020 More complex chips may have several TAPs internally.
4021 Very complex scan chains might have a dozen or more TAPs:
4022 several in one chip, more in the next, and connecting
4023 to other boards with their own chips and TAPs.
4024
4025 You can display the list with the @command{scan_chain} command.
4026 (Don't confuse this with the list displayed by the @command{targets}
4027 command, presented in the next chapter.
4028 That only displays TAPs for CPUs which are configured as
4029 debugging targets.)
4030 Here's what the scan chain might look like for a chip more than one TAP:
4031
4032 @verbatim
4033 TapName Enabled IdCode Expected IrLen IrCap IrMask
4034 -- ------------------ ------- ---------- ---------- ----- ----- ------
4035 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0x01 0x03
4036 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x01 0x0f
4037 2 omap5912.unknown Y 0x00000000 0x00000000 8 0x01 0x03
4038 @end verbatim
4039
4040 OpenOCD can detect some of that information, but not all
4041 of it. @xref{autoprobing,,Autoprobing}.
4042 Unfortunately, those TAPs can't always be autoconfigured,
4043 because not all devices provide good support for that.
4044 JTAG doesn't require supporting IDCODE instructions, and
4045 chips with JTAG routers may not link TAPs into the chain
4046 until they are told to do so.
4047
4048 The configuration mechanism currently supported by OpenOCD
4049 requires explicit configuration of all TAP devices using
4050 @command{jtag newtap} commands, as detailed later in this chapter.
4051 A command like this would declare one tap and name it @code{chip1.cpu}:
4052
4053 @example
4054 jtag newtap chip1 cpu -irlen 4 -expected-id 0x3ba00477
4055 @end example
4056
4057 Each target configuration file lists the TAPs provided
4058 by a given chip.
4059 Board configuration files combine all the targets on a board,
4060 and so forth.
4061 Note that @emph{the order in which TAPs are declared is very important.}
4062 That declaration order must match the order in the JTAG scan chain,
4063 both inside a single chip and between them.
4064 @xref{faqtaporder,,FAQ TAP Order}.
4065
4066 For example, the STMicroelectronics STR912 chip has
4067 three separate TAPs@footnote{See the ST
4068 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
4069 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
4070 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
4071 To configure those taps, @file{target/str912.cfg}
4072 includes commands something like this:
4073
4074 @example
4075 jtag newtap str912 flash ... params ...
4076 jtag newtap str912 cpu ... params ...
4077 jtag newtap str912 bs ... params ...
4078 @end example
4079
4080 Actual config files typically use a variable such as @code{$_CHIPNAME}
4081 instead of literals like @option{str912}, to support more than one chip
4082 of each type. @xref{Config File Guidelines}.
4083
4084 @deffn {Command} {jtag names}
4085 Returns the names of all current TAPs in the scan chain.
4086 Use @command{jtag cget} or @command{jtag tapisenabled}
4087 to examine attributes and state of each TAP.
4088 @example
4089 foreach t [jtag names] @{
4090 puts [format "TAP: %s\n" $t]
4091 @}
4092 @end example
4093 @end deffn
4094
4095 @deffn {Command} {scan_chain}
4096 Displays the TAPs in the scan chain configuration,
4097 and their status.
4098 The set of TAPs listed by this command is fixed by
4099 exiting the OpenOCD configuration stage,
4100 but systems with a JTAG router can
4101 enable or disable TAPs dynamically.
4102 @end deffn
4103
4104 @c FIXME! "jtag cget" should be able to return all TAP
4105 @c attributes, like "$target_name cget" does for targets.
4106
4107 @c Probably want "jtag eventlist", and a "tap-reset" event
4108 @c (on entry to RESET state).
4109
4110 @section TAP Names
4111 @cindex dotted name
4112
4113 When TAP objects are declared with @command{jtag newtap},
4114 a @dfn{dotted.name} is created for the TAP, combining the
4115 name of a module (usually a chip) and a label for the TAP.
4116 For example: @code{xilinx.tap}, @code{str912.flash},
4117 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
4118 Many other commands use that dotted.name to manipulate or
4119 refer to the TAP. For example, CPU configuration uses the
4120 name, as does declaration of NAND or NOR flash banks.
4121
4122 The components of a dotted name should follow ``C'' symbol
4123 name rules: start with an alphabetic character, then numbers
4124 and underscores are OK; while others (including dots!) are not.
4125
4126 @section TAP Declaration Commands
4127
4128 @deffn {Config Command} {jtag newtap} chipname tapname configparams...
4129 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
4130 and configured according to the various @var{configparams}.
4131
4132 The @var{chipname} is a symbolic name for the chip.
4133 Conventionally target config files use @code{$_CHIPNAME},
4134 defaulting to the model name given by the chip vendor but
4135 overridable.
4136
4137 @cindex TAP naming convention
4138 The @var{tapname} reflects the role of that TAP,
4139 and should follow this convention:
4140
4141 @itemize @bullet
4142 @item @code{bs} -- For boundary scan if this is a separate TAP;
4143 @item @code{cpu} -- The main CPU of the chip, alternatively
4144 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
4145 @code{arm1} and @code{arm2} on chips with two ARMs, and so forth;
4146 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
4147 @item @code{flash} -- If the chip has a flash TAP, like the str912;
4148 @item @code{jrc} -- For JTAG route controller (example: the ICEPick modules
4149 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
4150 @item @code{tap} -- Should be used only for FPGA- or CPLD-like devices
4151 with a single TAP;
4152 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
4153 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
4154 For example, the Freescale i.MX31 has a SDMA (Smart DMA) with
4155 a JTAG TAP; that TAP should be named @code{sdma}.
4156 @end itemize
4157
4158 Every TAP requires at least the following @var{configparams}:
4159
4160 @itemize @bullet
4161 @item @code{-irlen} @var{NUMBER}
4162 @*The length in bits of the
4163 instruction register, such as 4 or 5 bits.
4164 @end itemize
4165
4166 A TAP may also provide optional @var{configparams}:
4167
4168 @itemize @bullet
4169 @item @code{-disable} (or @code{-enable})
4170 @*Use the @code{-disable} parameter to flag a TAP which is not
4171 linked into the scan chain after a reset using either TRST
4172 or the JTAG state machine's @sc{reset} state.
4173 You may use @code{-enable} to highlight the default state
4174 (the TAP is linked in).
4175 @xref{enablinganddisablingtaps,,Enabling and Disabling TAPs}.
4176 @item @code{-expected-id} @var{NUMBER}
4177 @*A non-zero @var{number} represents a 32-bit IDCODE
4178 which you expect to find when the scan chain is examined.
4179 These codes are not required by all JTAG devices.
4180 @emph{Repeat the option} as many times as required if more than one
4181 ID code could appear (for example, multiple versions).
4182 Specify @var{number} as zero to suppress warnings about IDCODE
4183 values that were found but not included in the list.
4184
4185 Provide this value if at all possible, since it lets OpenOCD
4186 tell when the scan chain it sees isn't right. These values
4187 are provided in vendors' chip documentation, usually a technical
4188 reference manual. Sometimes you may need to probe the JTAG
4189 hardware to find these values.
4190 @xref{autoprobing,,Autoprobing}.
4191 @item @code{-ignore-version}
4192 @*Specify this to ignore the JTAG version field in the @code{-expected-id}
4193 option. When vendors put out multiple versions of a chip, or use the same
4194 JTAG-level ID for several largely-compatible chips, it may be more practical
4195 to ignore the version field than to update config files to handle all of
4196 the various chip IDs. The version field is defined as bit 28-31 of the IDCODE.
4197 @item @code{-ignore-bypass}
4198 @*Specify this to ignore the 'bypass' bit of the idcode. Some vendor put
4199 an invalid idcode regarding this bit. Specify this to ignore this bit and
4200 to not consider this tap in bypass mode.
4201 @item @code{-ircapture} @var{NUMBER}
4202 @*The bit pattern loaded by the TAP into the JTAG shift register
4203 on entry to the @sc{ircapture} state, such as 0x01.
4204 JTAG requires the two LSBs of this value to be 01.
4205 By default, @code{-ircapture} and @code{-irmask} are set
4206 up to verify that two-bit value. You may provide
4207 additional bits if you know them, or indicate that
4208 a TAP doesn't conform to the JTAG specification.
4209 @item @code{-irmask} @var{NUMBER}
4210 @*A mask used with @code{-ircapture}
4211 to verify that instruction scans work correctly.
4212 Such scans are not used by OpenOCD except to verify that
4213 there seems to be no problems with JTAG scan chain operations.
4214 @item @code{-ignore-syspwrupack}
4215 @*Specify this to ignore the CSYSPWRUPACK bit in the ARM DAP DP CTRL/STAT
4216 register during initial examination and when checking the sticky error bit.
4217 This bit is normally checked after setting the CSYSPWRUPREQ bit, but some
4218 devices do not set the ack bit until sometime later.
4219 @end itemize
4220 @end deffn
4221
4222 @section Other TAP commands
4223
4224 @deffn {Command} {jtag cget} dotted.name @option{-idcode}
4225 Get the value of the IDCODE found in hardware.
4226 @end deffn
4227
4228 @deffn {Command} {jtag cget} dotted.name @option{-event} event_name
4229 @deffnx {Command} {jtag configure} dotted.name @option{-event} event_name handler
4230 At this writing this TAP attribute
4231 mechanism is limited and used mostly for event handling.
4232 (It is not a direct analogue of the @code{cget}/@code{configure}
4233 mechanism for debugger targets.)
4234 See the next section for information about the available events.
4235
4236 The @code{configure} subcommand assigns an event handler,
4237 a TCL string which is evaluated when the event is triggered.
4238 The @code{cget} subcommand returns that handler.
4239 @end deffn
4240
4241 @section TAP Events
4242 @cindex events
4243 @cindex TAP events
4244
4245 OpenOCD includes two event mechanisms.
4246 The one presented here applies to all JTAG TAPs.
4247 The other applies to debugger targets,
4248 which are associated with certain TAPs.
4249
4250 The TAP events currently defined are:
4251
4252 @itemize @bullet
4253 @item @b{post-reset}
4254 @* The TAP has just completed a JTAG reset.
4255 The tap may still be in the JTAG @sc{reset} state.
4256 Handlers for these events might perform initialization sequences
4257 such as issuing TCK cycles, TMS sequences to ensure
4258 exit from the ARM SWD mode, and more.
4259
4260 Because the scan chain has not yet been verified, handlers for these events
4261 @emph{should not issue commands which scan the JTAG IR or DR registers}
4262 of any particular target.
4263 @b{NOTE:} As this is written (September 2009), nothing prevents such access.
4264 @item @b{setup}
4265 @* The scan chain has been reset and verified.
4266 This handler may enable TAPs as needed.
4267 @item @b{tap-disable}
4268 @* The TAP needs to be disabled. This handler should
4269 implement @command{jtag tapdisable}
4270 by issuing the relevant JTAG commands.
4271 @item @b{tap-enable}
4272 @* The TAP needs to be enabled. This handler should
4273 implement @command{jtag tapenable}
4274 by issuing the relevant JTAG commands.
4275 @end itemize
4276
4277 If you need some action after each JTAG reset which isn't actually
4278 specific to any TAP (since you can't yet trust the scan chain's
4279 contents to be accurate), you might:
4280
4281 @example
4282 jtag configure CHIP.jrc -event post-reset @{
4283 echo "JTAG Reset done"
4284 ... non-scan jtag operations to be done after reset
4285 @}
4286 @end example
4287
4288
4289 @anchor{enablinganddisablingtaps}
4290 @section Enabling and Disabling TAPs
4291 @cindex JTAG Route Controller
4292 @cindex jrc
4293
4294 In some systems, a @dfn{JTAG Route Controller} (JRC)
4295 is used to enable and/or disable specific JTAG TAPs.
4296 Many ARM-based chips from Texas Instruments include
4297 an ``ICEPick'' module, which is a JRC.
4298 Such chips include DaVinci and OMAP3 processors.
4299
4300 A given TAP may not be visible until the JRC has been
4301 told to link it into the scan chain; and if the JRC
4302 has been told to unlink that TAP, it will no longer
4303 be visible.
4304 Such routers address problems that JTAG ``bypass mode''
4305 ignores, such as:
4306
4307 @itemize
4308 @item The scan chain can only go as fast as its slowest TAP.
4309 @item Having many TAPs slows instruction scans, since all
4310 TAPs receive new instructions.
4311 @item TAPs in the scan chain must be powered up, which wastes
4312 power and prevents debugging some power management mechanisms.
4313 @end itemize
4314
4315 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
4316 as implied by the existence of JTAG routers.
4317 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
4318 does include a kind of JTAG router functionality.
4319
4320 @c (a) currently the event handlers don't seem to be able to
4321 @c fail in a way that could lead to no-change-of-state.
4322
4323 In OpenOCD, tap enabling/disabling is invoked by the Tcl commands
4324 shown below, and is implemented using TAP event handlers.
4325 So for example, when defining a TAP for a CPU connected to
4326 a JTAG router, your @file{target.cfg} file
4327 should define TAP event handlers using
4328 code that looks something like this:
4329
4330 @example
4331 jtag configure CHIP.cpu -event tap-enable @{
4332 ... jtag operations using CHIP.jrc
4333 @}
4334 jtag configure CHIP.cpu -event tap-disable @{
4335 ... jtag operations using CHIP.jrc
4336 @}
4337 @end example
4338
4339 Then you might want that CPU's TAP enabled almost all the time:
4340
4341 @example
4342 jtag configure $CHIP.jrc -event setup "jtag tapenable $CHIP.cpu"
4343 @end example
4344
4345 Note how that particular setup event handler declaration
4346 uses quotes to evaluate @code{$CHIP} when the event is configured.
4347 Using brackets @{ @} would cause it to be evaluated later,
4348 at runtime, when it might have a different value.
4349
4350 @deffn {Command} {jtag tapdisable} dotted.name
4351 If necessary, disables the tap
4352 by sending it a @option{tap-disable} event.
4353 Returns the string "1" if the tap
4354 specified by @var{dotted.name} is enabled,
4355 and "0" if it is disabled.
4356 @end deffn
4357
4358 @deffn {Command} {jtag tapenable} dotted.name
4359 If necessary, enables the tap
4360 by sending it a @option{tap-enable} event.
4361 Returns the string "1" if the tap
4362 specified by @var{dotted.name} is enabled,
4363 and "0" if it is disabled.
4364 @end deffn
4365
4366 @deffn {Command} {jtag tapisenabled} dotted.name
4367 Returns the string "1" if the tap
4368 specified by @var{dotted.name} is enabled,
4369 and "0" if it is disabled.
4370
4371 @quotation Note
4372 Humans will find the @command{scan_chain} command more helpful
4373 for querying the state of the JTAG taps.
4374 @end quotation
4375 @end deffn
4376
4377 @anchor{autoprobing}
4378 @section Autoprobing
4379 @cindex autoprobe
4380 @cindex JTAG autoprobe
4381
4382 TAP configuration is the first thing that needs to be done
4383 after interface and reset configuration. Sometimes it's
4384 hard finding out what TAPs exist, or how they are identified.
4385 Vendor documentation is not always easy to find and use.
4386
4387 To help you get past such problems, OpenOCD has a limited
4388 @emph{autoprobing} ability to look at the scan chain, doing
4389 a @dfn{blind interrogation} and then reporting the TAPs it finds.
4390 To use this mechanism, start the OpenOCD server with only data
4391 that configures your JTAG interface, and arranges to come up
4392 with a slow clock (many devices don't support fast JTAG clocks
4393 right when they come out of reset).
4394
4395 For example, your @file{openocd.cfg} file might have:
4396
4397 @example
4398 source [find interface/olimex-arm-usb-tiny-h.cfg]
4399 reset_config trst_and_srst
4400 jtag_rclk 8
4401 @end example
4402
4403 When you start the server without any TAPs configured, it will
4404 attempt to autoconfigure the TAPs. There are two parts to this:
4405
4406 @enumerate
4407 @item @emph{TAP discovery} ...
4408 After a JTAG reset (sometimes a system reset may be needed too),
4409 each TAP's data registers will hold the contents of either the
4410 IDCODE or BYPASS register.
4411 If JTAG communication is working, OpenOCD will see each TAP,
4412 and report what @option{-expected-id} to use with it.
4413 @item @emph{IR Length discovery} ...
4414 Unfortunately JTAG does not provide a reliable way to find out
4415 the value of the @option{-irlen} parameter to use with a TAP
4416 that is discovered.
4417 If OpenOCD can discover the length of a TAP's instruction
4418 register, it will report it.
4419 Otherwise you may need to consult vendor documentation, such
4420 as chip data sheets or BSDL files.
4421 @end enumerate
4422
4423 In many cases your board will have a simple scan chain with just
4424 a single device. Here's what OpenOCD reported with one board
4425 that's a bit more complex:
4426
4427 @example
4428 clock speed 8 kHz
4429 There are no enabled taps. AUTO PROBING MIGHT NOT WORK!!
4430 AUTO auto0.tap - use "jtag newtap auto0 tap -expected-id 0x2b900f0f ..."
4431 AUTO auto1.tap - use "jtag newtap auto1 tap -expected-id 0x07926001 ..."
4432 AUTO auto2.tap - use "jtag newtap auto2 tap -expected-id 0x0b73b02f ..."
4433 AUTO auto0.tap - use "... -irlen 4"
4434 AUTO auto1.tap - use "... -irlen 4"
4435 AUTO auto2.tap - use "... -irlen 6"
4436 no gdb ports allocated as no target has been specified
4437 @end example
4438
4439 Given that information, you should be able to either find some existing
4440 config files to use, or create your own. If you create your own, you
4441 would configure from the bottom up: first a @file{target.cfg} file
4442 with these TAPs, any targets associated with them, and any on-chip
4443 resources; then a @file{board.cfg} with off-chip resources, clocking,
4444 and so forth.
4445
4446 @anchor{dapdeclaration}
4447 @section DAP declaration (ARMv6-M, ARMv7 and ARMv8 targets)
4448 @cindex DAP declaration
4449
4450 Since OpenOCD version 0.11.0, the Debug Access Port (DAP) is
4451 no longer implicitly created together with the target. It must be
4452 explicitly declared using the @command{dap create} command. For all ARMv6-M, ARMv7
4453 and ARMv8 targets, the option "@option{-dap} @var{dap_name}" has to be used
4454 instead of "@option{-chain-position} @var{dotted.name}" when the target is created.
4455
4456 The @command{dap} command group supports the following sub-commands:
4457
4458 @anchor{dap_create}
4459 @deffn {Command} {dap create} dap_name @option{-chain-position} dotted.name configparams...
4460 Declare a DAP instance named @var{dap_name} linked to the JTAG tap
4461 @var{dotted.name}. This also creates a new command (@command{dap_name})
4462 which is used for various purposes including additional configuration.
4463 There can only be one DAP for each JTAG tap in the system.
4464
4465 A DAP may also provide optional @var{configparams}:
4466
4467 @itemize @bullet
4468 @item @code{-ignore-syspwrupack}
4469 @*Specify this to ignore the CSYSPWRUPACK bit in the ARM DAP DP CTRL/STAT
4470 register during initial examination and when checking the sticky error bit.
4471 This bit is normally checked after setting the CSYSPWRUPREQ bit, but some
4472 devices do not set the ack bit until sometime later.
4473
4474 @item @code{-dp-id} @var{number}
4475 @*Debug port identification number for SWD DPv2 multidrop.
4476 The @var{number} is written to bits 0..27 of DP TARGETSEL during DP selection.
4477 To find the id number of a single connected device read DP TARGETID:
4478 @code{device.dap dpreg 0x24}
4479 Use bits 0..27 of TARGETID.
4480
4481 @item @code{-instance-id} @var{number}
4482 @*Instance identification number for SWD DPv2 multidrop.
4483 The @var{number} is written to bits 28..31 of DP TARGETSEL during DP selection.
4484 To find the instance number of a single connected device read DP DLPIDR:
4485 @code{device.dap dpreg 0x34}
4486 The instance number is in bits 28..31 of DLPIDR value.
4487 @end itemize
4488 @end deffn
4489
4490 @deffn {Command} {dap names}
4491 This command returns a list of all registered DAP objects. It it useful mainly
4492 for TCL scripting.
4493 @end deffn
4494
4495 @deffn {Command} {dap info} [num]
4496 Displays the ROM table for MEM-AP @var{num},
4497 defaulting to the currently selected AP of the currently selected target.
4498 @end deffn
4499
4500 @deffn {Command} {dap init}
4501 Initialize all registered DAPs. This command is used internally
4502 during initialization. It can be issued at any time after the
4503 initialization, too.
4504 @end deffn
4505
4506 The following commands exist as subcommands of DAP instances:
4507
4508 @deffn {Command} {$dap_name info} [num]
4509 Displays the ROM table for MEM-AP @var{num},
4510 defaulting to the currently selected AP.
4511 @end deffn
4512
4513 @deffn {Command} {$dap_name apid} [num]
4514 Displays ID register from AP @var{num}, defaulting to the currently selected AP.
4515 @end deffn
4516
4517 @anchor{DAP subcommand apreg}
4518 @deffn {Command} {$dap_name apreg} ap_num reg [value]
4519 Displays content of a register @var{reg} from AP @var{ap_num}
4520 or set a new value @var{value}.
4521 @var{reg} is byte address of a word register, 0, 4, 8 ... 0xfc.
4522 @end deffn
4523
4524 @deffn {Command} {$dap_name apsel} [num]
4525 Select AP @var{num}, defaulting to 0.
4526 @end deffn
4527
4528 @deffn {Command} {$dap_name dpreg} reg [value]
4529 Displays the content of DP register at address @var{reg}, or set it to a new
4530 value @var{value}.
4531
4532 In case of SWD, @var{reg} is a value in packed format
4533 @math{dpbanksel << 4 | addr} and assumes values 0, 4, 8 ... 0xfc.
4534 In case of JTAG it only assumes values 0, 4, 8 and 0xc.
4535
4536 @emph{Note:} Consider using @command{poll off} to avoid any disturbing
4537 background activity by OpenOCD while you are operating at such low-level.
4538 @end deffn
4539
4540 @deffn {Command} {$dap_name baseaddr} [num]
4541 Displays debug base address from MEM-AP @var{num},
4542 defaulting to the currently selected AP.
4543 @end deffn
4544
4545 @deffn {Command} {$dap_name memaccess} [value]
4546 Displays the number of extra tck cycles in the JTAG idle to use for MEM-AP
4547 memory bus access [0-255], giving additional time to respond to reads.
4548 If @var{value} is defined, first assigns that.
4549 @end deffn
4550
4551 @deffn {Command} {$dap_name apcsw} [value [mask]]
4552 Displays or changes CSW bit pattern for MEM-AP transfers.
4553
4554 At the begin of each memory access the CSW pattern is extended (bitwise or-ed)
4555 by @dfn{Size} and @dfn{AddrInc} bit-fields according to transfer requirements
4556 and the result is written to the real CSW register. All bits except dynamically
4557 updated fields @dfn{Size} and @dfn{AddrInc} can be changed by changing
4558 the CSW pattern. Refer to ARM ADI v5 manual chapter 7.6.4 and appendix A
4559 for details.
4560
4561 Use @var{value} only syntax if you want to set the new CSW pattern as a whole.
4562 The example sets HPROT1 bit (required by Cortex-M) and clears the rest of
4563 the pattern:
4564 @example
4565 kx.dap apcsw 0x2000000
4566 @end example
4567
4568 If @var{mask} is also used, the CSW pattern is changed only on bit positions
4569 where the mask bit is 1. The following example sets HPROT3 (cacheable)
4570 and leaves the rest of the pattern intact. It configures memory access through
4571 DCache on Cortex-M7.
4572 @example
4573 set CSW_HPROT3_CACHEABLE [expr @{1 << 27@}]
4574 samv.dap apcsw $CSW_HPROT3_CACHEABLE $CSW_HPROT3_CACHEABLE
4575 @end example
4576
4577 Another example clears SPROT bit and leaves the rest of pattern intact:
4578 @example
4579 set CSW_SPROT [expr @{1 << 30@}]
4580 samv.dap apcsw 0 $CSW_SPROT
4581 @end example
4582
4583 @emph{Note:} If you want to check the real value of CSW, not CSW pattern, use
4584 @code{xxx.dap apreg 0}. @xref{DAP subcommand apreg,,}.
4585
4586 @emph{Warning:} Some of the CSW bits are vital for working memory transfer.
4587 If you set a wrong CSW pattern and MEM-AP stopped working, use the following
4588 example with a proper dap name:
4589 @example
4590 xxx.dap apcsw default
4591 @end example
4592 @end deffn
4593
4594 @deffn {Config Command} {$dap_name ti_be_32_quirks} [@option{enable}]
4595 Set/get quirks mode for TI TMS450/TMS570 processors
4596 Disabled by default
4597 @end deffn
4598
4599
4600 @node CPU Configuration
4601 @chapter CPU Configuration
4602 @cindex GDB target
4603
4604 This chapter discusses how to set up GDB debug targets for CPUs.
4605 You can also access these targets without GDB
4606 (@pxref{Architecture and Core Commands},
4607 and @ref{targetstatehandling,,Target State handling}) and
4608 through various kinds of NAND and NOR flash commands.
4609 If you have multiple CPUs you can have multiple such targets.
4610
4611 We'll start by looking at how to examine the targets you have,
4612 then look at how to add one more target and how to configure it.
4613
4614 @section Target List
4615 @cindex target, current
4616 @cindex target, list
4617
4618 All targets that have been set up are part of a list,
4619 where each member has a name.
4620 That name should normally be the same as the TAP name.
4621 You can display the list with the @command{targets}
4622 (plural!) command.
4623 This display often has only one CPU; here's what it might
4624 look like with more than one:
4625 @verbatim
4626 TargetName Type Endian TapName State
4627 -- ------------------ ---------- ------ ------------------ ------------
4628 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
4629 1 MyTarget cortex_m little mychip.foo tap-disabled
4630 @end verbatim
4631
4632 One member of that list is the @dfn{current target}, which
4633 is implicitly referenced by many commands.
4634 It's the one marked with a @code{*} near the target name.
4635 In particular, memory addresses often refer to the address
4636 space seen by that current target.
4637 Commands like @command{mdw} (memory display words)
4638 and @command{flash erase_address} (erase NOR flash blocks)
4639 are examples; and there are many more.
4640
4641 Several commands let you examine the list of targets:
4642
4643 @deffn {Command} {target current}
4644 Returns the name of the current target.
4645 @end deffn
4646
4647 @deffn {Command} {target names}
4648 Lists the names of all current targets in the list.
4649 @example
4650 foreach t [target names] @{
4651 puts [format "Target: %s\n" $t]
4652 @}
4653 @end example
4654 @end deffn
4655
4656 @c yep, "target list" would have been better.
4657 @c plus maybe "target setdefault".
4658
4659 @deffn {Command} {targets} [name]
4660 @emph{Note: the name of this command is plural. Other target
4661 command names are singular.}
4662
4663 With no parameter, this command displays a table of all known
4664 targets in a user friendly form.
4665
4666 With a parameter, this command sets the current target to
4667 the given target with the given @var{name}; this is
4668 only relevant on boards which have more than one target.
4669 @end deffn
4670
4671 @section Target CPU Types
4672 @cindex target type
4673 @cindex CPU type
4674
4675 Each target has a @dfn{CPU type}, as shown in the output of
4676 the @command{targets} command. You need to specify that type
4677 when calling @command{target create}.
4678 The CPU type indicates more than just the instruction set.
4679 It also indicates how that instruction set is implemented,
4680 what kind of debug support it integrates,
4681 whether it has an MMU (and if so, what kind),
4682 what core-specific commands may be available
4683 (@pxref{Architecture and Core Commands}),
4684 and more.
4685
4686 It's easy to see what target types are supported,
4687 since there's a command to list them.
4688
4689 @anchor{targettypes}
4690 @deffn {Command} {target types}
4691 Lists all supported target types.
4692 At this writing, the supported CPU types are:
4693
4694 @itemize @bullet
4695 @item @code{aarch64} -- this is an ARMv8-A core with an MMU.
4696 @item @code{arm11} -- this is a generation of ARMv6 cores.
4697 @item @code{arm720t} -- this is an ARMv4 core with an MMU.
4698 @item @code{arm7tdmi} -- this is an ARMv4 core.
4699 @item @code{arm920t} -- this is an ARMv4 core with an MMU.
4700 @item @code{arm926ejs} -- this is an ARMv5 core with an MMU.
4701 @item @code{arm946e} -- this is an ARMv5 core with an MMU.
4702 @item @code{arm966e} -- this is an ARMv5 core.
4703 @item @code{arm9tdmi} -- this is an ARMv4 core.
4704 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
4705 (Support for this is preliminary and incomplete.)
4706 @item @code{avr32_ap7k} -- this an AVR32 core.
4707 @item @code{cortex_a} -- this is an ARMv7-A core with an MMU.
4708 @item @code{cortex_m} -- this is an ARMv7-M core, supporting only the
4709 compact Thumb2 instruction set. Supports also ARMv6-M and ARMv8-M cores
4710 @item @code{cortex_r4} -- this is an ARMv7-R core.
4711 @item @code{dragonite} -- resembles arm966e.
4712 @item @code{dsp563xx} -- implements Freescale's 24-bit DSP.
4713 (Support for this is still incomplete.)
4714 @item @code{dsp5680xx} -- implements Freescale's 5680x DSP.
4715 @item @code{esirisc} -- this is an EnSilica eSi-RISC core.
4716 The current implementation supports eSi-32xx cores.
4717 @item @code{fa526} -- resembles arm920 (w/o Thumb).
4718 @item @code{feroceon} -- resembles arm926.
4719 @item @code{hla_target} -- a Cortex-M alternative to work with HL adapters like ST-Link.
4720 @item @code{ls1_sap} -- this is the SAP on NXP LS102x CPUs,
4721 allowing access to physical memory addresses independently of CPU cores.
4722 @item @code{mem_ap} -- this is an ARM debug infrastructure Access Port without
4723 a CPU, through which bus read and write cycles can be generated; it may be
4724 useful for working with non-CPU hardware behind an AP or during development of
4725 support for new CPUs.
4726 It's possible to connect a GDB client to this target (the GDB port has to be
4727 specified, @xref{gdbportoverride,,option -gdb-port}.), and a fake ARM core will
4728 be emulated to comply to GDB remote protocol.
4729 @item @code{mips_m4k} -- a MIPS core.
4730 @item @code{mips_mips64} -- a MIPS64 core.
4731 @item @code{nds32_v2} -- this is an Andes NDS32 v2 core.
4732 @item @code{nds32_v3} -- this is an Andes NDS32 v3 core.
4733 @item @code{nds32_v3m} -- this is an Andes NDS32 v3m core.
4734 @item @code{or1k} -- this is an OpenRISC 1000 core.
4735 The current implementation supports three JTAG TAP cores:
4736 @itemize @minus
4737 @item @code{OpenCores TAP} (See: @url{http://opencores.org/project@comma{}jtag})
4738 @item @code{Altera Virtual JTAG TAP} (See: @url{http://www.altera.com/literature/ug/ug_virtualjtag.pdf})
4739 @item @code{Xilinx BSCAN_* virtual JTAG interface} (See: @url{http://www.xilinx.com/support/documentation/sw_manuals/xilinx14_2/spartan6_hdl.pdf})
4740 @end itemize
4741 And two debug interfaces cores:
4742 @itemize @minus
4743 @item @code{Advanced debug interface}
4744 @*(See: @url{http://opencores.org/project@comma{}adv_debug_sys})
4745 @item @code{SoC Debug Interface}
4746 @*(See: @url{http://opencores.org/project@comma{}dbg_interface})
4747 @end itemize
4748 @item @code{quark_d20xx} -- an Intel Quark D20xx core.
4749 @item @code{quark_x10xx} -- an Intel Quark X10xx core.
4750 @item @code{riscv} -- a RISC-V core.
4751 @item @code{stm8} -- implements an STM8 core.
4752 @item @code{testee} -- a dummy target for cases without a real CPU, e.g. CPLD.
4753 @item @code{xscale} -- this is actually an architecture,
4754 not a CPU type. It is based on the ARMv5 architecture.
4755 @end itemize
4756 @end deffn
4757
4758 To avoid being confused by the variety of ARM based cores, remember
4759 this key point: @emph{ARM is a technology licencing company}.
4760 (See: @url{http://www.arm.com}.)
4761 The CPU name used by OpenOCD will reflect the CPU design that was
4762 licensed, not a vendor brand which incorporates that design.
4763 Name prefixes like arm7, arm9, arm11, and cortex
4764 reflect design generations;
4765 while names like ARMv4, ARMv5, ARMv6, ARMv7 and ARMv8
4766 reflect an architecture version implemented by a CPU design.
4767
4768 @anchor{targetconfiguration}
4769 @section Target Configuration
4770
4771 Before creating a ``target'', you must have added its TAP to the scan chain.
4772 When you've added that TAP, you will have a @code{dotted.name}
4773 which is used to set up the CPU support.
4774 The chip-specific configuration file will normally configure its CPU(s)
4775 right after it adds all of the chip's TAPs to the scan chain.
4776
4777 Although you can set up a target in one step, it's often clearer if you
4778 use shorter commands and do it in two steps: create it, then configure
4779 optional parts.
4780 All operations on the target after it's created will use a new
4781 command, created as part of target creation.
4782
4783 The two main things to configure after target creation are
4784 a work area, which usually has target-specific defaults even
4785 if the board setup code overrides them later;
4786 and event handlers (@pxref{targetevents,,Target Events}), which tend
4787 to be much more board-specific.
4788 The key steps you use might look something like this
4789
4790 @example
4791 dap create mychip.dap -chain-position mychip.cpu
4792 target create MyTarget cortex_m -dap mychip.dap
4793 MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
4794 MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
4795 MyTarget configure -event reset-init @{ myboard_reinit @}
4796 @end example
4797
4798 You should specify a working area if you can; typically it uses some
4799 on-chip SRAM.
4800 Such a working area can speed up many things, including bulk
4801 writes to target memory;
4802 flash operations like checking to see if memory needs to be erased;
4803 GDB memory checksumming;
4804 and more.
4805
4806 @quotation Warning
4807 On more complex chips, the work area can become
4808 inaccessible when application code
4809 (such as an operating system)
4810 enables or disables the MMU.
4811 For example, the particular MMU context used to access the virtual
4812 address will probably matter ... and that context might not have
4813 easy access to other addresses needed.
4814 At this writing, OpenOCD doesn't have much MMU intelligence.
4815 @end quotation
4816
4817 It's often very useful to define a @code{reset-init} event handler.
4818 For systems that are normally used with a boot loader,
4819 common tasks include updating clocks and initializing memory
4820 controllers.
4821 That may be needed to let you write the boot loader into flash,
4822 in order to ``de-brick'' your board; or to load programs into
4823 external DDR memory without having run the boot loader.
4824
4825 @deffn {Config Command} {target create} target_name type configparams...
4826 This command creates a GDB debug target that refers to a specific JTAG tap.
4827 It enters that target into a list, and creates a new
4828 command (@command{@var{target_name}}) which is used for various
4829 purposes including additional configuration.
4830
4831 @itemize @bullet
4832 @item @var{target_name} ... is the name of the debug target.
4833 By convention this should be the same as the @emph{dotted.name}
4834 of the TAP associated with this target, which must be specified here
4835 using the @code{-chain-position @var{dotted.name}} configparam.
4836
4837 This name is also used to create the target object command,
4838 referred to here as @command{$target_name},
4839 and in other places the target needs to be identified.
4840 @item @var{type} ... specifies the target type. @xref{targettypes,,target types}.
4841 @item @var{configparams} ... all parameters accepted by
4842 @command{$target_name configure} are permitted.
4843 If the target is big-endian, set it here with @code{-endian big}.
4844
4845 You @emph{must} set the @code{-chain-position @var{dotted.name}} or
4846 @code{-dap @var{dap_name}} here.
4847 @end itemize
4848 @end deffn
4849
4850 @deffn {Command} {$target_name configure} configparams...
4851 The options accepted by this command may also be
4852 specified as parameters to @command{target create}.
4853 Their values can later be queried one at a time by
4854 using the @command{$target_name cget} command.
4855
4856 @emph{Warning:} changing some of these after setup is dangerous.
4857 For example, moving a target from one TAP to another;
4858 and changing its endianness.
4859
4860 @itemize @bullet
4861
4862 @item @code{-chain-position} @var{dotted.name} -- names the TAP
4863 used to access this target.
4864
4865 @item @code{-dap} @var{dap_name} -- names the DAP used to access
4866 this target. @xref{dapdeclaration,,DAP declaration}, on how to
4867 create and manage DAP instances.
4868
4869 @item @code{-endian} (@option{big}|@option{little}) -- specifies
4870 whether the CPU uses big or little endian conventions
4871
4872 @item @code{-event} @var{event_name} @var{event_body} --
4873 @xref{targetevents,,Target Events}.
4874 Note that this updates a list of named event handlers.
4875 Calling this twice with two different event names assigns
4876 two different handlers, but calling it twice with the
4877 same event name assigns only one handler.
4878
4879 Current target is temporarily overridden to the event issuing target
4880 before handler code starts and switched back after handler is done.
4881
4882 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
4883 whether the work area gets backed up; by default,
4884 @emph{it is not backed up.}
4885 When possible, use a working_area that doesn't need to be backed up,
4886 since performing a backup slows down operations.
4887 For example, the beginning of an SRAM block is likely to
4888 be used by most build systems, but the end is often unused.
4889
4890 @item @code{-work-area-size} @var{size} -- specify work are size,
4891 in bytes. The same size applies regardless of whether its physical
4892 or virtual address is being used.
4893
4894 @item @code{-work-area-phys} @var{address} -- set the work area
4895 base @var{address} to be used when no MMU is active.
4896
4897 @item @code{-work-area-virt} @var{address} -- set the work area
4898 base @var{address} to be used when an MMU is active.
4899 @emph{Do not specify a value for this except on targets with an MMU.}
4900 The value should normally correspond to a static mapping for the
4901 @code{-work-area-phys} address, set up by the current operating system.
4902
4903 @anchor{rtostype}
4904 @item @code{-rtos} @var{rtos_type} -- enable rtos support for target,
4905 @var{rtos_type} can be one of @option{auto}, @option{eCos},
4906 @option{ThreadX}, @option{FreeRTOS}, @option{linux}, @option{ChibiOS},
4907 @option{embKernel}, @option{mqx}, @option{uCOS-III}, @option{nuttx},
4908 @option{RIOT}, @option{Zephyr}
4909 @xref{gdbrtossupport,,RTOS Support}.
4910
4911 @item @code{-defer-examine} -- skip target examination at initial JTAG chain
4912 scan and after a reset. A manual call to arp_examine is required to
4913 access the target for debugging.
4914
4915 @item @code{-ap-num} @var{ap_number} -- set DAP access port for target,
4916 @var{ap_number} is the numeric index of the DAP AP the target is connected to.
4917 Use this option with systems where multiple, independent cores are connected
4918 to separate access ports of the same DAP.
4919
4920 @item @code{-cti} @var{cti_name} -- set Cross-Trigger Interface (CTI) connected
4921 to the target. Currently, only the @code{aarch64} target makes use of this option,
4922 where it is a mandatory configuration for the target run control.
4923 @xref{armcrosstrigger,,ARM Cross-Trigger Interface},
4924 for instruction on how to declare and control a CTI instance.
4925
4926 @anchor{gdbportoverride}
4927 @item @code{-gdb-port} @var{number} -- see command @command{gdb_port} for the
4928 possible values of the parameter @var{number}, which are not only numeric values.
4929 Use this option to override, for this target only, the global parameter set with
4930 command @command{gdb_port}.
4931 @xref{gdb_port,,command gdb_port}.
4932
4933 @item @code{-gdb-max-connections} @var{number} -- EXPERIMENTAL: set the maximum
4934 number of GDB connections that are allowed for the target. Default is 1.
4935 A negative value for @var{number} means unlimited connections.
4936 See @xref{gdbmeminspect,,Using GDB as a non-intrusive memory inspector}.
4937 @end itemize
4938 @end deffn
4939
4940 @section Other $target_name Commands
4941 @cindex object command
4942
4943 The Tcl/Tk language has the concept of object commands,
4944 and OpenOCD adopts that same model for targets.
4945
4946 A good Tk example is a on screen button.
4947 Once a button is created a button
4948 has a name (a path in Tk terms) and that name is useable as a first
4949 class command. For example in Tk, one can create a button and later
4950 configure it like this:
4951
4952 @example
4953 # Create
4954 button .foobar -background red -command @{ foo @}
4955 # Modify
4956 .foobar configure -foreground blue
4957 # Query
4958 set x [.foobar cget -background]
4959 # Report
4960 puts [format "The button is %s" $x]
4961 @end example
4962
4963 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
4964 button, and its object commands are invoked the same way.
4965
4966 @example
4967 str912.cpu mww 0x1234 0x42
4968 omap3530.cpu mww 0x5555 123
4969 @end example
4970
4971 The commands supported by OpenOCD target objects are:
4972
4973 @deffn {Command} {$target_name arp_examine} @option{allow-defer}
4974 @deffnx {Command} {$target_name arp_halt}
4975 @deffnx {Command} {$target_name arp_poll}
4976 @deffnx {Command} {$target_name arp_reset}
4977 @deffnx {Command} {$target_name arp_waitstate}
4978 Internal OpenOCD scripts (most notably @file{startup.tcl})
4979 use these to deal with specific reset cases.
4980 They are not otherwise documented here.
4981 @end deffn
4982
4983 @deffn {Command} {$target_name set_reg} dict
4984 Set register values of the target.
4985
4986 @itemize
4987 @item @var{dict} ... Tcl dictionary with pairs of register names and values.
4988 @end itemize
4989
4990 For example, the following command sets the value 0 to the program counter (pc)
4991 register and 0x1000 to the stack pointer (sp) register:
4992
4993 @example
4994 set_reg @{pc 0 sp 0x1000@}
4995 @end example
4996 @end deffn
4997
4998 @deffn {Command} {$target_name get_reg} [-force] list
4999 Get register values from the target and return them as Tcl dictionary with pairs
5000 of register names and values.
5001 If option "-force" is set, the register values are read directly from the
5002 target, bypassing any caching.
5003
5004 @itemize
5005 @item @var{list} ... List of register names
5006 @end itemize
5007
5008 For example, the following command retrieves the values from the program
5009 counter (pc) and stack pointer (sp) register:
5010
5011 @example
5012 get_reg @{pc sp@}
5013 @end example
5014 @end deffn
5015
5016 @deffn {Command} {$target_name write_memory} address width data ['phys']
5017 This function provides an efficient way to write to the target memory from a Tcl
5018 script.
5019
5020 @itemize
5021 @item @var{address} ... target memory address
5022 @item @var{width} ... memory access bit size, can be 8, 16, 32 or 64
5023 @item @var{data} ... Tcl list with the elements to write
5024 @item ['phys'] ... treat the memory address as physical instead of virtual address
5025 @end itemize
5026
5027 For example, the following command writes two 32 bit words into the target
5028 memory at address 0x20000000:
5029
5030 @example
5031 write_memory 0x20000000 32 @{0xdeadbeef 0x00230500@}
5032 @end example
5033 @end deffn
5034
5035 @deffn {Command} {$target_name read_memory} address width count ['phys']
5036 This function provides an efficient way to read the target memory from a Tcl
5037 script.
5038 A Tcl list containing the requested memory elements is returned by this function.
5039
5040 @itemize
5041 @item @var{address} ... target memory address
5042 @item @var{width} ... memory access bit size, can be 8, 16, 32 or 64
5043 @item @var{count} ... number of elements to read
5044 @item ['phys'] ... treat the memory address as physical instead of virtual address
5045 @end itemize
5046
5047 For example, the following command reads two 32 bit words from the target
5048 memory at address 0x20000000:
5049
5050 @example
5051 read_memory 0x20000000 32 2
5052 @end example
5053 @end deffn
5054
5055 @deffn {Command} {$target_name cget} queryparm
5056 Each configuration parameter accepted by
5057 @command{$target_name configure}
5058 can be individually queried, to return its current value.
5059 The @var{queryparm} is a parameter name
5060 accepted by that command, such as @code{-work-area-phys}.
5061 There are a few special cases:
5062
5063 @itemize @bullet
5064 @item @code{-event} @var{event_name} -- returns the handler for the
5065 event named @var{event_name}.
5066 This is a special case because setting a handler requires
5067 two parameters.
5068 @item @code{-type} -- returns the target type.
5069 This is a special case because this is set using
5070 @command{target create} and can't be changed
5071 using @command{$target_name configure}.
5072 @end itemize
5073
5074 For example, if you wanted to summarize information about
5075 all the targets you might use something like this:
5076
5077 @example
5078 foreach name [target names] @{
5079 set y [$name cget -endian]
5080 set z [$name cget -type]
5081 puts [format "Chip %d is %s, Endian: %s, type: %s" \
5082 $x $name $y $z]
5083 @}
5084 @end example
5085 @end deffn
5086
5087 @anchor{targetcurstate}
5088 @deffn {Command} {$target_name curstate}
5089 Displays the current target state:
5090 @code{debug-running},
5091 @code{halted},
5092 @code{reset},
5093 @code{running}, or @code{unknown}.
5094 (Also, @pxref{eventpolling,,Event Polling}.)
5095 @end deffn
5096
5097 @deffn {Command} {$target_name eventlist}
5098 Displays a table listing all event handlers
5099 currently associated with this target.
5100 @xref{targetevents,,Target Events}.
5101 @end deffn
5102
5103 @deffn {Command} {$target_name invoke-event} event_name
5104 Invokes the handler for the event named @var{event_name}.
5105 (This is primarily intended for use by OpenOCD framework
5106 code, for example by the reset code in @file{startup.tcl}.)
5107 @end deffn
5108
5109 @deffn {Command} {$target_name mdd} [phys] addr [count]
5110 @deffnx {Command} {$target_name mdw} [phys] addr [count]
5111 @deffnx {Command} {$target_name mdh} [phys] addr [count]
5112 @deffnx {Command} {$target_name mdb} [phys] addr [count]
5113 Display contents of address @var{addr}, as
5114 64-bit doublewords (@command{mdd}),
5115 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
5116 or 8-bit bytes (@command{mdb}).
5117 When the current target has an MMU which is present and active,
5118 @var{addr} is interpreted as a virtual address.
5119 Otherwise, or if the optional @var{phys} flag is specified,
5120 @var{addr} is interpreted as a physical address.
5121 If @var{count} is specified, displays that many units.
5122 (If you want to process the data instead of displaying it,
5123 see the @code{read_memory} primitives.)
5124 @end deffn
5125
5126 @deffn {Command} {$target_name mwd} [phys] addr doubleword [count]
5127 @deffnx {Command} {$target_name mww} [phys] addr word [count]
5128 @deffnx {Command} {$target_name mwh} [phys] addr halfword [count]
5129 @deffnx {Command} {$target_name mwb} [phys] addr byte [count]
5130 Writes the specified @var{doubleword} (64 bits), @var{word} (32 bits),
5131 @var{halfword} (16 bits), or @var{byte} (8-bit) value,
5132 at the specified address @var{addr}.
5133 When the current target has an MMU which is present and active,
5134 @var{addr} is interpreted as a virtual address.
5135 Otherwise, or if the optional @var{phys} flag is specified,
5136 @var{addr} is interpreted as a physical address.
5137 If @var{count} is specified, fills that many units of consecutive address.
5138 @end deffn
5139
5140 @anchor{targetevents}
5141 @section Target Events
5142 @cindex target events
5143 @cindex events
5144 At various times, certain things can happen, or you want them to happen.
5145 For example:
5146 @itemize @bullet
5147 @item What should happen when GDB connects? Should your target reset?
5148 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
5149 @item Is using SRST appropriate (and possible) on your system?
5150 Or instead of that, do you need to issue JTAG commands to trigger reset?
5151 SRST usually resets everything on the scan chain, which can be inappropriate.
5152 @item During reset, do you need to write to certain memory locations
5153 to set up system clocks or
5154 to reconfigure the SDRAM?
5155 How about configuring the watchdog timer, or other peripherals,
5156 to stop running while you hold the core stopped for debugging?
5157 @end itemize
5158
5159 All of the above items can be addressed by target event handlers.
5160 These are set up by @command{$target_name configure -event} or
5161 @command{target create ... -event}.
5162
5163 The programmer's model matches the @code{-command} option used in Tcl/Tk
5164 buttons and events. The two examples below act the same, but one creates
5165 and invokes a small procedure while the other inlines it.
5166
5167 @example
5168 proc my_init_proc @{ @} @{
5169 echo "Disabling watchdog..."
5170 mww 0xfffffd44 0x00008000
5171 @}
5172 mychip.cpu configure -event reset-init my_init_proc
5173 mychip.cpu configure -event reset-init @{
5174 echo "Disabling watchdog..."
5175 mww 0xfffffd44 0x00008000
5176 @}
5177 @end example
5178
5179 The following target events are defined:
5180
5181 @itemize @bullet
5182 @item @b{debug-halted}
5183 @* The target has halted for debug reasons (i.e.: breakpoint)
5184 @item @b{debug-resumed}
5185 @* The target has resumed (i.e.: GDB said run)
5186 @item @b{early-halted}
5187 @* Occurs early in the halt process
5188 @item @b{examine-start}
5189 @* Before target examine is called.
5190 @item @b{examine-end}
5191 @* After target examine is called with no errors.
5192 @item @b{examine-fail}
5193 @* After target examine fails.
5194 @item @b{gdb-attach}
5195 @* When GDB connects. Issued before any GDB communication with the target
5196 starts. GDB expects the target is halted during attachment.
5197 @xref{gdbmeminspect,,GDB as a non-intrusive memory inspector}, how to
5198 connect GDB to running target.
5199 The event can be also used to set up the target so it is possible to probe flash.
5200 Probing flash is necessary during GDB connect if you want to use
5201 @pxref{programmingusinggdb,,programming using GDB}.
5202 Another use of the flash memory map is for GDB to automatically choose
5203 hardware or software breakpoints depending on whether the breakpoint
5204 is in RAM or read only memory.
5205 Default is @code{halt}
5206 @item @b{gdb-detach}
5207 @* When GDB disconnects
5208 @item @b{gdb-end}
5209 @* When the target has halted and GDB is not doing anything (see early halt)
5210 @item @b{gdb-flash-erase-start}
5211 @* Before the GDB flash process tries to erase the flash (default is
5212 @code{reset init})
5213 @item @b{gdb-flash-erase-end}
5214 @* After the GDB flash process has finished erasing the flash
5215 @item @b{gdb-flash-write-start}
5216 @* Before GDB writes to the flash
5217 @item @b{gdb-flash-write-end}
5218 @* After GDB writes to the flash (default is @code{reset halt})
5219 @item @b{gdb-start}
5220 @* Before the target steps, GDB is trying to start/resume the target
5221 @item @b{halted}
5222 @* The target has halted
5223 @item @b{reset-assert-pre}
5224 @* Issued as part of @command{reset} processing
5225 after @command{reset-start} was triggered
5226 but before either SRST alone is asserted on the scan chain,
5227 or @code{reset-assert} is triggered.
5228 @item @b{reset-assert}
5229 @* Issued as part of @command{reset} processing
5230 after @command{reset-assert-pre} was triggered.
5231 When such a handler is present, cores which support this event will use
5232 it instead of asserting SRST.
5233 This support is essential for debugging with JTAG interfaces which
5234 don't include an SRST line (JTAG doesn't require SRST), and for
5235 selective reset on scan chains that have multiple targets.
5236 @item @b{reset-assert-post}
5237 @* Issued as part of @command{reset} processing
5238 after @code{reset-assert} has been triggered.
5239 or the target asserted SRST on the entire scan chain.
5240 @item @b{reset-deassert-pre}
5241 @* Issued as part of @command{reset} processing
5242 after @code{reset-assert-post} has been triggered.
5243 @item @b{reset-deassert-post}
5244 @* Issued as part of @command{reset} processing
5245 after @code{reset-deassert-pre} has been triggered
5246 and (if the target is using it) after SRST has been
5247 released on the scan chain.
5248 @item @b{reset-end}
5249 @* Issued as the final step in @command{reset} processing.
5250 @item @b{reset-init}
5251 @* Used by @b{reset init} command for board-specific initialization.
5252 This event fires after @emph{reset-deassert-post}.
5253
5254 This is where you would configure PLLs and clocking, set up DRAM so
5255 you can download programs that don't fit in on-chip SRAM, set up pin
5256 multiplexing, and so on.
5257 (You may be able to switch to a fast JTAG clock rate here, after
5258 the target clocks are fully set up.)
5259 @item @b{reset-start}
5260 @* Issued as the first step in @command{reset} processing
5261 before @command{reset-assert-pre} is called.
5262
5263 This is the most robust place to use @command{jtag_rclk}
5264 or @command{adapter speed} to switch to a low JTAG clock rate,
5265 when reset disables PLLs needed to use a fast clock.
5266 @item @b{resume-start}
5267 @* Before any target is resumed
5268 @item @b{resume-end}
5269 @* After all targets have resumed
5270 @item @b{resumed}
5271 @* Target has resumed
5272 @item @b{step-start}
5273 @* Before a target is single-stepped
5274 @item @b{step-end}
5275 @* After single-step has completed
5276 @item @b{trace-config}
5277 @* After target hardware trace configuration was changed
5278 @item @b{semihosting-user-cmd-0x100}
5279 @* The target made a semihosting call with user-defined operation number 0x100
5280 @item @b{semihosting-user-cmd-0x101}
5281 @* The target made a semihosting call with user-defined operation number 0x101
5282 @item @b{semihosting-user-cmd-0x102}
5283 @* The target made a semihosting call with user-defined operation number 0x102
5284 @item @b{semihosting-user-cmd-0x103}
5285 @* The target made a semihosting call with user-defined operation number 0x103
5286 @item @b{semihosting-user-cmd-0x104}
5287 @* The target made a semihosting call with user-defined operation number 0x104
5288 @item @b{semihosting-user-cmd-0x105}
5289 @* The target made a semihosting call with user-defined operation number 0x105
5290 @item @b{semihosting-user-cmd-0x106}
5291 @* The target made a semihosting call with user-defined operation number 0x106
5292 @item @b{semihosting-user-cmd-0x107}
5293 @* The target made a semihosting call with user-defined operation number 0x107
5294 @end itemize
5295
5296 @quotation Note
5297 OpenOCD events are not supposed to be preempt by another event, but this
5298 is not enforced in current code. Only the target event @b{resumed} is
5299 executed with polling disabled; this avoids polling to trigger the event
5300 @b{halted}, reversing the logical order of execution of their handlers.
5301 Future versions of OpenOCD will prevent the event preemption and will
5302 disable the schedule of polling during the event execution. Do not rely
5303 on polling in any event handler; this means, don't expect the status of
5304 a core to change during the execution of the handler. The event handler
5305 will have to enable polling or use @command{$target_name arp_poll} to
5306 check if the core has changed status.
5307 @end quotation
5308
5309 @node Flash Commands
5310 @chapter Flash Commands
5311
5312 OpenOCD has different commands for NOR and NAND flash;
5313 the ``flash'' command works with NOR flash, while
5314 the ``nand'' command works with NAND flash.
5315 This partially reflects different hardware technologies:
5316 NOR flash usually supports direct CPU instruction and data bus access,
5317 while data from a NAND flash must be copied to memory before it can be
5318 used. (SPI flash must also be copied to memory before use.)
5319 However, the documentation also uses ``flash'' as a generic term;
5320 for example, ``Put flash configuration in board-specific files''.
5321
5322 Flash Steps:
5323 @enumerate
5324 @item Configure via the command @command{flash bank}
5325 @* Do this in a board-specific configuration file,
5326 passing parameters as needed by the driver.
5327 @item Operate on the flash via @command{flash subcommand}
5328 @* Often commands to manipulate the flash are typed by a human, or run
5329 via a script in some automated way. Common tasks include writing a
5330 boot loader, operating system, or other data.
5331 @item GDB Flashing
5332 @* Flashing via GDB requires the flash be configured via ``flash
5333 bank'', and the GDB flash features be enabled.
5334 @xref{gdbconfiguration,,GDB Configuration}.
5335 @end enumerate
5336
5337 Many CPUs have the ability to ``boot'' from the first flash bank.
5338 This means that misprogramming that bank can ``brick'' a system,
5339 so that it can't boot.
5340 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
5341 board by (re)installing working boot firmware.
5342
5343 @anchor{norconfiguration}
5344 @section Flash Configuration Commands
5345 @cindex flash configuration
5346
5347 @deffn {Config Command} {flash bank} name driver base size chip_width bus_width target [driver_options]
5348 Configures a flash bank which provides persistent storage
5349 for addresses from @math{base} to @math{base + size - 1}.
5350 These banks will often be visible to GDB through the target's memory map.
5351 In some cases, configuring a flash bank will activate extra commands;
5352 see the driver-specific documentation.
5353
5354 @itemize @bullet
5355 @item @var{name} ... may be used to reference the flash bank
5356 in other flash commands. A number is also available.
5357 @item @var{driver} ... identifies the controller driver
5358 associated with the flash bank being declared.
5359 This is usually @code{cfi} for external flash, or else
5360 the name of a microcontroller with embedded flash memory.
5361 @xref{flashdriverlist,,Flash Driver List}.
5362 @item @var{base} ... Base address of the flash chip.
5363 @item @var{size} ... Size of the chip, in bytes.
5364 For some drivers, this value is detected from the hardware.
5365 @item @var{chip_width} ... Width of the flash chip, in bytes;
5366 ignored for most microcontroller drivers.
5367 @item @var{bus_width} ... Width of the data bus used to access the
5368 chip, in bytes; ignored for most microcontroller drivers.
5369 @item @var{target} ... Names the target used to issue
5370 commands to the flash controller.
5371 @comment Actually, it's currently a controller-specific parameter...
5372 @item @var{driver_options} ... drivers may support, or require,
5373 additional parameters. See the driver-specific documentation
5374 for more information.
5375 @end itemize
5376 @quotation Note
5377 This command is not available after OpenOCD initialization has completed.
5378 Use it in board specific configuration files, not interactively.
5379 @end quotation
5380 @end deffn
5381
5382 @comment less confusing would be: "flash list" (like "nand list")
5383 @deffn {Command} {flash banks}
5384 Prints a one-line summary of each device that was
5385 declared using @command{flash bank}, numbered from zero.
5386 Note that this is the @emph{plural} form;
5387 the @emph{singular} form is a very different command.
5388 @end deffn
5389
5390 @deffn {Command} {flash list}
5391 Retrieves a list of associative arrays for each device that was
5392 declared using @command{flash bank}, numbered from zero.
5393 This returned list can be manipulated easily from within scripts.
5394 @end deffn
5395
5396 @deffn {Command} {flash probe} num
5397 Identify the flash, or validate the parameters of the configured flash. Operation
5398 depends on the flash type.
5399 The @var{num} parameter is a value shown by @command{flash banks}.
5400 Most flash commands will implicitly @emph{autoprobe} the bank;
5401 flash drivers can distinguish between probing and autoprobing,
5402 but most don't bother.
5403 @end deffn
5404
5405 @section Preparing a Target before Flash Programming
5406
5407 The target device should be in well defined state before the flash programming
5408 begins.
5409
5410 @emph{Always issue} @command{reset init} before @ref{flashprogrammingcommands,,Flash Programming Commands}.
5411 Do not issue another @command{reset} or @command{reset halt} or @command{resume}
5412 until the programming session is finished.
5413
5414 If you use @ref{programmingusinggdb,,Programming using GDB},
5415 the target is prepared automatically in the event gdb-flash-erase-start
5416
5417 The jimtcl script @command{program} calls @command{reset init} explicitly.
5418
5419 @section Erasing, Reading, Writing to Flash
5420 @cindex flash erasing
5421 @cindex flash reading
5422 @cindex flash writing
5423 @cindex flash programming
5424 @anchor{flashprogrammingcommands}
5425
5426 One feature distinguishing NOR flash from NAND or serial flash technologies
5427 is that for read access, it acts exactly like any other addressable memory.
5428 This means you can use normal memory read commands like @command{mdw} or
5429 @command{dump_image} with it, with no special @command{flash} subcommands.
5430 @xref{memoryaccess,,Memory access}, and @ref{imageaccess,,Image access}.
5431
5432 Write access works differently. Flash memory normally needs to be erased
5433 before it's written. Erasing a sector turns all of its bits to ones, and
5434 writing can turn ones into zeroes. This is why there are special commands
5435 for interactive erasing and writing, and why GDB needs to know which parts
5436 of the address space hold NOR flash memory.
5437
5438 @quotation Note
5439 Most of these erase and write commands leverage the fact that NOR flash
5440 chips consume target address space. They implicitly refer to the current
5441 JTAG target, and map from an address in that target's address space
5442 back to a flash bank.
5443 @comment In May 2009, those mappings may fail if any bank associated
5444 @comment with that target doesn't successfully autoprobe ... bug worth fixing?
5445 A few commands use abstract addressing based on bank and sector numbers,
5446 and don't depend on searching the current target and its address space.
5447 Avoid confusing the two command models.
5448 @end quotation
5449
5450 Some flash chips implement software protection against accidental writes,
5451 since such buggy writes could in some cases ``brick'' a system.
5452 For such systems, erasing and writing may require sector protection to be
5453 disabled first.
5454 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
5455 and AT91SAM7 on-chip flash.
5456 @xref{flashprotect,,flash protect}.
5457
5458 @deffn {Command} {flash erase_sector} num first last
5459 Erase sectors in bank @var{num}, starting at sector @var{first}
5460 up to and including @var{last}.
5461 Sector numbering starts at 0.
5462 Providing a @var{last} sector of @option{last}
5463 specifies "to the end of the flash bank".
5464 The @var{num} parameter is a value shown by @command{flash banks}.
5465 @end deffn
5466
5467 @deffn {Command} {flash erase_address} [@option{pad}] [@option{unlock}] address length
5468 Erase sectors starting at @var{address} for @var{length} bytes.
5469 Unless @option{pad} is specified, @math{address} must begin a
5470 flash sector, and @math{address + length - 1} must end a sector.
5471 Specifying @option{pad} erases extra data at the beginning and/or
5472 end of the specified region, as needed to erase only full sectors.
5473 The flash bank to use is inferred from the @var{address}, and
5474 the specified length must stay within that bank.
5475 As a special case, when @var{length} is zero and @var{address} is
5476 the start of the bank, the whole flash is erased.
5477 If @option{unlock} is specified, then the flash is unprotected
5478 before erase starts.
5479 @end deffn
5480
5481 @deffn {Command} {flash filld} address double-word length
5482 @deffnx {Command} {flash fillw} address word length
5483 @deffnx {Command} {flash fillh} address halfword length
5484 @deffnx {Command} {flash fillb} address byte length
5485 Fills flash memory with the specified @var{double-word} (64 bits), @var{word} (32 bits),
5486 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
5487 starting at @var{address} and continuing
5488 for @var{length} units (word/halfword/byte).
5489 No erasure is done before writing; when needed, that must be done
5490 before issuing this command.
5491 Writes are done in blocks of up to 1024 bytes, and each write is
5492 verified by reading back the data and comparing it to what was written.
5493 The flash bank to use is inferred from the @var{address} of
5494 each block, and the specified length must stay within that bank.
5495 @end deffn
5496 @comment no current checks for errors if fill blocks touch multiple banks!
5497
5498 @deffn {Command} {flash mdw} addr [count]
5499 @deffnx {Command} {flash mdh} addr [count]
5500 @deffnx {Command} {flash mdb} addr [count]
5501 Display contents of address @var{addr}, as
5502 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
5503 or 8-bit bytes (@command{mdb}).
5504 If @var{count} is specified, displays that many units.
5505 Reads from flash using the flash driver, therefore it enables reading
5506 from a bank not mapped in target address space.
5507 The flash bank to use is inferred from the @var{address} of
5508 each block, and the specified length must stay within that bank.
5509 @end deffn
5510
5511 @deffn {Command} {flash write_bank} num filename [offset]
5512 Write the binary @file{filename} to flash bank @var{num},
5513 starting at @var{offset} bytes from the beginning of the bank. If @var{offset}
5514 is omitted, start at the beginning of the flash bank.
5515 The @var{num} parameter is a value shown by @command{flash banks}.
5516 @end deffn
5517
5518 @deffn {Command} {flash read_bank} num filename [offset [length]]
5519 Read @var{length} bytes from the flash bank @var{num} starting at @var{offset}
5520 and write the contents to the binary @file{filename}. If @var{offset} is
5521 omitted, start at the beginning of the flash bank. If @var{length} is omitted,
5522 read the remaining bytes from the flash bank.
5523 The @var{num} parameter is a value shown by @command{flash banks}.
5524 @end deffn
5525
5526 @deffn {Command} {flash verify_bank} num filename [offset]
5527 Compare the contents of the binary file @var{filename} with the contents of the
5528 flash bank @var{num} starting at @var{offset}. If @var{offset} is omitted,
5529 start at the beginning of the flash bank. Fail if the contents do not match.
5530 The @var{num} parameter is a value shown by @command{flash banks}.
5531 @end deffn
5532
5533 @deffn {Command} {flash write_image} [erase] [unlock] filename [offset] [type]
5534 Write the image @file{filename} to the current target's flash bank(s).
5535 Only loadable sections from the image are written.
5536 A relocation @var{offset} may be specified, in which case it is added
5537 to the base address for each section in the image.
5538 The file [@var{type}] can be specified
5539 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
5540 @option{elf} (ELF file), @option{s19} (Motorola s19).
5541 @option{mem}, or @option{builder}.
5542 The relevant flash sectors will be erased prior to programming
5543 if the @option{erase} parameter is given. If @option{unlock} is
5544 provided, then the flash banks are unlocked before erase and
5545 program. The flash bank to use is inferred from the address of
5546 each image section.
5547
5548 @quotation Warning
5549 Be careful using the @option{erase} flag when the flash is holding
5550 data you want to preserve.
5551 Portions of the flash outside those described in the image's
5552 sections might be erased with no notice.
5553 @itemize
5554 @item
5555 When a section of the image being written does not fill out all the
5556 sectors it uses, the unwritten parts of those sectors are necessarily
5557 also erased, because sectors can't be partially erased.
5558 @item
5559 Data stored in sector "holes" between image sections are also affected.
5560 For example, "@command{flash write_image erase ...}" of an image with
5561 one byte at the beginning of a flash bank and one byte at the end
5562 erases the entire bank -- not just the two sectors being written.
5563 @end itemize
5564 Also, when flash protection is important, you must re-apply it after
5565 it has been removed by the @option{unlock} flag.
5566 @end quotation
5567
5568 @end deffn
5569
5570 @deffn {Command} {flash verify_image} filename [offset] [type]
5571 Verify the image @file{filename} to the current target's flash bank(s).
5572 Parameters follow the description of 'flash write_image'.
5573 In contrast to the 'verify_image' command, for banks with specific
5574 verify method, that one is used instead of the usual target's read
5575 memory methods. This is necessary for flash banks not readable by
5576 ordinary memory reads.
5577 This command gives only an overall good/bad result for each bank, not
5578 addresses of individual failed bytes as it's intended only as quick
5579 check for successful programming.
5580 @end deffn
5581
5582 @section Other Flash commands
5583 @cindex flash protection
5584
5585 @deffn {Command} {flash erase_check} num
5586 Check erase state of sectors in flash bank @var{num},
5587 and display that status.
5588 The @var{num} parameter is a value shown by @command{flash banks}.
5589 @end deffn
5590
5591 @deffn {Command} {flash info} num [sectors]
5592 Print info about flash bank @var{num}, a list of protection blocks
5593 and their status. Use @option{sectors} to show a list of sectors instead.
5594
5595 The @var{num} parameter is a value shown by @command{flash banks}.
5596 This command will first query the hardware, it does not print cached
5597 and possibly stale information.
5598 @end deffn
5599
5600 @anchor{flashprotect}
5601 @deffn {Command} {flash protect} num first last (@option{on}|@option{off})
5602 Enable (@option{on}) or disable (@option{off}) protection of flash blocks
5603 in flash bank @var{num}, starting at protection block @var{first}
5604 and continuing up to and including @var{last}.
5605 Providing a @var{last} block of @option{last}
5606 specifies "to the end of the flash bank".
5607 The @var{num} parameter is a value shown by @command{flash banks}.
5608 The protection block is usually identical to a flash sector.
5609 Some devices may utilize a protection block distinct from flash sector.
5610 See @command{flash info} for a list of protection blocks.
5611 @end deffn
5612
5613 @deffn {Command} {flash padded_value} num value
5614 Sets the default value used for padding any image sections, This should
5615 normally match the flash bank erased value. If not specified by this
5616 command or the flash driver then it defaults to 0xff.
5617 @end deffn
5618
5619 @anchor{program}
5620 @deffn {Command} {program} filename [preverify] [verify] [reset] [exit] [offset]
5621 This is a helper script that simplifies using OpenOCD as a standalone
5622 programmer. The only required parameter is @option{filename}, the others are optional.
5623 @xref{Flash Programming}.
5624 @end deffn
5625
5626 @anchor{flashdriverlist}
5627 @section Flash Driver List
5628 As noted above, the @command{flash bank} command requires a driver name,
5629 and allows driver-specific options and behaviors.
5630 Some drivers also activate driver-specific commands.
5631
5632 @deffn {Flash Driver} {virtual}
5633 This is a special driver that maps a previously defined bank to another
5634 address. All bank settings will be copied from the master physical bank.
5635
5636 The @var{virtual} driver defines one mandatory parameters,
5637
5638 @itemize
5639 @item @var{master_bank} The bank that this virtual address refers to.
5640 @end itemize
5641
5642 So in the following example addresses 0xbfc00000 and 0x9fc00000 refer to
5643 the flash bank defined at address 0x1fc00000. Any command executed on
5644 the virtual banks is actually performed on the physical banks.
5645 @example
5646 flash bank $_FLASHNAME pic32mx 0x1fc00000 0 0 0 $_TARGETNAME
5647 flash bank vbank0 virtual 0xbfc00000 0 0 0 \
5648 $_TARGETNAME $_FLASHNAME
5649 flash bank vbank1 virtual 0x9fc00000 0 0 0 \
5650 $_TARGETNAME $_FLASHNAME
5651 @end example
5652 @end deffn
5653
5654 @subsection External Flash
5655
5656 @deffn {Flash Driver} {cfi}
5657 @cindex Common Flash Interface
5658 @cindex CFI
5659 The ``Common Flash Interface'' (CFI) is the main standard for
5660 external NOR flash chips, each of which connects to a
5661 specific external chip select on the CPU.
5662 Frequently the first such chip is used to boot the system.
5663 Your board's @code{reset-init} handler might need to
5664 configure additional chip selects using other commands (like: @command{mww} to
5665 configure a bus and its timings), or
5666 perhaps configure a GPIO pin that controls the ``write protect'' pin
5667 on the flash chip.
5668 The CFI driver can use a target-specific working area to significantly
5669 speed up operation.
5670
5671 The CFI driver can accept the following optional parameters, in any order:
5672
5673 @itemize
5674 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
5675 like AM29LV010 and similar types.
5676 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
5677 @item @var{bus_swap} ... when data bytes in a 16-bit flash needs to be swapped.
5678 @item @var{data_swap} ... when data bytes in a 16-bit flash needs to be
5679 swapped when writing data values (i.e. not CFI commands).
5680 @end itemize
5681
5682 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
5683 wide on a sixteen bit bus:
5684
5685 @example
5686 flash bank $_FLASHNAME cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
5687 flash bank $_FLASHNAME cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
5688 @end example
5689
5690 To configure one bank of 32 MBytes
5691 built from two sixteen bit (two byte) wide parts wired in parallel
5692 to create a thirty-two bit (four byte) bus with doubled throughput:
5693
5694 @example
5695 flash bank $_FLASHNAME cfi 0x00000000 0x02000000 2 4 $_TARGETNAME
5696 @end example
5697
5698 @c "cfi part_id" disabled
5699 @end deffn
5700
5701 @deffn {Flash Driver} {jtagspi}
5702 @cindex Generic JTAG2SPI driver
5703 @cindex SPI
5704 @cindex jtagspi
5705 @cindex bscan_spi
5706 Several FPGAs and CPLDs can retrieve their configuration (bitstream) from a
5707 SPI flash connected to them. To access this flash from the host, the device
5708 is first programmed with a special proxy bitstream that
5709 exposes the SPI flash on the device's JTAG interface. The flash can then be
5710 accessed through JTAG.
5711
5712 Since signaling between JTAG and SPI is compatible, all that is required for
5713 a proxy bitstream is to connect TDI-MOSI, TDO-MISO, TCK-CLK and activate
5714 the flash chip select when the JTAG state machine is in SHIFT-DR. Such
5715 a bitstream for several Xilinx FPGAs can be found in
5716 @file{contrib/loaders/flash/fpga/xilinx_bscan_spi.py}. It requires
5717 @uref{https://github.com/m-labs/migen, migen} and a Xilinx toolchain to build.
5718
5719 This flash bank driver requires a target on a JTAG tap and will access that
5720 tap directly. Since no support from the target is needed, the target can be a
5721 "testee" dummy. Since the target does not expose the flash memory
5722 mapping, target commands that would otherwise be expected to access the flash
5723 will not work. These include all @command{*_image} and
5724 @command{$target_name m*} commands as well as @command{program}. Equivalent
5725 functionality is available through the @command{flash write_bank},
5726 @command{flash read_bank}, and @command{flash verify_bank} commands.
5727
5728 According to device size, 1- to 4-byte addresses are sent. However, some
5729 flash chips additionally have to be switched to 4-byte addresses by an extra
5730 command, see below.
5731
5732 @itemize
5733 @item @var{ir} ... is loaded into the JTAG IR to map the flash as the JTAG DR.
5734 For the bitstreams generated from @file{xilinx_bscan_spi.py} this is the
5735 @var{USER1} instruction.
5736 @end itemize
5737
5738 @example
5739 target create $_TARGETNAME testee -chain-position $_CHIPNAME.fpga
5740 set _XILINX_USER1 0x02
5741 flash bank $_FLASHNAME spi 0x0 0 0 0 \
5742 $_TARGETNAME $_XILINX_USER1
5743 @end example
5744
5745 @deffn Command {jtagspi set} bank_id name total_size page_size read_cmd unused pprg_cmd mass_erase_cmd sector_size sector_erase_cmd
5746 Sets flash parameters: @var{name} human readable string, @var{total_size}
5747 size in bytes, @var{page_size} is write page size. @var{read_cmd} and @var{pprg_cmd}
5748 are commands for read and page program, respectively. @var{mass_erase_cmd},
5749 @var{sector_size} and @var{sector_erase_cmd} are optional.
5750 @example
5751 jtagspi set 0 w25q128 0x1000000 0x100 0x03 0 0x02 0xC7 0x10000 0xD8
5752 @end example
5753 @end deffn
5754
5755 @deffn Command {jtagspi cmd} bank_id resp_num cmd_byte ...
5756 Sends command @var{cmd_byte} and at most 20 following bytes and reads
5757 @var{resp_num} bytes afterwards. E.g. for 'Enter 4-byte address mode'
5758 @example
5759 jtagspi cmd 0 0 0xB7
5760 @end example
5761 @end deffn
5762
5763 @deffn Command {jtagspi always_4byte} bank_id [ on | off ]
5764 Some devices use 4-byte addresses for all commands except the legacy 0x03 read
5765 regardless of device size. This command controls the corresponding hack.
5766 @end deffn
5767 @end deffn
5768
5769 @deffn {Flash Driver} {xcf}
5770 @cindex Xilinx Platform flash driver
5771 @cindex xcf
5772 Xilinx FPGAs can be configured from specialized flash ICs named Platform Flash.
5773 It is (almost) regular NOR flash with erase sectors, program pages, etc. The
5774 only difference is special registers controlling its FPGA specific behavior.
5775 They must be properly configured for successful FPGA loading using
5776 additional @var{xcf} driver command:
5777
5778 @deffn {Command} {xcf ccb} <bank_id>
5779 command accepts additional parameters:
5780 @itemize
5781 @item @var{external|internal} ... selects clock source.
5782 @item @var{serial|parallel} ... selects serial or parallel data bus mode.
5783 @item @var{slave|master} ... selects slave of master mode for flash device.
5784 @item @var{40|20} ... selects clock frequency in MHz for internal clock
5785 in master mode.
5786 @end itemize
5787 @example
5788 xcf ccb 0 external parallel slave 40
5789 @end example
5790 All of them must be specified even if clock frequency is pointless
5791 in slave mode. If only bank id specified than command prints current
5792 CCB register value. Note: there is no need to write this register
5793 every time you erase/program data sectors because it stores in
5794 dedicated sector.
5795 @end deffn
5796
5797 @deffn {Command} {xcf configure} <bank_id>
5798 Initiates FPGA loading procedure. Useful if your board has no "configure"
5799 button.
5800 @example
5801 xcf configure 0
5802 @end example
5803 @end deffn
5804
5805 Additional driver notes:
5806 @itemize
5807 @item Only single revision supported.
5808 @item Driver automatically detects need of bit reverse, but
5809 only "bin" (raw binary, do not confuse it with "bit") and "mcs"
5810 (Intel hex) file types supported.
5811 @item For additional info check xapp972.pdf and ug380.pdf.
5812 @end itemize
5813 @end deffn
5814
5815 @deffn {Flash Driver} {lpcspifi}
5816 @cindex NXP SPI Flash Interface
5817 @cindex SPIFI
5818 @cindex lpcspifi
5819 NXP's LPC43xx and LPC18xx families include a proprietary SPI
5820 Flash Interface (SPIFI) peripheral that can drive and provide
5821 memory mapped access to external SPI flash devices.
5822
5823 The lpcspifi driver initializes this interface and provides
5824 program and erase functionality for these serial flash devices.
5825 Use of this driver @b{requires} a working area of at least 1kB
5826 to be configured on the target device; more than this will
5827 significantly reduce flash programming times.
5828
5829 The setup command only requires the @var{base} parameter. All
5830 other parameters are ignored, and the flash size and layout
5831 are configured by the driver.
5832
5833 @example
5834 flash bank $_FLASHNAME lpcspifi 0x14000000 0 0 0 $_TARGETNAME
5835 @end example
5836
5837 @end deffn
5838
5839 @deffn {Flash Driver} {stmsmi}
5840 @cindex STMicroelectronics Serial Memory Interface
5841 @cindex SMI
5842 @cindex stmsmi
5843 Some devices from STMicroelectronics (e.g. STR75x MCU family,
5844 SPEAr MPU family) include a proprietary
5845 ``Serial Memory Interface'' (SMI) controller able to drive external
5846 SPI flash devices.
5847 Depending on specific device and board configuration, up to 4 external
5848 flash devices can be connected.
5849
5850 SMI makes the flash content directly accessible in the CPU address
5851 space; each external device is mapped in a memory bank.
5852 CPU can directly read data, execute code and boot from SMI banks.
5853 Normal OpenOCD commands like @command{mdw} can be used to display
5854 the flash content.
5855
5856 The setup command only requires the @var{base} parameter in order
5857 to identify the memory bank.
5858 All other parameters are ignored. Additional information, like
5859 flash size, are detected automatically.
5860
5861 @example
5862 flash bank $_FLASHNAME stmsmi 0xf8000000 0 0 0 $_TARGETNAME
5863 @end example
5864
5865 @end deffn
5866
5867 @deffn {Flash Driver} {stmqspi}
5868 @cindex STMicroelectronics QuadSPI/OctoSPI Interface
5869 @cindex QuadSPI
5870 @cindex OctoSPI
5871 @cindex stmqspi
5872 Some devices from STMicroelectronics include a proprietary ``QuadSPI Interface''
5873 (e.g. STM32F4, STM32F7, STM32L4) or ``OctoSPI Interface'' (e.g. STM32L4+)
5874 controller able to drive one or even two (dual mode) external SPI flash devices.
5875 The OctoSPI is a superset of QuadSPI, its presence is detected automatically.
5876 Currently only the regular command mode is supported, whereas the HyperFlash
5877 mode is not.
5878
5879 QuadSPI/OctoSPI makes the flash contents directly accessible in the CPU address
5880 space; in case of dual mode both devices must be of the same type and are
5881 mapped in the same memory bank (even and odd addresses interleaved).
5882 CPU can directly read data, execute code (but not boot) from QuadSPI bank.
5883
5884 The 'flash bank' command only requires the @var{base} parameter and the extra
5885 parameter @var{io_base} in order to identify the memory bank. Both are fixed
5886 by hardware, see datasheet or RM. All other parameters are ignored.
5887
5888 The controller must be initialized after each reset and properly configured
5889 for memory-mapped read operation for the particular flash chip(s), for the full
5890 list of available register settings cf. the controller's RM. This setup is quite
5891 board specific (that's why booting from this memory is not possible). The
5892 flash driver infers all parameters from current controller register values when
5893 'flash probe @var{bank_id}' is executed.
5894
5895 Normal OpenOCD commands like @command{mdw} can be used to display the flash content,
5896 but only after proper controller initialization as described above. However,
5897 due to a silicon bug in some devices, attempting to access the very last word
5898 should be avoided.
5899
5900 It is possible to use two (even different) flash chips alternatingly, if individual
5901 bank chip selects are available. For some package variants, this is not the case
5902 due to limited pin count. To switch from one to another, adjust FSEL bit accordingly
5903 and re-issue 'flash probe bank_id'. Note that the bank base address will @emph{not}
5904 change, so the address spaces of both devices will overlap. In dual flash mode
5905 both chips must be identical regarding size and most other properties.
5906
5907 Block or sector protection internal to the flash chip is not handled by this
5908 driver at all, but can be dealt with manually by the 'cmd' command, see below.
5909 The sector protection via 'flash protect' command etc. is completely internal to
5910 openocd, intended only to prevent accidental erase or overwrite and it does not
5911 persist across openocd invocations.
5912
5913 OpenOCD contains a hardcoded list of flash devices with their properties,
5914 these are auto-detected. If a device is not included in this list, SFDP discovery
5915 is attempted. If this fails or gives inappropriate results, manual setting is
5916 required (see 'set' command).
5917
5918 @example
5919 flash bank $_FLASHNAME stmqspi 0x90000000 0 0 0 \
5920 $_TARGETNAME 0xA0001000
5921 flash bank $_FLASHNAME stmqspi 0x70000000 0 0 0 \
5922 $_TARGETNAME 0xA0001400
5923 @end example
5924
5925 There are three specific commands
5926 @deffn {Command} {stmqspi mass_erase} bank_id
5927 Clears sector protections and performs a mass erase. Works only if there is no
5928 chip specific write protection engaged.
5929 @end deffn
5930
5931 @deffn {Command} {stmqspi set} bank_id name total_size page_size read_cmd fread_cmd pprg_cmd mass_erase_cmd sector_size sector_erase_cmd
5932 Set flash parameters: @var{name} human readable string, @var{total_size} size
5933 in bytes, @var{page_size} is write page size. @var{read_cmd}, @var{fread_cmd} and @var{pprg_cmd}
5934 are commands for reading and page programming. @var{fread_cmd} is used in DPI and QPI modes,
5935 @var{read_cmd} in normal SPI (single line) mode. @var{mass_erase_cmd}, @var{sector_size}
5936 and @var{sector_erase_cmd} are optional.
5937
5938 This command is required if chip id is not hardcoded yet and e.g. for EEPROMs or FRAMs
5939 which don't support an id command.
5940
5941 In dual mode parameters of both chips are set identically. The parameters refer to
5942 a single chip, so the whole bank gets twice the specified capacity etc.
5943 @end deffn
5944
5945 @deffn {Command} {stmqspi cmd} bank_id resp_num cmd_byte ...
5946 If @var{resp_num} is zero, sends command @var{cmd_byte} and following data
5947 bytes. In dual mode command byte is sent to @emph{both} chips but data bytes are
5948 sent @emph{alternatingly} to chip 1 and 2, first to flash 1, second to flash 2, etc.,
5949 i.e. the total number of bytes (including cmd_byte) must be odd.
5950
5951 If @var{resp_num} is not zero, cmd and at most four following data bytes are
5952 sent, in dual mode @emph{simultaneously} to both chips. Then @var{resp_num} bytes
5953 are read interleaved from both chips starting with chip 1. In this case
5954 @var{resp_num} must be even.
5955
5956 Note the hardware dictated subtle difference of those two cases in dual-flash mode.
5957
5958 To check basic communication settings, issue
5959 @example
5960 stmqspi cmd bank_id 0 0x04; stmqspi cmd bank_id 1 0x05
5961 stmqspi cmd bank_id 0 0x06; stmqspi cmd bank_id 1 0x05
5962 @end example
5963 for single flash mode or
5964 @example
5965 stmqspi cmd bank_id 0 0x04; stmqspi cmd bank_id 2 0x05
5966 stmqspi cmd bank_id 0 0x06; stmqspi cmd bank_id 2 0x05
5967 @end example
5968 for dual flash mode. This should return the status register contents.
5969
5970 In 8-line mode, @var{cmd_byte} is sent twice - first time as given, second time
5971 complemented. Additionally, in 8-line mode only, some commands (e.g. Read Status)
5972 need a dummy address, e.g.
5973 @example
5974 stmqspi cmd bank_id 1 0x05 0x00 0x00 0x00 0x00
5975 @end example
5976 should return the status register contents.
5977
5978 @end deffn
5979
5980 @end deffn
5981
5982 @deffn {Flash Driver} {mrvlqspi}
5983 This driver supports QSPI flash controller of Marvell's Wireless
5984 Microcontroller platform.
5985
5986 The flash size is autodetected based on the table of known JEDEC IDs
5987 hardcoded in the OpenOCD sources.
5988
5989 @example
5990 flash bank $_FLASHNAME mrvlqspi 0x0 0 0 0 $_TARGETNAME 0x46010000
5991 @end example
5992
5993 @end deffn
5994
5995 @deffn {Flash Driver} {ath79}
5996 @cindex Atheros ath79 SPI driver
5997 @cindex ath79
5998 Members of ATH79 SoC family from Atheros include a SPI interface with 3
5999 chip selects.
6000 On reset a SPI flash connected to the first chip select (CS0) is made
6001 directly read-accessible in the CPU address space (up to 16MBytes)
6002 and is usually used to store the bootloader and operating system.
6003 Normal OpenOCD commands like @command{mdw} can be used to display
6004 the flash content while it is in memory-mapped mode (only the first
6005 4MBytes are accessible without additional configuration on reset).
6006
6007 The setup command only requires the @var{base} parameter in order
6008 to identify the memory bank. The actual value for the base address
6009 is not otherwise used by the driver. However the mapping is passed
6010 to gdb. Thus for the memory mapped flash (chipselect CS0) the base
6011 address should be the actual memory mapped base address. For unmapped
6012 chipselects (CS1 and CS2) care should be taken to use a base address
6013 that does not overlap with real memory regions.
6014 Additional information, like flash size, are detected automatically.
6015 An optional additional parameter sets the chipselect for the bank,
6016 with the default CS0.
6017 CS1 and CS2 require additional GPIO setup before they can be used
6018 since the alternate function must be enabled on the GPIO pin
6019 CS1/CS2 is routed to on the given SoC.
6020
6021 @example
6022 flash bank $_FLASHNAME ath79 0xbf000000 0 0 0 $_TARGETNAME
6023
6024 # When using multiple chipselects the base should be different
6025 # for each, otherwise the write_image command is not able to
6026 # distinguish the banks.
6027 flash bank flash0 ath79 0xbf000000 0 0 0 $_TARGETNAME cs0
6028 flash bank flash1 ath79 0x10000000 0 0 0 $_TARGETNAME cs1
6029 flash bank flash2 ath79 0x20000000 0 0 0 $_TARGETNAME cs2
6030 @end example
6031
6032 @end deffn
6033
6034 @deffn {Flash Driver} {fespi}
6035 @cindex Freedom E SPI
6036 @cindex fespi
6037
6038 SiFive's Freedom E SPI controller, used in HiFive and other boards.
6039
6040 @example
6041 flash bank $_FLASHNAME fespi 0x20000000 0 0 0 $_TARGETNAME
6042 @end example
6043 @end deffn
6044
6045 @subsection Internal Flash (Microcontrollers)
6046
6047 @deffn {Flash Driver} {aduc702x}
6048 The ADUC702x analog microcontrollers from Analog Devices
6049 include internal flash and use ARM7TDMI cores.
6050 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
6051 The setup command only requires the @var{target} argument
6052 since all devices in this family have the same memory layout.
6053
6054 @example
6055 flash bank $_FLASHNAME aduc702x 0 0 0 0 $_TARGETNAME
6056 @end example
6057 @end deffn
6058
6059 @deffn {Flash Driver} {ambiqmicro}
6060 @cindex ambiqmicro
6061 @cindex apollo
6062 All members of the Apollo microcontroller family from
6063 Ambiq Micro include internal flash and use ARM's Cortex-M4 core.
6064 The host connects over USB to an FTDI interface that communicates
6065 with the target using SWD.
6066
6067 The @var{ambiqmicro} driver reads the Chip Information Register detect
6068 the device class of the MCU.
6069 The Flash and SRAM sizes directly follow device class, and are used
6070 to set up the flash banks.
6071 If this fails, the driver will use default values set to the minimum
6072 sizes of an Apollo chip.
6073
6074 All Apollo chips have two flash banks of the same size.
6075 In all cases the first flash bank starts at location 0,
6076 and the second bank starts after the first.
6077
6078 @example
6079 # Flash bank 0
6080 flash bank $_FLASHNAME ambiqmicro 0 0x00040000 0 0 $_TARGETNAME
6081 # Flash bank 1 - same size as bank0, starts after bank 0.
6082 flash bank $_FLASHNAME ambiqmicro 0x00040000 0x00040000 0 0 \
6083 $_TARGETNAME
6084 @end example
6085
6086 Flash is programmed using custom entry points into the bootloader.
6087 This is the only way to program the flash as no flash control registers
6088 are available to the user.
6089
6090 The @var{ambiqmicro} driver adds some additional commands:
6091
6092 @deffn {Command} {ambiqmicro mass_erase} <bank>
6093 Erase entire bank.
6094 @end deffn
6095 @deffn {Command} {ambiqmicro page_erase} <bank> <first> <last>
6096 Erase device pages.
6097 @end deffn
6098 @deffn {Command} {ambiqmicro program_otp} <bank> <offset> <count>
6099 Program OTP is a one time operation to create write protected flash.
6100 The user writes sectors to SRAM starting at 0x10000010.
6101 Program OTP will write these sectors from SRAM to flash, and write protect
6102 the flash.
6103 @end deffn
6104 @end deffn
6105
6106 @anchor{at91samd}
6107 @deffn {Flash Driver} {at91samd}
6108 @cindex at91samd
6109 All members of the ATSAM D2x, D1x, D0x, ATSAMR, ATSAML and ATSAMC microcontroller
6110 families from Atmel include internal flash and use ARM's Cortex-M0+ core.
6111
6112 Do not use for ATSAM D51 and E5x: use @xref{atsame5}.
6113
6114 The devices have one flash bank:
6115
6116 @example
6117 flash bank $_FLASHNAME at91samd 0x00000000 0 1 1 $_TARGETNAME
6118 @end example
6119
6120 @deffn {Command} {at91samd chip-erase}
6121 Issues a complete Flash erase via the Device Service Unit (DSU). This can be
6122 used to erase a chip back to its factory state and does not require the
6123 processor to be halted.
6124 @end deffn
6125
6126 @deffn {Command} {at91samd set-security}
6127 Secures the Flash via the Set Security Bit (SSB) command. This prevents access
6128 to the Flash and can only be undone by using the chip-erase command which
6129 erases the Flash contents and turns off the security bit. Warning: at this
6130 time, openocd will not be able to communicate with a secured chip and it is
6131 therefore not possible to chip-erase it without using another tool.
6132
6133 @example
6134 at91samd set-security enable
6135 @end example
6136 @end deffn
6137
6138 @deffn {Command} {at91samd eeprom}
6139 Shows or sets the EEPROM emulation size configuration, stored in the User Row
6140 of the Flash. When setting, the EEPROM size must be specified in bytes and it
6141 must be one of the permitted sizes according to the datasheet. Settings are
6142 written immediately but only take effect on MCU reset. EEPROM emulation
6143 requires additional firmware support and the minimum EEPROM size may not be
6144 the same as the minimum that the hardware supports. Set the EEPROM size to 0
6145 in order to disable this feature.
6146
6147 @example
6148 at91samd eeprom
6149 at91samd eeprom 1024
6150 @end example
6151 @end deffn
6152
6153 @deffn {Command} {at91samd bootloader}
6154 Shows or sets the bootloader size configuration, stored in the User Row of the
6155 Flash. This is called the BOOTPROT region. When setting, the bootloader size
6156 must be specified in bytes and it must be one of the permitted sizes according
6157 to the datasheet. Settings are written immediately but only take effect on
6158 MCU reset. Setting the bootloader size to 0 disables bootloader protection.
6159
6160 @example
6161 at91samd bootloader
6162 at91samd bootloader 16384
6163 @end example
6164 @end deffn
6165
6166 @deffn {Command} {at91samd dsu_reset_deassert}
6167 This command releases internal reset held by DSU
6168 and prepares reset vector catch in case of reset halt.
6169 Command is used internally in event reset-deassert-post.
6170 @end deffn
6171
6172 @deffn {Command} {at91samd nvmuserrow}
6173 Writes or reads the entire 64 bit wide NVM user row register which is located at
6174 0x804000. This register includes various fuses lock-bits and factory calibration
6175 data. Reading the register is done by invoking this command without any
6176 arguments. Writing is possible by giving 1 or 2 hex values. The first argument
6177 is the register value to be written and the second one is an optional changemask.
6178 Every bit which value in changemask is 0 will stay unchanged. The lock- and
6179 reserved-bits are masked out and cannot be changed.
6180
6181 @example
6182 # Read user row
6183 >at91samd nvmuserrow
6184 NVMUSERROW: 0xFFFFFC5DD8E0C788
6185 # Write 0xFFFFFC5DD8E0C788 to user row
6186 >at91samd nvmuserrow 0xFFFFFC5DD8E0C788
6187 # Write 0x12300 to user row but leave other bits and low
6188 # byte unchanged
6189 >at91samd nvmuserrow 0x12345 0xFFF00
6190 @end example
6191 @end deffn
6192
6193 @end deffn
6194
6195 @anchor{at91sam3}
6196 @deffn {Flash Driver} {at91sam3}
6197 @cindex at91sam3
6198 All members of the AT91SAM3 microcontroller family from
6199 Atmel include internal flash and use ARM's Cortex-M3 core. The driver
6200 currently (6/22/09) recognizes the AT91SAM3U[1/2/4][C/E] chips. Note
6201 that the driver was orginaly developed and tested using the
6202 AT91SAM3U4E, using a SAM3U-EK eval board. Support for other chips in
6203 the family was cribbed from the data sheet. @emph{Note to future
6204 readers/updaters: Please remove this worrisome comment after other
6205 chips are confirmed.}
6206
6207 The AT91SAM3U4[E/C] (256K) chips have two flash banks; most other chips
6208 have one flash bank. In all cases the flash banks are at
6209 the following fixed locations:
6210
6211 @example
6212 # Flash bank 0 - all chips
6213 flash bank $_FLASHNAME at91sam3 0x00080000 0 1 1 $_TARGETNAME
6214 # Flash bank 1 - only 256K chips
6215 flash bank $_FLASHNAME at91sam3 0x00100000 0 1 1 $_TARGETNAME
6216 @end example
6217
6218 Internally, the AT91SAM3 flash memory is organized as follows.
6219 Unlike the AT91SAM7 chips, these are not used as parameters
6220 to the @command{flash bank} command:
6221
6222 @itemize
6223 @item @emph{N-Banks:} 256K chips have 2 banks, others have 1 bank.
6224 @item @emph{Bank Size:} 128K/64K Per flash bank
6225 @item @emph{Sectors:} 16 or 8 per bank
6226 @item @emph{SectorSize:} 8K Per Sector
6227 @item @emph{PageSize:} 256 bytes per page. Note that OpenOCD operates on 'sector' sizes, not page sizes.
6228 @end itemize
6229
6230 The AT91SAM3 driver adds some additional commands:
6231
6232 @deffn {Command} {at91sam3 gpnvm}
6233 @deffnx {Command} {at91sam3 gpnvm clear} number
6234 @deffnx {Command} {at91sam3 gpnvm set} number
6235 @deffnx {Command} {at91sam3 gpnvm show} [@option{all}|number]
6236 With no parameters, @command{show} or @command{show all},
6237 shows the status of all GPNVM bits.
6238 With @command{show} @var{number}, displays that bit.
6239
6240 With @command{set} @var{number} or @command{clear} @var{number},
6241 modifies that GPNVM bit.
6242 @end deffn
6243
6244 @deffn {Command} {at91sam3 info}
6245 This command attempts to display information about the AT91SAM3
6246 chip. @emph{First} it read the @code{CHIPID_CIDR} [address 0x400e0740, see
6247 Section 28.2.1, page 505 of the AT91SAM3U 29/may/2009 datasheet,
6248 document id: doc6430A] and decodes the values. @emph{Second} it reads the
6249 various clock configuration registers and attempts to display how it
6250 believes the chip is configured. By default, the SLOWCLK is assumed to
6251 be 32768 Hz, see the command @command{at91sam3 slowclk}.
6252 @end deffn
6253
6254 @deffn {Command} {at91sam3 slowclk} [value]
6255 This command shows/sets the slow clock frequency used in the
6256 @command{at91sam3 info} command calculations above.
6257 @end deffn
6258 @end deffn
6259
6260 @deffn {Flash Driver} {at91sam4}
6261 @cindex at91sam4
6262 All members of the AT91SAM4 microcontroller family from
6263 Atmel include internal flash and use ARM's Cortex-M4 core.
6264 This driver uses the same command names/syntax as @xref{at91sam3}.
6265 @end deffn
6266
6267 @deffn {Flash Driver} {at91sam4l}
6268 @cindex at91sam4l
6269 All members of the AT91SAM4L microcontroller family from
6270 Atmel include internal flash and use ARM's Cortex-M4 core.
6271 This driver uses the same command names/syntax as @xref{at91sam3}.
6272
6273 The AT91SAM4L driver adds some additional commands:
6274 @deffn {Command} {at91sam4l smap_reset_deassert}
6275 This command releases internal reset held by SMAP
6276 and prepares reset vector catch in case of reset halt.
6277 Command is used internally in event reset-deassert-post.
6278 @end deffn
6279 @end deffn
6280
6281 @anchor{atsame5}
6282 @deffn {Flash Driver} {atsame5}
6283 @cindex atsame5
6284 All members of the SAM E54, E53, E51 and D51 microcontroller
6285 families from Microchip (former Atmel) include internal flash
6286 and use ARM's Cortex-M4 core.
6287
6288 The devices have two ECC flash banks with a swapping feature.
6289 This driver handles both banks together as it were one.
6290 Bank swapping is not supported yet.
6291
6292 @example
6293 flash bank $_FLASHNAME atsame5 0x00000000 0 1 1 $_TARGETNAME
6294 @end example
6295
6296 @deffn {Command} {atsame5 bootloader}
6297 Shows or sets the bootloader size configuration, stored in the User Page of the
6298 Flash. This is called the BOOTPROT region. When setting, the bootloader size
6299 must be specified in bytes. The nearest bigger protection size is used.
6300 Settings are written immediately but only take effect on MCU reset.
6301 Setting the bootloader size to 0 disables bootloader protection.
6302
6303 @example
6304 atsame5 bootloader
6305 atsame5 bootloader 16384
6306 @end example
6307 @end deffn
6308
6309 @deffn {Command} {atsame5 chip-erase}
6310 Issues a complete Flash erase via the Device Service Unit (DSU). This can be
6311 used to erase a chip back to its factory state and does not require the
6312 processor to be halted.
6313 @end deffn
6314
6315 @deffn {Command} {atsame5 dsu_reset_deassert}
6316 This command releases internal reset held by DSU
6317 and prepares reset vector catch in case of reset halt.
6318 Command is used internally in event reset-deassert-post.
6319 @end deffn
6320
6321 @deffn {Command} {atsame5 userpage}
6322 Writes or reads the first 64 bits of NVM User Page which is located at
6323 0x804000. This field includes various fuses.
6324 Reading is done by invoking this command without any arguments.
6325 Writing is possible by giving 1 or 2 hex values. The first argument
6326 is the value to be written and the second one is an optional bit mask
6327 (a zero bit in the mask means the bit stays unchanged).
6328 The reserved fields are always masked out and cannot be changed.
6329
6330 @example
6331 # Read
6332 >atsame5 userpage
6333 USER PAGE: 0xAEECFF80FE9A9239
6334 # Write
6335 >atsame5 userpage 0xAEECFF80FE9A9239
6336 # Write 2 to SEESBLK and 4 to SEEPSZ fields but leave other
6337 # bits unchanged (setup SmartEEPROM of virtual size 8192
6338 # bytes)
6339 >atsame5 userpage 0x4200000000 0x7f00000000
6340 @end example
6341 @end deffn
6342
6343 @end deffn
6344
6345 @deffn {Flash Driver} {atsamv}
6346 @cindex atsamv
6347 All members of the ATSAMV7x, ATSAMS70, and ATSAME70 families from
6348 Atmel include internal flash and use ARM's Cortex-M7 core.
6349 This driver uses the same command names/syntax as @xref{at91sam3}.
6350
6351 @example
6352 flash bank $_FLASHNAME atsamv 0x00400000 0 0 0 $_TARGETNAME
6353 @end example
6354
6355 @deffn {Command} {atsamv gpnvm} [@option{show} [@option{all}|number]]
6356 @deffnx {Command} {atsamv gpnvm} (@option{clr}|@option{set}) number
6357 With no parameters, @option{show} or @option{show all},
6358 shows the status of all GPNVM bits.
6359 With @option{show} @var{number}, displays that bit.
6360
6361 With @option{set} @var{number} or @option{clear} @var{number},
6362 modifies that GPNVM bit.
6363 @end deffn
6364
6365 @end deffn
6366
6367 @deffn {Flash Driver} {at91sam7}
6368 All members of the AT91SAM7 microcontroller family from Atmel include
6369 internal flash and use ARM7TDMI cores. The driver automatically
6370 recognizes a number of these chips using the chip identification
6371 register, and autoconfigures itself.
6372
6373 @example
6374 flash bank $_FLASHNAME at91sam7 0 0 0 0 $_TARGETNAME
6375 @end example
6376
6377 For chips which are not recognized by the controller driver, you must
6378 provide additional parameters in the following order:
6379
6380 @itemize
6381 @item @var{chip_model} ... label used with @command{flash info}
6382 @item @var{banks}
6383 @item @var{sectors_per_bank}
6384 @item @var{pages_per_sector}
6385 @item @var{pages_size}
6386 @item @var{num_nvm_bits}
6387 @item @var{freq_khz} ... required if an external clock is provided,
6388 optional (but recommended) when the oscillator frequency is known
6389 @end itemize
6390
6391 It is recommended that you provide zeroes for all of those values
6392 except the clock frequency, so that everything except that frequency
6393 will be autoconfigured.
6394 Knowing the frequency helps ensure correct timings for flash access.
6395
6396 The flash controller handles erases automatically on a page (128/256 byte)
6397 basis, so explicit erase commands are not necessary for flash programming.
6398 However, there is an ``EraseAll`` command that can erase an entire flash
6399 plane (of up to 256KB), and it will be used automatically when you issue
6400 @command{flash erase_sector} or @command{flash erase_address} commands.
6401
6402 @deffn {Command} {at91sam7 gpnvm} bitnum (@option{set}|@option{clear})
6403 Set or clear a ``General Purpose Non-Volatile Memory'' (GPNVM)
6404 bit for the processor. Each processor has a number of such bits,
6405 used for controlling features such as brownout detection (so they
6406 are not truly general purpose).
6407 @quotation Note
6408 This assumes that the first flash bank (number 0) is associated with
6409 the appropriate at91sam7 target.
6410 @end quotation
6411 @end deffn
6412 @end deffn
6413
6414 @deffn {Flash Driver} {avr}
6415 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
6416 @emph{The current implementation is incomplete.}
6417 @comment - defines mass_erase ... pointless given flash_erase_address
6418 @end deffn
6419
6420 @deffn {Flash Driver} {bluenrg-x}
6421 STMicroelectronics BlueNRG-1, BlueNRG-2 and BlueNRG-LP Bluetooth low energy wireless system-on-chip. They include ARM Cortex-M0/M0+ core and internal flash memory.
6422 The driver automatically recognizes these chips using
6423 the chip identification registers, and autoconfigures itself.
6424
6425 @example
6426 flash bank $_FLASHNAME bluenrg-x 0 0 0 0 $_TARGETNAME
6427 @end example
6428
6429 Note that when users ask to erase all the sectors of the flash, a mass erase command is used which is faster than erasing
6430 each single sector one by one.
6431
6432 @example
6433 flash erase_sector 0 0 last # It will perform a mass erase
6434 @end example
6435
6436 Triggering a mass erase is also useful when users want to disable readout protection.
6437 @end deffn
6438
6439 @deffn {Flash Driver} {cc26xx}
6440 All versions of the SimpleLink CC13xx and CC26xx microcontrollers from Texas
6441 Instruments include internal flash. The cc26xx flash driver supports both the
6442 CC13xx and CC26xx family of devices. The driver automatically recognizes the
6443 specific version's flash parameters and autoconfigures itself. The flash bank
6444 starts at address 0.
6445
6446 @example
6447 flash bank $_FLASHNAME cc26xx 0 0 0 0 $_TARGETNAME
6448 @end example
6449 @end deffn
6450
6451 @deffn {Flash Driver} {cc3220sf}
6452 The CC3220SF version of the SimpleLink CC32xx microcontrollers from Texas
6453 Instruments includes 1MB of internal flash. The cc3220sf flash driver only
6454 supports the internal flash. The serial flash on SimpleLink boards is
6455 programmed via the bootloader over a UART connection. Security features of
6456 the CC3220SF may erase the internal flash during power on reset. Refer to
6457 documentation at @url{www.ti.com/cc3220sf} for details on security features
6458 and programming the serial flash.
6459
6460 @example
6461 flash bank $_FLASHNAME cc3220sf 0 0 0 0 $_TARGETNAME
6462 @end example
6463 @end deffn
6464
6465 @deffn {Flash Driver} {efm32}
6466 All members of the EFM32/EFR32 microcontroller family from Energy Micro (now Silicon Labs)
6467 include internal flash and use Arm Cortex-M3 or Cortex-M4 cores. The driver automatically
6468 recognizes a number of these chips using the chip identification register, and
6469 autoconfigures itself.
6470 @example
6471 flash bank $_FLASHNAME efm32 0 0 0 0 $_TARGETNAME
6472 @end example
6473 It supports writing to the user data page, as well as the portion of the lockbits page
6474 past 512 bytes on chips with larger page sizes. The latter is used by the SiLabs
6475 bootloader/AppLoader system for encryption keys. Setting protection on these pages is
6476 currently not supported.
6477 @example
6478 flash bank userdata.flash efm32 0x0FE00000 0 0 0 $_TARGETNAME
6479 flash bank lockbits.flash efm32 0x0FE04000 0 0 0 $_TARGETNAME
6480 @end example
6481
6482 A special feature of efm32 controllers is that it is possible to completely disable the
6483 debug interface by writing the correct values to the 'Debug Lock Word'. OpenOCD supports
6484 this via the following command:
6485 @example
6486 efm32 debuglock num
6487 @end example
6488 The @var{num} parameter is a value shown by @command{flash banks}.
6489 Note that in order for this command to take effect, the target needs to be reset.
6490 @emph{The current implementation is incomplete. Unprotecting flash pages is not
6491 supported.}
6492 @end deffn
6493
6494 @deffn {Flash Driver} {esirisc}
6495 Members of the eSi-RISC family may optionally include internal flash programmed
6496 via the eSi-TSMC Flash interface. Additional parameters are required to
6497 configure the driver: @option{cfg_address} is the base address of the
6498 configuration register interface, @option{clock_hz} is the expected clock
6499 frequency, and @option{wait_states} is the number of configured read wait states.
6500
6501 @example
6502 flash bank $_FLASHNAME esirisc base_address size_bytes 0 0 \
6503 $_TARGETNAME cfg_address clock_hz wait_states
6504 @end example
6505
6506 @deffn {Command} {esirisc flash mass_erase} bank_id
6507 Erase all pages in data memory for the bank identified by @option{bank_id}.
6508 @end deffn
6509
6510 @deffn {Command} {esirisc flash ref_erase} bank_id
6511 Erase the reference cell for the bank identified by @option{bank_id}. @emph{This
6512 is an uncommon operation.}
6513 @end deffn
6514 @end deffn
6515
6516 @deffn {Flash Driver} {fm3}
6517 All members of the FM3 microcontroller family from Fujitsu
6518 include internal flash and use ARM Cortex-M3 cores.
6519 The @var{fm3} driver uses the @var{target} parameter to select the
6520 correct bank config, it can currently be one of the following:
6521 @code{mb9bfxx1.cpu}, @code{mb9bfxx2.cpu}, @code{mb9bfxx3.cpu},
6522 @code{mb9bfxx4.cpu}, @code{mb9bfxx5.cpu} or @code{mb9bfxx6.cpu}.
6523
6524 @example
6525 flash bank $_FLASHNAME fm3 0 0 0 0 $_TARGETNAME
6526 @end example
6527 @end deffn
6528
6529 @deffn {Flash Driver} {fm4}
6530 All members of the FM4 microcontroller family from Spansion (formerly Fujitsu)
6531 include internal flash and use ARM Cortex-M4 cores.
6532 The @var{fm4} driver uses a @var{family} parameter to select the
6533 correct bank config, it can currently be one of the following:
6534 @code{MB9BFx64}, @code{MB9BFx65}, @code{MB9BFx66}, @code{MB9BFx67}, @code{MB9BFx68},
6535 @code{S6E2Cx8}, @code{S6E2Cx9}, @code{S6E2CxA} or @code{S6E2Dx},
6536 with @code{x} treated as wildcard and otherwise case (and any trailing
6537 characters) ignored.
6538
6539 @example
6540 flash bank $@{_FLASHNAME@}0 fm4 0x00000000 0 0 0 \
6541 $_TARGETNAME S6E2CCAJ0A
6542 flash bank $@{_FLASHNAME@}1 fm4 0x00100000 0 0 0 \
6543 $_TARGETNAME S6E2CCAJ0A
6544 @end example
6545 @emph{The current implementation is incomplete. Protection is not supported,
6546 nor is Chip Erase (only Sector Erase is implemented).}
6547 @end deffn
6548
6549 @deffn {Flash Driver} {kinetis}
6550 @cindex kinetis
6551 Kx, KLx, KVx and KE1x members of the Kinetis microcontroller family
6552 from NXP (former Freescale) include
6553 internal flash and use ARM Cortex-M0+ or M4 cores. The driver automatically
6554 recognizes flash size and a number of flash banks (1-4) using the chip
6555 identification register, and autoconfigures itself.
6556 Use kinetis_ke driver for KE0x and KEAx devices.
6557
6558 The @var{kinetis} driver defines option:
6559 @itemize
6560 @item -sim-base @var{addr} ... base of System Integration Module where chip identification resides. Driver tries two known locations if option is omitted.
6561 @end itemize
6562
6563 @example
6564 flash bank $_FLASHNAME kinetis 0 0 0 0 $_TARGETNAME
6565 @end example
6566
6567 @deffn {Config Command} {kinetis create_banks}
6568 Configuration command enables automatic creation of additional flash banks
6569 based on real flash layout of device. Banks are created during device probe.
6570 Use 'flash probe 0' to force probe.
6571 @end deffn
6572
6573 @deffn {Command} {kinetis fcf_source} [protection|write]
6574 Select what source is used when writing to a Flash Configuration Field.
6575 @option{protection} mode builds FCF content from protection bits previously
6576 set by 'flash protect' command.
6577 This mode is default. MCU is protected from unwanted locking by immediate
6578 writing FCF after erase of relevant sector.
6579 @option{write} mode enables direct write to FCF.
6580 Protection cannot be set by 'flash protect' command. FCF is written along
6581 with the rest of a flash image.
6582 @emph{BEWARE: Incorrect flash configuration may permanently lock the device!}
6583 @end deffn
6584
6585 @deffn {Command} {kinetis fopt} [num]
6586 Set value to write to FOPT byte of Flash Configuration Field.
6587 Used in kinetis 'fcf_source protection' mode only.
6588 @end deffn
6589
6590 @deffn {Command} {kinetis mdm check_security}
6591 Checks status of device security lock. Used internally in examine-end
6592 and examine-fail event.
6593 @end deffn
6594
6595 @deffn {Command} {kinetis mdm halt}
6596 Issues a halt via the MDM-AP. This command can be used to break a watchdog reset
6597 loop when connecting to an unsecured target.
6598 @end deffn
6599
6600 @deffn {Command} {kinetis mdm mass_erase}
6601 Issues a complete flash erase via the MDM-AP. This can be used to erase a chip
6602 back to its factory state, removing security. It does not require the processor
6603 to be halted, however the target will remain in a halted state after this
6604 command completes.
6605 @end deffn
6606
6607 @deffn {Command} {kinetis nvm_partition}
6608 For FlexNVM devices only (KxxDX and KxxFX).
6609 Command shows or sets data flash or EEPROM backup size in kilobytes,
6610 sets two EEPROM blocks sizes in bytes and enables/disables loading
6611 of EEPROM contents to FlexRAM during reset.
6612
6613 For details see device reference manual, Flash Memory Module,
6614 Program Partition command.
6615
6616 Setting is possible only once after mass_erase.
6617 Reset the device after partition setting.
6618
6619 Show partition size:
6620 @example
6621 kinetis nvm_partition info
6622 @end example
6623
6624 Set 32 KB data flash, rest of FlexNVM is EEPROM backup. EEPROM has two blocks
6625 of 512 and 1536 bytes and its contents is loaded to FlexRAM during reset:
6626 @example
6627 kinetis nvm_partition dataflash 32 512 1536 on
6628 @end example
6629
6630 Set 16 KB EEPROM backup, rest of FlexNVM is a data flash. EEPROM has two blocks
6631 of 1024 bytes and its contents is not loaded to FlexRAM during reset:
6632 @example
6633 kinetis nvm_partition eebkp 16 1024 1024 off
6634 @end example
6635 @end deffn
6636
6637 @deffn {Command} {kinetis mdm reset}
6638 Issues a reset via the MDM-AP. This causes the MCU to output a low pulse on the
6639 RESET pin, which can be used to reset other hardware on board.
6640 @end deffn
6641
6642 @deffn {Command} {kinetis disable_wdog}
6643 For Kx devices only (KLx has different COP watchdog, it is not supported).
6644 Command disables watchdog timer.
6645 @end deffn
6646 @end deffn
6647
6648 @deffn {Flash Driver} {kinetis_ke}
6649 @cindex kinetis_ke
6650 KE0x and KEAx members of the Kinetis microcontroller family from NXP include
6651 internal flash and use ARM Cortex-M0+. The driver automatically recognizes
6652 the KE0x sub-family using the chip identification register, and
6653 autoconfigures itself.
6654 Use kinetis (not kinetis_ke) driver for KE1x devices.
6655
6656 @example
6657 flash bank $_FLASHNAME kinetis_ke 0 0 0 0 $_TARGETNAME
6658 @end example
6659
6660 @deffn {Command} {kinetis_ke mdm check_security}
6661 Checks status of device security lock. Used internally in examine-end event.
6662 @end deffn
6663
6664 @deffn {Command} {kinetis_ke mdm mass_erase}
6665 Issues a complete Flash erase via the MDM-AP.
6666 This can be used to erase a chip back to its factory state.
6667 Command removes security lock from a device (use of SRST highly recommended).
6668 It does not require the processor to be halted.
6669 @end deffn
6670
6671 @deffn {Command} {kinetis_ke disable_wdog}
6672 Command disables watchdog timer.
6673 @end deffn
6674 @end deffn
6675
6676 @deffn {Flash Driver} {lpc2000}
6677 This is the driver to support internal flash of all members of the
6678 LPC11(x)00 and LPC1300 microcontroller families and most members of
6679 the LPC800, LPC1500, LPC1700, LPC1800, LPC2000, LPC4000, LPC54100,
6680 LPC8Nxx and NHS31xx microcontroller families from NXP.
6681
6682 @quotation Note
6683 There are LPC2000 devices which are not supported by the @var{lpc2000}
6684 driver:
6685 The LPC2888 is supported by the @var{lpc288x} driver.
6686 The LPC29xx family is supported by the @var{lpc2900} driver.
6687 @end quotation
6688
6689 The @var{lpc2000} driver defines two mandatory and two optional parameters,
6690 which must appear in the following order:
6691
6692 @itemize
6693 @item @var{variant} ... required, may be
6694 @option{lpc2000_v1} (older LPC21xx and LPC22xx)
6695 @option{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
6696 @option{lpc1700} (LPC175x and LPC176x and LPC177x/8x)
6697 @option{lpc4300} - available also as @option{lpc1800} alias (LPC18x[2357] and
6698 LPC43x[2357])
6699 @option{lpc800} (LPC8xx)
6700 @option{lpc1100} (LPC11(x)xx and LPC13xx)
6701 @option{lpc1500} (LPC15xx)
6702 @option{lpc54100} (LPC541xx)
6703 @option{lpc4000} (LPC40xx)
6704 or @option{auto} - automatically detects flash variant and size for LPC11(x)00,
6705 LPC8xx, LPC13xx, LPC17xx, LPC40xx, LPC8Nxx and NHS31xx
6706 @item @var{clock_kHz} ... the frequency, in kiloHertz,
6707 at which the core is running
6708 @item @option{calc_checksum} ... optional (but you probably want to provide this!),
6709 telling the driver to calculate a valid checksum for the exception vector table.
6710 @quotation Note
6711 If you don't provide @option{calc_checksum} when you're writing the vector
6712 table, the boot ROM will almost certainly ignore your flash image.
6713 However, if you do provide it,
6714 with most tool chains @command{verify_image} will fail.
6715 @end quotation
6716 @item @option{iap_entry} ... optional telling the driver to use a different
6717 ROM IAP entry point.
6718 @end itemize
6719
6720 LPC flashes don't require the chip and bus width to be specified.
6721
6722 @example
6723 flash bank $_FLASHNAME lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
6724 lpc2000_v2 14765 calc_checksum
6725 @end example
6726
6727 @deffn {Command} {lpc2000 part_id} bank
6728 Displays the four byte part identifier associated with
6729 the specified flash @var{bank}.
6730 @end deffn
6731 @end deffn
6732
6733 @deffn {Flash Driver} {lpc288x}
6734 The LPC2888 microcontroller from NXP needs slightly different flash
6735 support from its lpc2000 siblings.
6736 The @var{lpc288x} driver defines one mandatory parameter,
6737 the programming clock rate in Hz.
6738 LPC flashes don't require the chip and bus width to be specified.
6739
6740 @example
6741 flash bank $_FLASHNAME lpc288x 0 0 0 0 $_TARGETNAME 12000000
6742 @end example
6743 @end deffn
6744
6745 @deffn {Flash Driver} {lpc2900}
6746 This driver supports the LPC29xx ARM968E based microcontroller family
6747 from NXP.
6748
6749 The predefined parameters @var{base}, @var{size}, @var{chip_width} and
6750 @var{bus_width} of the @code{flash bank} command are ignored. Flash size and
6751 sector layout are auto-configured by the driver.
6752 The driver has one additional mandatory parameter: The CPU clock rate
6753 (in kHz) at the time the flash operations will take place. Most of the time this
6754 will not be the crystal frequency, but a higher PLL frequency. The
6755 @code{reset-init} event handler in the board script is usually the place where
6756 you start the PLL.
6757
6758 The driver rejects flashless devices (currently the LPC2930).
6759
6760 The EEPROM in LPC2900 devices is not mapped directly into the address space.
6761 It must be handled much more like NAND flash memory, and will therefore be
6762 handled by a separate @code{lpc2900_eeprom} driver (not yet available).
6763
6764 Sector protection in terms of the LPC2900 is handled transparently. Every time a
6765 sector needs to be erased or programmed, it is automatically unprotected.
6766 What is shown as protection status in the @code{flash info} command, is
6767 actually the LPC2900 @emph{sector security}. This is a mechanism to prevent a
6768 sector from ever being erased or programmed again. As this is an irreversible
6769 mechanism, it is handled by a special command (@code{lpc2900 secure_sector}),
6770 and not by the standard @code{flash protect} command.
6771
6772 Example for a 125 MHz clock frequency:
6773 @example
6774 flash bank $_FLASHNAME lpc2900 0 0 0 0 $_TARGETNAME 125000
6775 @end example
6776
6777 Some @code{lpc2900}-specific commands are defined. In the following command list,
6778 the @var{bank} parameter is the bank number as obtained by the
6779 @code{flash banks} command.
6780
6781 @deffn {Command} {lpc2900 signature} bank
6782 Calculates a 128-bit hash value, the @emph{signature}, from the whole flash
6783 content. This is a hardware feature of the flash block, hence the calculation is
6784 very fast. You may use this to verify the content of a programmed device against
6785 a known signature.
6786 Example:
6787 @example
6788 lpc2900 signature 0
6789 signature: 0x5f40cdc8:0xc64e592e:0x10490f89:0x32a0f317
6790 @end example
6791 @end deffn
6792
6793 @deffn {Command} {lpc2900 read_custom} bank filename
6794 Reads the 912 bytes of customer information from the flash index sector, and
6795 saves it to a file in binary format.
6796 Example:
6797 @example
6798 lpc2900 read_custom 0 /path_to/customer_info.bin
6799 @end example
6800 @end deffn
6801
6802 The index sector of the flash is a @emph{write-only} sector. It cannot be
6803 erased! In order to guard against unintentional write access, all following
6804 commands need to be preceded by a successful call to the @code{password}
6805 command:
6806
6807 @deffn {Command} {lpc2900 password} bank password
6808 You need to use this command right before each of the following commands:
6809 @code{lpc2900 write_custom}, @code{lpc2900 secure_sector},
6810 @code{lpc2900 secure_jtag}.
6811
6812 The password string is fixed to "I_know_what_I_am_doing".
6813 Example:
6814 @example
6815 lpc2900 password 0 I_know_what_I_am_doing
6816 Potentially dangerous operation allowed in next command!
6817 @end example
6818 @end deffn
6819
6820 @deffn {Command} {lpc2900 write_custom} bank filename type
6821 Writes the content of the file into the customer info space of the flash index
6822 sector. The filetype can be specified with the @var{type} field. Possible values
6823 for @var{type} are: @var{bin} (binary), @var{ihex} (Intel hex format),
6824 @var{elf} (ELF binary) or @var{s19} (Motorola S-records). The file must
6825 contain a single section, and the contained data length must be exactly
6826 912 bytes.
6827 @quotation Attention
6828 This cannot be reverted! Be careful!
6829 @end quotation
6830 Example:
6831 @example
6832 lpc2900 write_custom 0 /path_to/customer_info.bin bin
6833 @end example
6834 @end deffn
6835
6836 @deffn {Command} {lpc2900 secure_sector} bank first last
6837 Secures the sector range from @var{first} to @var{last} (including) against
6838 further program and erase operations. The sector security will be effective
6839 after the next power cycle.
6840 @quotation Attention
6841 This cannot be reverted! Be careful!
6842 @end quotation
6843 Secured sectors appear as @emph{protected} in the @code{flash info} command.
6844 Example:
6845 @example
6846 lpc2900 secure_sector 0 1 1
6847 flash info 0
6848 #0 : lpc2900 at 0x20000000, size 0x000c0000, (...)
6849 # 0: 0x00000000 (0x2000 8kB) not protected
6850 # 1: 0x00002000 (0x2000 8kB) protected
6851 # 2: 0x00004000 (0x2000 8kB) not protected
6852 @end example
6853 @end deffn
6854
6855 @deffn {Command} {lpc2900 secure_jtag} bank
6856 Irreversibly disable the JTAG port. The new JTAG security setting will be
6857 effective after the next power cycle.
6858 @quotation Attention
6859 This cannot be reverted! Be careful!
6860 @end quotation
6861 Examples:
6862 @example
6863 lpc2900 secure_jtag 0
6864 @end example
6865 @end deffn
6866 @end deffn
6867
6868 @deffn {Flash Driver} {mdr}
6869 This drivers handles the integrated NOR flash on Milandr Cortex-M
6870 based controllers. A known limitation is that the Info memory can't be
6871 read or verified as it's not memory mapped.
6872
6873 @example
6874 flash bank <name> mdr <base> <size> \
6875 0 0 <target#> @var{type} @var{page_count} @var{sec_count}
6876 @end example
6877
6878 @itemize @bullet
6879 @item @var{type} - 0 for main memory, 1 for info memory
6880 @item @var{page_count} - total number of pages
6881 @item @var{sec_count} - number of sector per page count
6882 @end itemize
6883
6884 Example usage:
6885 @example
6886 if @{ [info exists IMEMORY] && [string equal $IMEMORY true] @} @{
6887 flash bank $@{_CHIPNAME@}_info.flash mdr 0x00000000 0x01000 \
6888 0 0 $_TARGETNAME 1 1 4
6889 @} else @{
6890 flash bank $_CHIPNAME.flash mdr 0x00000000 0x20000 \
6891 0 0 $_TARGETNAME 0 32 4
6892 @}
6893 @end example
6894 @end deffn
6895
6896 @deffn {Flash Driver} {msp432}
6897 All versions of the SimpleLink MSP432 microcontrollers from Texas
6898 Instruments include internal flash. The msp432 flash driver automatically
6899 recognizes the specific version's flash parameters and autoconfigures itself.
6900 Main program flash starts at address 0. The information flash region on
6901 MSP432P4 versions starts at address 0x200000.
6902
6903 @example
6904 flash bank $_FLASHNAME msp432 0 0 0 0 $_TARGETNAME
6905 @end example
6906
6907 @deffn {Command} {msp432 mass_erase} bank_id [main|all]
6908 Performs a complete erase of flash. By default, @command{mass_erase} will erase
6909 only the main program flash.
6910
6911 On MSP432P4 versions, using @command{mass_erase all} will erase both the
6912 main program and information flash regions. To also erase the BSL in information
6913 flash, the user must first use the @command{bsl} command.
6914 @end deffn
6915
6916 @deffn {Command} {msp432 bsl} bank_id [unlock|lock]
6917 On MSP432P4 versions, @command{bsl} unlocks and locks the bootstrap loader (BSL)
6918 region in information flash so that flash commands can erase or write the BSL.
6919 Leave the BSL locked to prevent accidentally corrupting the bootstrap loader.
6920
6921 To erase and program the BSL:
6922 @example
6923 msp432 bsl unlock
6924 flash erase_address 0x202000 0x2000
6925 flash write_image bsl.bin 0x202000
6926 msp432 bsl lock
6927 @end example
6928 @end deffn
6929 @end deffn
6930
6931 @deffn {Flash Driver} {niietcm4}
6932 This drivers handles the integrated NOR flash on NIIET Cortex-M4
6933 based controllers. Flash size and sector layout are auto-configured by the driver.
6934 Main flash memory is called "Bootflash" and has main region and info region.
6935 Info region is NOT memory mapped by default,
6936 but it can replace first part of main region if needed.
6937 Full erase, single and block writes are supported for both main and info regions.
6938 There is additional not memory mapped flash called "Userflash", which
6939 also have division into regions: main and info.
6940 Purpose of userflash - to store system and user settings.
6941 Driver has special commands to perform operations with this memory.
6942
6943 @example
6944 flash bank $_FLASHNAME niietcm4 0 0 0 0 $_TARGETNAME
6945 @end example
6946
6947 Some niietcm4-specific commands are defined:
6948
6949 @deffn {Command} {niietcm4 uflash_read_byte} bank ('main'|'info') address
6950 Read byte from main or info userflash region.
6951 @end deffn
6952
6953 @deffn {Command} {niietcm4 uflash_write_byte} bank ('main'|'info') address value
6954 Write byte to main or info userflash region.
6955 @end deffn
6956
6957 @deffn {Command} {niietcm4 uflash_full_erase} bank
6958 Erase all userflash including info region.
6959 @end deffn
6960
6961 @deffn {Command} {niietcm4 uflash_erase} bank ('main'|'info') first_sector last_sector
6962 Erase sectors of main or info userflash region, starting at sector first up to and including last.
6963 @end deffn
6964
6965 @deffn {Command} {niietcm4 uflash_protect_check} bank ('main'|'info')
6966 Check sectors protect.
6967 @end deffn
6968
6969 @deffn {Command} {niietcm4 uflash_protect} bank ('main'|'info') first_sector last_sector ('on'|'off')
6970 Protect sectors of main or info userflash region, starting at sector first up to and including last.
6971 @end deffn
6972
6973 @deffn {Command} {niietcm4 bflash_info_remap} bank ('on'|'off')
6974 Enable remapping bootflash info region to 0x00000000 (or 0x40000000 if external memory boot used).
6975 @end deffn
6976
6977 @deffn {Command} {niietcm4 extmem_cfg} bank ('gpioa'|'gpiob'|'gpioc'|'gpiod'|'gpioe'|'gpiof'|'gpiog'|'gpioh') pin_num ('func1'|'func3')
6978 Configure external memory interface for boot.
6979 @end deffn
6980
6981 @deffn {Command} {niietcm4 service_mode_erase} bank
6982 Perform emergency erase of all flash (bootflash and userflash).
6983 @end deffn
6984
6985 @deffn {Command} {niietcm4 driver_info} bank
6986 Show information about flash driver.
6987 @end deffn
6988
6989 @end deffn
6990
6991 @deffn {Flash Driver} {npcx}
6992 All versions of the NPCX microcontroller families from Nuvoton include internal
6993 flash. The NPCX flash driver supports the NPCX family of devices. The driver
6994 automatically recognizes the specific version's flash parameters and
6995 autoconfigures itself. The flash bank starts at address 0x64000000.
6996
6997 @example
6998 flash bank $_FLASHNAME npcx 0x64000000 0 0 0 $_TARGETNAME
6999 @end example
7000 @end deffn
7001
7002 @deffn {Flash Driver} {nrf5}
7003 All members of the nRF51 microcontroller families from Nordic Semiconductor
7004 include internal flash and use ARM Cortex-M0 core. nRF52 family powered
7005 by ARM Cortex-M4 or M4F core is supported too. nRF52832 is fully supported
7006 including BPROT flash protection scheme. nRF52833 and nRF52840 devices are
7007 supported with the exception of security extensions (flash access control list
7008 - ACL).
7009
7010 @example
7011 flash bank $_FLASHNAME nrf5 0 0x00000000 0 0 $_TARGETNAME
7012 @end example
7013
7014 Some nrf5-specific commands are defined:
7015
7016 @deffn {Command} {nrf5 mass_erase}
7017 Erases the contents of the code memory and user information
7018 configuration registers as well. It must be noted that this command
7019 works only for chips that do not have factory pre-programmed region 0
7020 code.
7021 @end deffn
7022
7023 @deffn {Command} {nrf5 info}
7024 Decodes and shows information from FICR and UICR registers.
7025 @end deffn
7026
7027 @end deffn
7028
7029 @deffn {Flash Driver} {ocl}
7030 This driver is an implementation of the ``on chip flash loader''
7031 protocol proposed by Pavel Chromy.
7032
7033 It is a minimalistic command-response protocol intended to be used
7034 over a DCC when communicating with an internal or external flash
7035 loader running from RAM. An example implementation for AT91SAM7x is
7036 available in @file{contrib/loaders/flash/at91sam7x/}.
7037
7038 @example
7039 flash bank $_FLASHNAME ocl 0 0 0 0 $_TARGETNAME
7040 @end example
7041 @end deffn
7042
7043 @deffn {Flash Driver} {pic32mx}
7044 The PIC32MX microcontrollers are based on the MIPS 4K cores,
7045 and integrate flash memory.
7046
7047 @example
7048 flash bank $_FLASHNAME pix32mx 0x1fc00000 0 0 0 $_TARGETNAME
7049 flash bank $_FLASHNAME pix32mx 0x1d000000 0 0 0 $_TARGETNAME
7050 @end example
7051
7052 @comment numerous *disabled* commands are defined:
7053 @comment - chip_erase ... pointless given flash_erase_address
7054 @comment - lock, unlock ... pointless given protect on/off (yes?)
7055 @comment - pgm_word ... shouldn't bank be deduced from address??
7056 Some pic32mx-specific commands are defined:
7057 @deffn {Command} {pic32mx pgm_word} address value bank
7058 Programs the specified 32-bit @var{value} at the given @var{address}
7059 in the specified chip @var{bank}.
7060 @end deffn
7061 @deffn {Command} {pic32mx unlock} bank
7062 Unlock and erase specified chip @var{bank}.
7063 This will remove any Code Protection.
7064 @end deffn
7065 @end deffn
7066
7067 @deffn {Flash Driver} {psoc4}
7068 All members of the PSoC 41xx/42xx microcontroller family from Cypress
7069 include internal flash and use ARM Cortex-M0 cores.
7070 The driver automatically recognizes a number of these chips using
7071 the chip identification register, and autoconfigures itself.
7072
7073 Note: Erased internal flash reads as 00.
7074 System ROM of PSoC 4 does not implement erase of a flash sector.
7075
7076 @example
7077 flash bank $_FLASHNAME psoc4 0 0 0 0 $_TARGETNAME
7078 @end example
7079
7080 psoc4-specific commands
7081 @deffn {Command} {psoc4 flash_autoerase} num (on|off)
7082 Enables or disables autoerase mode for a flash bank.
7083
7084 If flash_autoerase is off, use mass_erase before flash programming.
7085 Flash erase command fails if region to erase is not whole flash memory.
7086
7087 If flash_autoerase is on, a sector is both erased and programmed in one
7088 system ROM call. Flash erase command is ignored.
7089 This mode is suitable for gdb load.
7090
7091 The @var{num} parameter is a value shown by @command{flash banks}.
7092 @end deffn
7093
7094 @deffn {Command} {psoc4 mass_erase} num
7095 Erases the contents of the flash memory, protection and security lock.
7096
7097 The @var{num} parameter is a value shown by @command{flash banks}.
7098 @end deffn
7099 @end deffn
7100
7101 @deffn {Flash Driver} {psoc5lp}
7102 All members of the PSoC 5LP microcontroller family from Cypress
7103 include internal program flash and use ARM Cortex-M3 cores.
7104 The driver probes for a number of these chips and autoconfigures itself,
7105 apart from the base address.
7106
7107 @example
7108 flash bank $_FLASHNAME psoc5lp 0x00000000 0 0 0 $_TARGETNAME
7109 @end example
7110
7111 @b{Note:} PSoC 5LP chips can be configured to have ECC enabled or disabled.
7112 @quotation Attention
7113 If flash operations are performed in ECC-disabled mode, they will also affect
7114 the ECC flash region. Erasing a 16k flash sector in the 0x00000000 area will
7115 then also erase the corresponding 2k data bytes in the 0x48000000 area.
7116 Writing to the ECC data bytes in ECC-disabled mode is not implemented.
7117 @end quotation
7118
7119 Commands defined in the @var{psoc5lp} driver:
7120
7121 @deffn {Command} {psoc5lp mass_erase}
7122 Erases all flash data and ECC/configuration bytes, all flash protection rows,
7123 and all row latches in all flash arrays on the device.
7124 @end deffn
7125 @end deffn
7126
7127 @deffn {Flash Driver} {psoc5lp_eeprom}
7128 All members of the PSoC 5LP microcontroller family from Cypress
7129 include internal EEPROM and use ARM Cortex-M3 cores.
7130 The driver probes for a number of these chips and autoconfigures itself,
7131 apart from the base address.
7132
7133 @example
7134 flash bank $_CHIPNAME.eeprom psoc5lp_eeprom 0x40008000 0 0 0 \
7135 $_TARGETNAME
7136 @end example
7137 @end deffn
7138
7139 @deffn {Flash Driver} {psoc5lp_nvl}
7140 All members of the PSoC 5LP microcontroller family from Cypress
7141 include internal Nonvolatile Latches and use ARM Cortex-M3 cores.
7142 The driver probes for a number of these chips and autoconfigures itself.
7143
7144 @example
7145 flash bank $_CHIPNAME.nvl psoc5lp_nvl 0 0 0 0 $_TARGETNAME
7146 @end example
7147
7148 PSoC 5LP chips have multiple NV Latches:
7149
7150 @itemize
7151 @item Device Configuration NV Latch - 4 bytes
7152 @item Write Once (WO) NV Latch - 4 bytes
7153 @end itemize
7154
7155 @b{Note:} This driver only implements the Device Configuration NVL.
7156
7157 The @var{psoc5lp} driver reads the ECC mode from Device Configuration NVL.
7158 @quotation Attention
7159 Switching ECC mode via write to Device Configuration NVL will require a reset
7160 after successful write.
7161 @end quotation
7162 @end deffn
7163
7164 @deffn {Flash Driver} {psoc6}
7165 Supports PSoC6 (CY8C6xxx) family of Cypress microcontrollers.
7166 PSoC6 is a dual-core device with CM0+ and CM4 cores. Both cores share
7167 the same Flash/RAM/MMIO address space.
7168
7169 Flash in PSoC6 is split into three regions:
7170 @itemize @bullet
7171 @item Main Flash - this is the main storage for user application.
7172 Total size varies among devices, sector size: 256 kBytes, row size:
7173 512 bytes. Supports erase operation on individual rows.
7174 @item Work Flash - intended to be used as storage for user data
7175 (e.g. EEPROM emulation). Total size: 32 KBytes, sector size: 32 KBytes,
7176 row size: 512 bytes.
7177 @item Supervisory Flash - special region which contains device-specific
7178 service data. This region does not support erase operation. Only few rows can
7179 be programmed by the user, most of the rows are read only. Programming
7180 operation will erase row automatically.
7181 @end itemize
7182
7183 All three flash regions are supported by the driver. Flash geometry is detected
7184 automatically by parsing data in SPCIF_GEOMETRY register.
7185
7186 PSoC6 is equipped with NOR Flash so erased Flash reads as 0x00.
7187
7188 @example
7189 flash bank main_flash_cm0 psoc6 0x10000000 0 0 0 \
7190 $@{TARGET@}.cm0
7191 flash bank work_flash_cm0 psoc6 0x14000000 0 0 0 \
7192 $@{TARGET@}.cm0
7193 flash bank super_flash_user_cm0 psoc6 0x16000800 0 0 0 \
7194 $@{TARGET@}.cm0
7195 flash bank super_flash_nar_cm0 psoc6 0x16001A00 0 0 0 \
7196 $@{TARGET@}.cm0
7197 flash bank super_flash_key_cm0 psoc6 0x16005A00 0 0 0 \
7198 $@{TARGET@}.cm0
7199 flash bank super_flash_toc2_cm0 psoc6 0x16007C00 0 0 0 \
7200 $@{TARGET@}.cm0
7201
7202 flash bank main_flash_cm4 psoc6 0x10000000 0 0 0 \
7203 $@{TARGET@}.cm4
7204 flash bank work_flash_cm4 psoc6 0x14000000 0 0 0 \
7205 $@{TARGET@}.cm4
7206 flash bank super_flash_user_cm4 psoc6 0x16000800 0 0 0 \
7207 $@{TARGET@}.cm4
7208 flash bank super_flash_nar_cm4 psoc6 0x16001A00 0 0 0 \
7209 $@{TARGET@}.cm4
7210 flash bank super_flash_key_cm4 psoc6 0x16005A00 0 0 0 \
7211 $@{TARGET@}.cm4
7212 flash bank super_flash_toc2_cm4 psoc6 0x16007C00 0 0 0 \
7213 $@{TARGET@}.cm4
7214 @end example
7215
7216 psoc6-specific commands
7217 @deffn {Command} {psoc6 reset_halt}
7218 Command can be used to simulate broken Vector Catch from gdbinit or tcl scripts.
7219 When invoked for CM0+ target, it will set break point at application entry point
7220 and issue SYSRESETREQ. This will reset both cores and all peripherals. CM0+ will
7221 reset CM4 during boot anyway so this is safe. On CM4 target, VECTRESET is used
7222 instead of SYSRESETREQ to avoid unwanted reset of CM0+;
7223 @end deffn
7224
7225 @deffn {Command} {psoc6 mass_erase} num
7226 Erases the contents given flash bank. The @var{num} parameter is a value shown
7227 by @command{flash banks}.
7228 Note: only Main and Work flash regions support Erase operation.
7229 @end deffn
7230 @end deffn
7231
7232 @deffn {Flash Driver} {rp2040}
7233 Supports RP2040 "Raspberry Pi Pico" microcontroller.
7234 RP2040 is a dual-core device with two CM0+ cores. Both cores share the same
7235 Flash/RAM/MMIO address space. Non-volatile storage is achieved with an
7236 external QSPI flash; a Boot ROM provides helper functions.
7237
7238 @example
7239 flash bank $_FLASHNAME rp2040_flash $_FLASHBASE $_FLASHSIZE 1 32 $_TARGETNAME
7240 @end example
7241 @end deffn
7242
7243 @deffn {Flash Driver} {sim3x}
7244 All members of the SiM3 microcontroller family from Silicon Laboratories
7245 include internal flash and use ARM Cortex-M3 cores. It supports both JTAG
7246 and SWD interface.
7247 The @var{sim3x} driver tries to probe the device to auto detect the MCU.
7248 If this fails, it will use the @var{size} parameter as the size of flash bank.
7249
7250 @example
7251 flash bank $_FLASHNAME sim3x 0 $_CPUROMSIZE 0 0 $_TARGETNAME
7252 @end example
7253
7254 There are 2 commands defined in the @var{sim3x} driver:
7255
7256 @deffn {Command} {sim3x mass_erase}
7257 Erases the complete flash. This is used to unlock the flash.
7258 And this command is only possible when using the SWD interface.
7259 @end deffn
7260
7261 @deffn {Command} {sim3x lock}
7262 Lock the flash. To unlock use the @command{sim3x mass_erase} command.
7263 @end deffn
7264 @end deffn
7265
7266 @deffn {Flash Driver} {stellaris}
7267 All members of the Stellaris LM3Sxxx, LM4x and Tiva C microcontroller
7268 families from Texas Instruments include internal flash. The driver
7269 automatically recognizes a number of these chips using the chip
7270 identification register, and autoconfigures itself.
7271
7272 @example
7273 flash bank $_FLASHNAME stellaris 0 0 0 0 $_TARGETNAME
7274 @end example
7275
7276 @deffn {Command} {stellaris recover}
7277 Performs the @emph{Recovering a "Locked" Device} procedure to restore
7278 the flash and its associated nonvolatile registers to their factory
7279 default values (erased). This is the only way to remove flash
7280 protection or re-enable debugging if that capability has been
7281 disabled.
7282
7283 Note that the final "power cycle the chip" step in this procedure
7284 must be performed by hand, since OpenOCD can't do it.
7285 @quotation Warning
7286 if more than one Stellaris chip is connected, the procedure is
7287 applied to all of them.
7288 @end quotation
7289 @end deffn
7290 @end deffn
7291
7292 @deffn {Flash Driver} {stm32f1x}
7293 All members of the STM32F0, STM32F1 and STM32F3 microcontroller families
7294 from STMicroelectronics and all members of the GD32F1x0, GD32F3x0 and GD32E23x microcontroller
7295 families from GigaDevice include internal flash and use ARM Cortex-M0/M3/M4/M23 cores.
7296 The driver automatically recognizes a number of these chips using
7297 the chip identification register, and autoconfigures itself.
7298
7299 @example
7300 flash bank $_FLASHNAME stm32f1x 0 0 0 0 $_TARGETNAME
7301 @end example
7302
7303 Note that some devices have been found that have a flash size register that contains
7304 an invalid value, to workaround this issue you can override the probed value used by
7305 the flash driver.
7306
7307 @example
7308 flash bank $_FLASHNAME stm32f1x 0 0x20000 0 0 $_TARGETNAME
7309 @end example
7310
7311 If you have a target with dual flash banks then define the second bank
7312 as per the following example.
7313 @example
7314 flash bank $_FLASHNAME stm32f1x 0x08080000 0 0 0 $_TARGETNAME
7315 @end example
7316
7317 Some stm32f1x-specific commands are defined:
7318
7319 @deffn {Command} {stm32f1x lock} num
7320 Locks the entire stm32 device against reading.
7321 The @var{num} parameter is a value shown by @command{flash banks}.
7322 @end deffn
7323
7324 @deffn {Command} {stm32f1x unlock} num
7325 Unlocks the entire stm32 device for reading. This command will cause
7326 a mass erase of the entire stm32 device if previously locked.
7327 The @var{num} parameter is a value shown by @command{flash banks}.
7328 @end deffn
7329
7330 @deffn {Command} {stm32f1x mass_erase} num
7331 Mass erases the entire stm32 device.
7332 The @var{num} parameter is a value shown by @command{flash banks}.
7333 @end deffn
7334
7335 @deffn {Command} {stm32f1x options_read} num
7336 Reads and displays active stm32 option bytes loaded during POR
7337 or upon executing the @command{stm32f1x options_load} command.
7338 The @var{num} parameter is a value shown by @command{flash banks}.
7339 @end deffn
7340
7341 @deffn {Command} {stm32f1x options_write} num (@option{SWWDG}|@option{HWWDG}) (@option{RSTSTNDBY}|@option{NORSTSTNDBY}) (@option{RSTSTOP}|@option{NORSTSTOP}) (@option{USEROPT} user_data)
7342 Writes the stm32 option byte with the specified values.
7343 The @var{num} parameter is a value shown by @command{flash banks}.
7344 The @var{user_data} parameter is content of higher 16 bits of the option byte register (Data0 and Data1 as one 16bit number).
7345 @end deffn
7346
7347 @deffn {Command} {stm32f1x options_load} num
7348 Generates a special kind of reset to re-load the stm32 option bytes written
7349 by the @command{stm32f1x options_write} or @command{flash protect} commands
7350 without having to power cycle the target. Not applicable to stm32f1x devices.
7351 The @var{num} parameter is a value shown by @command{flash banks}.
7352 @end deffn
7353 @end deffn
7354
7355 @deffn {Flash Driver} {stm32f2x}
7356 All members of the STM32F2, STM32F4 and STM32F7 microcontroller families from STMicroelectronics
7357 include internal flash and use ARM Cortex-M3/M4/M7 cores.
7358 The driver automatically recognizes a number of these chips using
7359 the chip identification register, and autoconfigures itself.
7360
7361 @example
7362 flash bank $_FLASHNAME stm32f2x 0 0 0 0 $_TARGETNAME
7363 @end example
7364
7365 If you use OTP (One-Time Programmable) memory define it as a second bank
7366 as per the following example.
7367 @example
7368 flash bank $_FLASHNAME stm32f2x 0x1FFF7800 0 0 0 $_TARGETNAME
7369 @end example
7370
7371 @deffn {Command} {stm32f2x otp} num (@option{enable}|@option{disable}|@option{show})
7372 Enables or disables OTP write commands for bank @var{num}.
7373 The @var{num} parameter is a value shown by @command{flash banks}.
7374 @end deffn
7375
7376 Note that some devices have been found that have a flash size register that contains
7377 an invalid value, to workaround this issue you can override the probed value used by
7378 the flash driver.
7379
7380 @example
7381 flash bank $_FLASHNAME stm32f2x 0 0x20000 0 0 $_TARGETNAME
7382 @end example
7383
7384 Some stm32f2x-specific commands are defined:
7385
7386 @deffn {Command} {stm32f2x lock} num
7387 Locks the entire stm32 device.
7388 The @var{num} parameter is a value shown by @command{flash banks}.
7389 @end deffn
7390
7391 @deffn {Command} {stm32f2x unlock} num
7392 Unlocks the entire stm32 device.
7393 The @var{num} parameter is a value shown by @command{flash banks}.
7394 @end deffn
7395
7396 @deffn {Command} {stm32f2x mass_erase} num
7397 Mass erases the entire stm32f2x device.
7398 The @var{num} parameter is a value shown by @command{flash banks}.
7399 @end deffn
7400
7401 @deffn {Command} {stm32f2x options_read} num
7402 Reads and displays user options and (where implemented) boot_addr0, boot_addr1, optcr2.
7403 The @var{num} parameter is a value shown by @command{flash banks}.
7404 @end deffn
7405
7406 @deffn {Command} {stm32f2x options_write} num user_options boot_addr0 boot_addr1
7407 Writes user options and (where implemented) boot_addr0 and boot_addr1 in raw format.
7408 Warning: The meaning of the various bits depends on the device, always check datasheet!
7409 The @var{num} parameter is a value shown by @command{flash banks}, @var{user_options} a
7410 12 bit value, consisting of bits 31-28 and 7-0 of FLASH_OPTCR, @var{boot_addr0} and
7411 @var{boot_addr1} two halfwords (of FLASH_OPTCR1).
7412 @end deffn
7413
7414 @deffn {Command} {stm32f2x optcr2_write} num optcr2
7415 Writes FLASH_OPTCR2 options. Warning: Clearing PCROPi bits requires a full mass erase!
7416 The @var{num} parameter is a value shown by @command{flash banks}, @var{optcr2} a 32-bit word.
7417 @end deffn
7418 @end deffn
7419
7420 @deffn {Flash Driver} {stm32h7x}
7421 All members of the STM32H7 microcontroller families from STMicroelectronics
7422 include internal flash and use ARM Cortex-M7 core.
7423 The driver automatically recognizes a number of these chips using
7424 the chip identification register, and autoconfigures itself.
7425
7426 @example
7427 flash bank $_FLASHNAME stm32h7x 0 0 0 0 $_TARGETNAME
7428 @end example
7429
7430 Note that some devices have been found that have a flash size register that contains
7431 an invalid value, to workaround this issue you can override the probed value used by
7432 the flash driver.
7433
7434 @example
7435 flash bank $_FLASHNAME stm32h7x 0 0x20000 0 0 $_TARGETNAME
7436 @end example
7437
7438 Some stm32h7x-specific commands are defined:
7439
7440 @deffn {Command} {stm32h7x lock} num
7441 Locks the entire stm32 device.
7442 The @var{num} parameter is a value shown by @command{flash banks}.
7443 @end deffn
7444
7445 @deffn {Command} {stm32h7x unlock} num
7446 Unlocks the entire stm32 device.
7447 The @var{num} parameter is a value shown by @command{flash banks}.
7448 @end deffn
7449
7450 @deffn {Command} {stm32h7x mass_erase} num
7451 Mass erases the entire stm32h7x device.
7452 The @var{num} parameter is a value shown by @command{flash banks}.
7453 @end deffn
7454
7455 @deffn {Command} {stm32h7x option_read} num reg_offset
7456 Reads an option byte register from the stm32h7x device.
7457 The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
7458 is the register offset of the option byte to read from the used bank registers' base.
7459 For example: in STM32H74x/H75x the bank 1 registers' base is 0x52002000 and 0x52002100 for bank 2.
7460
7461 Example usage:
7462 @example
7463 # read OPTSR_CUR
7464 stm32h7x option_read 0 0x1c
7465 # read WPSN_CUR1R
7466 stm32h7x option_read 0 0x38
7467 # read WPSN_CUR2R
7468 stm32h7x option_read 1 0x38
7469 @end example
7470 @end deffn
7471
7472 @deffn {Command} {stm32h7x option_write} num reg_offset value [reg_mask]
7473 Writes an option byte register of the stm32h7x device.
7474 The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
7475 is the register offset of the option byte to write from the used bank register base,
7476 and @var{reg_mask} is the mask to apply when writing the register (only bits with a '1'
7477 will be touched).
7478
7479 Example usage:
7480 @example
7481 # swap bank 1 and bank 2 in dual bank devices
7482 # by setting SWAP_BANK_OPT bit in OPTSR_PRG
7483 stm32h7x option_write 0 0x20 0x8000000 0x8000000
7484 @end example
7485 @end deffn
7486 @end deffn
7487
7488 @deffn {Flash Driver} {stm32lx}
7489 All members of the STM32L0 and STM32L1 microcontroller families from STMicroelectronics
7490 include internal flash and use ARM Cortex-M3 and Cortex-M0+ cores.
7491 The driver automatically recognizes a number of these chips using
7492 the chip identification register, and autoconfigures itself.
7493
7494 @example
7495 flash bank $_FLASHNAME stm32lx 0 0 0 0 $_TARGETNAME
7496 @end example
7497
7498 Note that some devices have been found that have a flash size register that contains
7499 an invalid value, to workaround this issue you can override the probed value used by
7500 the flash driver. If you use 0 as the bank base address, it tells the
7501 driver to autodetect the bank location assuming you're configuring the
7502 second bank.
7503
7504 @example
7505 flash bank $_FLASHNAME stm32lx 0x08000000 0x20000 0 0 $_TARGETNAME
7506 @end example
7507
7508 Some stm32lx-specific commands are defined:
7509
7510 @deffn {Command} {stm32lx lock} num
7511 Locks the entire stm32 device.
7512 The @var{num} parameter is a value shown by @command{flash banks}.
7513 @end deffn
7514
7515 @deffn {Command} {stm32lx unlock} num
7516 Unlocks the entire stm32 device.
7517 The @var{num} parameter is a value shown by @command{flash banks}.
7518 @end deffn
7519
7520 @deffn {Command} {stm32lx mass_erase} num
7521 Mass erases the entire stm32lx device (all flash banks and EEPROM
7522 data). This is the only way to unlock a protected flash (unless RDP
7523 Level is 2 which can't be unlocked at all).
7524 The @var{num} parameter is a value shown by @command{flash banks}.
7525 @end deffn
7526 @end deffn
7527
7528 @deffn {Flash Driver} {stm32l4x}
7529 All members of the STM32 G0, G4, L4, L4+, L5, U5, WB and WL
7530 microcontroller families from STMicroelectronics include internal flash
7531 and use ARM Cortex-M0+, M4 and M33 cores.
7532 The driver automatically recognizes a number of these chips using
7533 the chip identification register, and autoconfigures itself.
7534
7535 @example
7536 flash bank $_FLASHNAME stm32l4x 0 0 0 0 $_TARGETNAME
7537 @end example
7538
7539 If you use OTP (One-Time Programmable) memory define it as a second bank
7540 as per the following example.
7541 @example
7542 flash bank $_FLASHNAME stm32l4x 0x1FFF7000 0 0 0 $_TARGETNAME
7543 @end example
7544
7545 @deffn {Command} {stm32l4x otp} num (@option{enable}|@option{disable}|@option{show})
7546 Enables or disables OTP write commands for bank @var{num}.
7547 The @var{num} parameter is a value shown by @command{flash banks}.
7548 @end deffn
7549
7550 Note that some devices have been found that have a flash size register that contains
7551 an invalid value, to workaround this issue you can override the probed value used by
7552 the flash driver. However, specifying a wrong value might lead to a completely
7553 wrong flash layout, so this feature must be used carefully.
7554
7555 @example
7556 flash bank $_FLASHNAME stm32l4x 0x08000000 0x40000 0 0 $_TARGETNAME
7557 @end example
7558
7559 Some stm32l4x-specific commands are defined:
7560
7561 @deffn {Command} {stm32l4x lock} num
7562 Locks the entire stm32 device.
7563 The @var{num} parameter is a value shown by @command{flash banks}.
7564
7565 @emph{Note:} To apply the protection change immediately, use @command{stm32l4x option_load}.
7566 @end deffn
7567
7568 @deffn {Command} {stm32l4x unlock} num
7569 Unlocks the entire stm32 device.
7570 The @var{num} parameter is a value shown by @command{flash banks}.
7571
7572 @emph{Note:} To apply the protection change immediately, use @command{stm32l4x option_load}.
7573 @end deffn
7574
7575 @deffn {Command} {stm32l4x mass_erase} num
7576 Mass erases the entire stm32l4x device.
7577 The @var{num} parameter is a value shown by @command{flash banks}.
7578 @end deffn
7579
7580 @deffn {Command} {stm32l4x option_read} num reg_offset
7581 Reads an option byte register from the stm32l4x device.
7582 The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
7583 is the register offset of the Option byte to read.
7584
7585 For example to read the FLASH_OPTR register:
7586 @example
7587 stm32l4x option_read 0 0x20
7588 # Option Register (for STM32L4x): <0x40022020> = 0xffeff8aa
7589 # Option Register (for STM32WBx): <0x58004020> = ...
7590 # The correct flash base address will be used automatically
7591 @end example
7592
7593 The above example will read out the FLASH_OPTR register which contains the RDP
7594 option byte, Watchdog configuration, BOR level etc.
7595 @end deffn
7596
7597 @deffn {Command} {stm32l4x option_write} num reg_offset reg_mask
7598 Write an option byte register of the stm32l4x device.
7599 The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
7600 is the register offset of the Option byte to write, and @var{reg_mask} is the mask
7601 to apply when writing the register (only bits with a '1' will be touched).
7602
7603 @emph{Note:} To apply the option bytes change immediately, use @command{stm32l4x option_load}.
7604
7605 For example to write the WRP1AR option bytes:
7606 @example
7607 stm32l4x option_write 0 0x28 0x00FF0000 0x00FF00FF
7608 @end example
7609
7610 The above example will write the WRP1AR option register configuring the Write protection
7611 Area A for bank 1. The above example set WRP1AR_END=255, WRP1AR_START=0.
7612 This will effectively write protect all sectors in flash bank 1.
7613 @end deffn
7614
7615 @deffn {Command} {stm32l4x wrp_info} num [device_bank]
7616 List the protected areas using WRP.
7617 The @var{num} parameter is a value shown by @command{flash banks}.
7618 @var{device_bank} parameter is optional, possible values 'bank1' or 'bank2',
7619 if not specified, the command will display the whole flash protected areas.
7620
7621 @b{Note:} @var{device_bank} is different from banks created using @code{flash bank}.
7622 Devices supported in this flash driver, can have main flash memory organized
7623 in single or dual-banks mode.
7624 Thus the usage of @var{device_bank} is meaningful only in dual-bank mode, to get
7625 write protected areas in a specific @var{device_bank}
7626
7627 @end deffn
7628
7629 @deffn {Command} {stm32l4x option_load} num
7630 Forces a re-load of the option byte registers. Will cause a system reset of the device.
7631 The @var{num} parameter is a value shown by @command{flash banks}.
7632 @end deffn
7633
7634 @deffn Command {stm32l4x trustzone} num [@option{enable} | @option{disable}]
7635 Enables or disables Global TrustZone Security, using the TZEN option bit.
7636 If neither @option{enabled} nor @option{disable} are specified, the command will display
7637 the TrustZone status.
7638 @emph{Note:} This command works only with devices with TrustZone, eg. STM32L5.
7639 @emph{Note:} This command will perform an OBL_Launch after modifying the TZEN.
7640 @end deffn
7641 @end deffn
7642
7643 @deffn {Flash Driver} {str7x}
7644 All members of the STR7 microcontroller family from STMicroelectronics
7645 include internal flash and use ARM7TDMI cores.
7646 The @var{str7x} driver defines one mandatory parameter, @var{variant},
7647 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
7648
7649 @example
7650 flash bank $_FLASHNAME str7x \
7651 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
7652 @end example
7653
7654 @deffn {Command} {str7x disable_jtag} bank
7655 Activate the Debug/Readout protection mechanism
7656 for the specified flash bank.
7657 @end deffn
7658 @end deffn
7659
7660 @deffn {Flash Driver} {str9x}
7661 Most members of the STR9 microcontroller family from STMicroelectronics
7662 include internal flash and use ARM966E cores.
7663 The str9 needs the flash controller to be configured using
7664 the @command{str9x flash_config} command prior to Flash programming.
7665
7666 @example
7667 flash bank $_FLASHNAME str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
7668 str9x flash_config 0 4 2 0 0x80000
7669 @end example
7670
7671 @deffn {Command} {str9x flash_config} num bbsr nbbsr bbadr nbbadr
7672 Configures the str9 flash controller.
7673 The @var{num} parameter is a value shown by @command{flash banks}.
7674
7675 @itemize @bullet
7676 @item @var{bbsr} - Boot Bank Size register
7677 @item @var{nbbsr} - Non Boot Bank Size register
7678 @item @var{bbadr} - Boot Bank Start Address register
7679 @item @var{nbbadr} - Boot Bank Start Address register
7680 @end itemize
7681 @end deffn
7682
7683 @end deffn
7684
7685 @deffn {Flash Driver} {str9xpec}
7686 @cindex str9xpec
7687
7688 Only use this driver for locking/unlocking the device or configuring the option bytes.
7689 Use the standard str9 driver for programming.
7690 Before using the flash commands the turbo mode must be enabled using the
7691 @command{str9xpec enable_turbo} command.
7692
7693 Here is some background info to help
7694 you better understand how this driver works. OpenOCD has two flash drivers for
7695 the str9:
7696 @enumerate
7697 @item
7698 Standard driver @option{str9x} programmed via the str9 core. Normally used for
7699 flash programming as it is faster than the @option{str9xpec} driver.
7700 @item
7701 Direct programming @option{str9xpec} using the flash controller. This is an
7702 ISC compliant (IEEE 1532) tap connected in series with the str9 core. The str9
7703 core does not need to be running to program using this flash driver. Typical use
7704 for this driver is locking/unlocking the target and programming the option bytes.
7705 @end enumerate
7706
7707 Before we run any commands using the @option{str9xpec} driver we must first disable
7708 the str9 core. This example assumes the @option{str9xpec} driver has been
7709 configured for flash bank 0.
7710 @example
7711 # assert srst, we do not want core running
7712 # while accessing str9xpec flash driver
7713 adapter assert srst
7714 # turn off target polling
7715 poll off
7716 # disable str9 core
7717 str9xpec enable_turbo 0
7718 # read option bytes
7719 str9xpec options_read 0
7720 # re-enable str9 core
7721 str9xpec disable_turbo 0
7722 poll on
7723 reset halt
7724 @end example
7725 The above example will read the str9 option bytes.
7726 When performing a unlock remember that you will not be able to halt the str9 - it
7727 has been locked. Halting the core is not required for the @option{str9xpec} driver
7728 as mentioned above, just issue the commands above manually or from a telnet prompt.
7729
7730 Several str9xpec-specific commands are defined:
7731
7732 @deffn {Command} {str9xpec disable_turbo} num
7733 Restore the str9 into JTAG chain.
7734 @end deffn
7735
7736 @deffn {Command} {str9xpec enable_turbo} num
7737 Enable turbo mode, will simply remove the str9 from the chain and talk
7738 directly to the embedded flash controller.
7739 @end deffn
7740
7741 @deffn {Command} {str9xpec lock} num
7742 Lock str9 device. The str9 will only respond to an unlock command that will
7743 erase the device.
7744 @end deffn
7745
7746 @deffn {Command} {str9xpec part_id} num
7747 Prints the part identifier for bank @var{num}.
7748 @end deffn
7749
7750 @deffn {Command} {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
7751 Configure str9 boot bank.
7752 @end deffn
7753
7754 @deffn {Command} {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
7755 Configure str9 lvd source.
7756 @end deffn
7757
7758 @deffn {Command} {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
7759 Configure str9 lvd threshold.
7760 @end deffn
7761
7762 @deffn {Command} {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
7763 Configure str9 lvd reset warning source.
7764 @end deffn
7765
7766 @deffn {Command} {str9xpec options_read} num
7767 Read str9 option bytes.
7768 @end deffn
7769
7770 @deffn {Command} {str9xpec options_write} num
7771 Write str9 option bytes.
7772 @end deffn
7773
7774 @deffn {Command} {str9xpec unlock} num
7775 unlock str9 device.
7776 @end deffn
7777
7778 @end deffn
7779
7780 @deffn {Flash Driver} {swm050}
7781 @cindex swm050
7782 All members of the swm050 microcontroller family from Foshan Synwit Tech.
7783
7784 @example
7785 flash bank $_FLASHNAME swm050 0x0 0x2000 0 0 $_TARGETNAME
7786 @end example
7787
7788 One swm050-specific command is defined:
7789
7790 @deffn {Command} {swm050 mass_erase} bank_id
7791 Erases the entire flash bank.
7792 @end deffn
7793
7794 @end deffn
7795
7796
7797 @deffn {Flash Driver} {tms470}
7798 Most members of the TMS470 microcontroller family from Texas Instruments
7799 include internal flash and use ARM7TDMI cores.
7800 This driver doesn't require the chip and bus width to be specified.
7801
7802 Some tms470-specific commands are defined:
7803
7804 @deffn {Command} {tms470 flash_keyset} key0 key1 key2 key3
7805 Saves programming keys in a register, to enable flash erase and write commands.
7806 @end deffn
7807
7808 @deffn {Command} {tms470 osc_megahertz} clock_mhz
7809 Reports the clock speed, which is used to calculate timings.
7810 @end deffn
7811
7812 @deffn {Command} {tms470 plldis} (0|1)
7813 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
7814 the flash clock.
7815 @end deffn
7816 @end deffn
7817
7818 @deffn {Flash Driver} {w600}
7819 W60x series Wi-Fi SoC from WinnerMicro
7820 are designed with ARM Cortex-M3 and have 1M Byte QFLASH inside.
7821 The @var{w600} driver uses the @var{target} parameter to select the
7822 correct bank config.
7823
7824 @example
7825 flash bank $_FLASHNAME w600 0x08000000 0 0 0 $_TARGETNAMEs
7826 @end example
7827 @end deffn
7828
7829 @deffn {Flash Driver} {xmc1xxx}
7830 All members of the XMC1xxx microcontroller family from Infineon.
7831 This driver does not require the chip and bus width to be specified.
7832 @end deffn
7833
7834 @deffn {Flash Driver} {xmc4xxx}
7835 All members of the XMC4xxx microcontroller family from Infineon.
7836 This driver does not require the chip and bus width to be specified.
7837
7838 Some xmc4xxx-specific commands are defined:
7839
7840 @deffn {Command} {xmc4xxx flash_password} bank_id passwd1 passwd2
7841 Saves flash protection passwords which are used to lock the user flash
7842 @end deffn
7843
7844 @deffn {Command} {xmc4xxx flash_unprotect} bank_id user_level[0-1]
7845 Removes Flash write protection from the selected user bank
7846 @end deffn
7847
7848 @end deffn
7849
7850 @section NAND Flash Commands
7851 @cindex NAND
7852
7853 Compared to NOR or SPI flash, NAND devices are inexpensive
7854 and high density. Today's NAND chips, and multi-chip modules,
7855 commonly hold multiple GigaBytes of data.
7856
7857 NAND chips consist of a number of ``erase blocks'' of a given
7858 size (such as 128 KBytes), each of which is divided into a
7859 number of pages (of perhaps 512 or 2048 bytes each). Each
7860 page of a NAND flash has an ``out of band'' (OOB) area to hold
7861 Error Correcting Code (ECC) and other metadata, usually 16 bytes
7862 of OOB for every 512 bytes of page data.
7863
7864 One key characteristic of NAND flash is that its error rate
7865 is higher than that of NOR flash. In normal operation, that
7866 ECC is used to correct and detect errors. However, NAND
7867 blocks can also wear out and become unusable; those blocks
7868 are then marked "bad". NAND chips are even shipped from the
7869 manufacturer with a few bad blocks. The highest density chips
7870 use a technology (MLC) that wears out more quickly, so ECC
7871 support is increasingly important as a way to detect blocks
7872 that have begun to fail, and help to preserve data integrity
7873 with techniques such as wear leveling.
7874
7875 Software is used to manage the ECC. Some controllers don't
7876 support ECC directly; in those cases, software ECC is used.
7877 Other controllers speed up the ECC calculations with hardware.
7878 Single-bit error correction hardware is routine. Controllers
7879 geared for newer MLC chips may correct 4 or more errors for
7880 every 512 bytes of data.
7881
7882 You will need to make sure that any data you write using
7883 OpenOCD includes the appropriate kind of ECC. For example,
7884 that may mean passing the @code{oob_softecc} flag when
7885 writing NAND data, or ensuring that the correct hardware
7886 ECC mode is used.
7887
7888 The basic steps for using NAND devices include:
7889 @enumerate
7890 @item Declare via the command @command{nand device}
7891 @* Do this in a board-specific configuration file,
7892 passing parameters as needed by the controller.
7893 @item Configure each device using @command{nand probe}.
7894 @* Do this only after the associated target is set up,
7895 such as in its reset-init script or in procures defined
7896 to access that device.
7897 @item Operate on the flash via @command{nand subcommand}
7898 @* Often commands to manipulate the flash are typed by a human, or run
7899 via a script in some automated way. Common task include writing a
7900 boot loader, operating system, or other data needed to initialize or
7901 de-brick a board.
7902 @end enumerate
7903
7904 @b{NOTE:} At the time this text was written, the largest NAND
7905 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
7906 This is because the variables used to hold offsets and lengths
7907 are only 32 bits wide.
7908 (Larger chips may work in some cases, unless an offset or length
7909 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
7910 Some larger devices will work, since they are actually multi-chip
7911 modules with two smaller chips and individual chipselect lines.
7912
7913 @anchor{nandconfiguration}
7914 @subsection NAND Configuration Commands
7915 @cindex NAND configuration
7916
7917 NAND chips must be declared in configuration scripts,
7918 plus some additional configuration that's done after
7919 OpenOCD has initialized.
7920
7921 @deffn {Config Command} {nand device} name driver target [configparams...]
7922 Declares a NAND device, which can be read and written to
7923 after it has been configured through @command{nand probe}.
7924 In OpenOCD, devices are single chips; this is unlike some
7925 operating systems, which may manage multiple chips as if
7926 they were a single (larger) device.
7927 In some cases, configuring a device will activate extra
7928 commands; see the controller-specific documentation.
7929
7930 @b{NOTE:} This command is not available after OpenOCD
7931 initialization has completed. Use it in board specific
7932 configuration files, not interactively.
7933
7934 @itemize @bullet
7935 @item @var{name} ... may be used to reference the NAND bank
7936 in most other NAND commands. A number is also available.
7937 @item @var{driver} ... identifies the NAND controller driver
7938 associated with the NAND device being declared.
7939 @xref{nanddriverlist,,NAND Driver List}.
7940 @item @var{target} ... names the target used when issuing
7941 commands to the NAND controller.
7942 @comment Actually, it's currently a controller-specific parameter...
7943 @item @var{configparams} ... controllers may support, or require,
7944 additional parameters. See the controller-specific documentation
7945 for more information.
7946 @end itemize
7947 @end deffn
7948
7949 @deffn {Command} {nand list}
7950 Prints a summary of each device declared
7951 using @command{nand device}, numbered from zero.
7952 Note that un-probed devices show no details.
7953 @example
7954 > nand list
7955 #0: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
7956 blocksize: 131072, blocks: 8192
7957 #1: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
7958 blocksize: 131072, blocks: 8192
7959 >
7960 @end example
7961 @end deffn
7962
7963 @deffn {Command} {nand probe} num
7964 Probes the specified device to determine key characteristics
7965 like its page and block sizes, and how many blocks it has.
7966 The @var{num} parameter is the value shown by @command{nand list}.
7967 You must (successfully) probe a device before you can use
7968 it with most other NAND commands.
7969 @end deffn
7970
7971 @subsection Erasing, Reading, Writing to NAND Flash
7972
7973 @deffn {Command} {nand dump} num filename offset length [oob_option]
7974 @cindex NAND reading
7975 Reads binary data from the NAND device and writes it to the file,
7976 starting at the specified offset.
7977 The @var{num} parameter is the value shown by @command{nand list}.
7978
7979 Use a complete path name for @var{filename}, so you don't depend
7980 on the directory used to start the OpenOCD server.
7981
7982 The @var{offset} and @var{length} must be exact multiples of the
7983 device's page size. They describe a data region; the OOB data
7984 associated with each such page may also be accessed.
7985
7986 @b{NOTE:} At the time this text was written, no error correction
7987 was done on the data that's read, unless raw access was disabled
7988 and the underlying NAND controller driver had a @code{read_page}
7989 method which handled that error correction.
7990
7991 By default, only page data is saved to the specified file.
7992 Use an @var{oob_option} parameter to save OOB data:
7993 @itemize @bullet
7994 @item no oob_* parameter
7995 @*Output file holds only page data; OOB is discarded.
7996 @item @code{oob_raw}
7997 @*Output file interleaves page data and OOB data;
7998 the file will be longer than "length" by the size of the
7999 spare areas associated with each data page.
8000 Note that this kind of "raw" access is different from
8001 what's implied by @command{nand raw_access}, which just
8002 controls whether a hardware-aware access method is used.
8003 @item @code{oob_only}
8004 @*Output file has only raw OOB data, and will
8005 be smaller than "length" since it will contain only the
8006 spare areas associated with each data page.
8007 @end itemize
8008 @end deffn
8009
8010 @deffn {Command} {nand erase} num [offset length]
8011 @cindex NAND erasing
8012 @cindex NAND programming
8013 Erases blocks on the specified NAND device, starting at the
8014 specified @var{offset} and continuing for @var{length} bytes.
8015 Both of those values must be exact multiples of the device's
8016 block size, and the region they specify must fit entirely in the chip.
8017 If those parameters are not specified,
8018 the whole NAND chip will be erased.
8019 The @var{num} parameter is the value shown by @command{nand list}.
8020
8021 @b{NOTE:} This command will try to erase bad blocks, when told
8022 to do so, which will probably invalidate the manufacturer's bad
8023 block marker.
8024 For the remainder of the current server session, @command{nand info}
8025 will still report that the block ``is'' bad.
8026 @end deffn
8027
8028 @deffn {Command} {nand write} num filename offset [option...]
8029 @cindex NAND writing
8030 @cindex NAND programming
8031 Writes binary data from the file into the specified NAND device,
8032 starting at the specified offset. Those pages should already
8033 have been erased; you can't change zero bits to one bits.
8034 The @var{num} parameter is the value shown by @command{nand list}.
8035
8036 Use a complete path name for @var{filename}, so you don't depend
8037 on the directory used to start the OpenOCD server.
8038
8039 The @var{offset} must be an exact multiple of the device's page size.
8040 All data in the file will be written, assuming it doesn't run
8041 past the end of the device.
8042 Only full pages are written, and any extra space in the last
8043 page will be filled with 0xff bytes. (That includes OOB data,
8044 if that's being written.)
8045
8046 @b{NOTE:} At the time this text was written, bad blocks are
8047 ignored. That is, this routine will not skip bad blocks,
8048 but will instead try to write them. This can cause problems.
8049
8050 Provide at most one @var{option} parameter. With some
8051 NAND drivers, the meanings of these parameters may change
8052 if @command{nand raw_access} was used to disable hardware ECC.
8053 @itemize @bullet
8054 @item no oob_* parameter
8055 @*File has only page data, which is written.
8056 If raw access is in use, the OOB area will not be written.
8057 Otherwise, if the underlying NAND controller driver has
8058 a @code{write_page} routine, that routine may write the OOB
8059 with hardware-computed ECC data.
8060 @item @code{oob_only}
8061 @*File has only raw OOB data, which is written to the OOB area.
8062 Each page's data area stays untouched. @i{This can be a dangerous
8063 option}, since it can invalidate the ECC data.
8064 You may need to force raw access to use this mode.
8065 @item @code{oob_raw}
8066 @*File interleaves data and OOB data, both of which are written
8067 If raw access is enabled, the data is written first, then the
8068 un-altered OOB.
8069 Otherwise, if the underlying NAND controller driver has
8070 a @code{write_page} routine, that routine may modify the OOB
8071 before it's written, to include hardware-computed ECC data.
8072 @item @code{oob_softecc}
8073 @*File has only page data, which is written.
8074 The OOB area is filled with 0xff, except for a standard 1-bit
8075 software ECC code stored in conventional locations.
8076 You might need to force raw access to use this mode, to prevent
8077 the underlying driver from applying hardware ECC.
8078 @item @code{oob_softecc_kw}
8079 @*File has only page data, which is written.
8080 The OOB area is filled with 0xff, except for a 4-bit software ECC
8081 specific to the boot ROM in Marvell Kirkwood SoCs.
8082 You might need to force raw access to use this mode, to prevent
8083 the underlying driver from applying hardware ECC.
8084 @end itemize
8085 @end deffn
8086
8087 @deffn {Command} {nand verify} num filename offset [option...]
8088 @cindex NAND verification
8089 @cindex NAND programming
8090 Verify the binary data in the file has been programmed to the
8091 specified NAND device, starting at the specified offset.
8092 The @var{num} parameter is the value shown by @command{nand list}.
8093
8094 Use a complete path name for @var{filename}, so you don't depend
8095 on the directory used to start the OpenOCD server.
8096
8097 The @var{offset} must be an exact multiple of the device's page size.
8098 All data in the file will be read and compared to the contents of the
8099 flash, assuming it doesn't run past the end of the device.
8100 As with @command{nand write}, only full pages are verified, so any extra
8101 space in the last page will be filled with 0xff bytes.
8102
8103 The same @var{options} accepted by @command{nand write},
8104 and the file will be processed similarly to produce the buffers that
8105 can be compared against the contents produced from @command{nand dump}.
8106
8107 @b{NOTE:} This will not work when the underlying NAND controller
8108 driver's @code{write_page} routine must update the OOB with a
8109 hardware-computed ECC before the data is written. This limitation may
8110 be removed in a future release.
8111 @end deffn
8112
8113 @subsection Other NAND commands
8114 @cindex NAND other commands
8115
8116 @deffn {Command} {nand check_bad_blocks} num [offset length]
8117 Checks for manufacturer bad block markers on the specified NAND
8118 device. If no parameters are provided, checks the whole
8119 device; otherwise, starts at the specified @var{offset} and
8120 continues for @var{length} bytes.
8121 Both of those values must be exact multiples of the device's
8122 block size, and the region they specify must fit entirely in the chip.
8123 The @var{num} parameter is the value shown by @command{nand list}.
8124
8125 @b{NOTE:} Before using this command you should force raw access
8126 with @command{nand raw_access enable} to ensure that the underlying
8127 driver will not try to apply hardware ECC.
8128 @end deffn
8129
8130 @deffn {Command} {nand info} num
8131 The @var{num} parameter is the value shown by @command{nand list}.
8132 This prints the one-line summary from "nand list", plus for
8133 devices which have been probed this also prints any known
8134 status for each block.
8135 @end deffn
8136
8137 @deffn {Command} {nand raw_access} num (@option{enable}|@option{disable})
8138 Sets or clears an flag affecting how page I/O is done.
8139 The @var{num} parameter is the value shown by @command{nand list}.
8140
8141 This flag is cleared (disabled) by default, but changing that
8142 value won't affect all NAND devices. The key factor is whether
8143 the underlying driver provides @code{read_page} or @code{write_page}
8144 methods. If it doesn't provide those methods, the setting of
8145 this flag is irrelevant; all access is effectively ``raw''.
8146
8147 When those methods exist, they are normally used when reading
8148 data (@command{nand dump} or reading bad block markers) or
8149 writing it (@command{nand write}). However, enabling
8150 raw access (setting the flag) prevents use of those methods,
8151 bypassing hardware ECC logic.
8152 @i{This can be a dangerous option}, since writing blocks
8153 with the wrong ECC data can cause them to be marked as bad.
8154 @end deffn
8155
8156 @anchor{nanddriverlist}
8157 @subsection NAND Driver List
8158 As noted above, the @command{nand device} command allows
8159 driver-specific options and behaviors.
8160 Some controllers also activate controller-specific commands.
8161
8162 @deffn {NAND Driver} {at91sam9}
8163 This driver handles the NAND controllers found on AT91SAM9 family chips from
8164 Atmel. It takes two extra parameters: address of the NAND chip;
8165 address of the ECC controller.
8166 @example
8167 nand device $NANDFLASH at91sam9 $CHIPNAME 0x40000000 0xfffffe800
8168 @end example
8169 AT91SAM9 chips support single-bit ECC hardware. The @code{write_page} and
8170 @code{read_page} methods are used to utilize the ECC hardware unless they are
8171 disabled by using the @command{nand raw_access} command. There are four
8172 additional commands that are needed to fully configure the AT91SAM9 NAND
8173 controller. Two are optional; most boards use the same wiring for ALE/CLE:
8174 @deffn {Config Command} {at91sam9 cle} num addr_line
8175 Configure the address line used for latching commands. The @var{num}
8176 parameter is the value shown by @command{nand list}.
8177 @end deffn
8178 @deffn {Config Command} {at91sam9 ale} num addr_line
8179 Configure the address line used for latching addresses. The @var{num}
8180 parameter is the value shown by @command{nand list}.
8181 @end deffn
8182
8183 For the next two commands, it is assumed that the pins have already been
8184 properly configured for input or output.
8185 @deffn {Config Command} {at91sam9 rdy_busy} num pio_base_addr pin
8186 Configure the RDY/nBUSY input from the NAND device. The @var{num}
8187 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
8188 is the base address of the PIO controller and @var{pin} is the pin number.
8189 @end deffn
8190 @deffn {Config Command} {at91sam9 ce} num pio_base_addr pin
8191 Configure the chip enable input to the NAND device. The @var{num}
8192 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
8193 is the base address of the PIO controller and @var{pin} is the pin number.
8194 @end deffn
8195 @end deffn
8196
8197 @deffn {NAND Driver} {davinci}
8198 This driver handles the NAND controllers found on DaVinci family
8199 chips from Texas Instruments.
8200 It takes three extra parameters:
8201 address of the NAND chip;
8202 hardware ECC mode to use (@option{hwecc1},
8203 @option{hwecc4}, @option{hwecc4_infix});
8204 address of the AEMIF controller on this processor.
8205 @example
8206 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
8207 @end example
8208 All DaVinci processors support the single-bit ECC hardware,
8209 and newer ones also support the four-bit ECC hardware.
8210 The @code{write_page} and @code{read_page} methods are used
8211 to implement those ECC modes, unless they are disabled using
8212 the @command{nand raw_access} command.
8213 @end deffn
8214
8215 @deffn {NAND Driver} {lpc3180}
8216 These controllers require an extra @command{nand device}
8217 parameter: the clock rate used by the controller.
8218 @deffn {Command} {lpc3180 select} num [mlc|slc]
8219 Configures use of the MLC or SLC controller mode.
8220 MLC implies use of hardware ECC.
8221 The @var{num} parameter is the value shown by @command{nand list}.
8222 @end deffn
8223
8224 At this writing, this driver includes @code{write_page}
8225 and @code{read_page} methods. Using @command{nand raw_access}
8226 to disable those methods will prevent use of hardware ECC
8227 in the MLC controller mode, but won't change SLC behavior.
8228 @end deffn
8229 @comment current lpc3180 code won't issue 5-byte address cycles
8230
8231 @deffn {NAND Driver} {mx3}
8232 This driver handles the NAND controller in i.MX31. The mxc driver
8233 should work for this chip as well.
8234 @end deffn
8235
8236 @deffn {NAND Driver} {mxc}
8237 This driver handles the NAND controller found in Freescale i.MX
8238 chips. It has support for v1 (i.MX27 and i.MX31) and v2 (i.MX35).
8239 The driver takes 3 extra arguments, chip (@option{mx27},
8240 @option{mx31}, @option{mx35}), ecc (@option{noecc}, @option{hwecc})
8241 and optionally if bad block information should be swapped between
8242 main area and spare area (@option{biswap}), defaults to off.
8243 @example
8244 nand device mx35.nand mxc imx35.cpu mx35 hwecc biswap
8245 @end example
8246 @deffn {Command} {mxc biswap} bank_num [enable|disable]
8247 Turns on/off bad block information swapping from main area,
8248 without parameter query status.
8249 @end deffn
8250 @end deffn
8251
8252 @deffn {NAND Driver} {orion}
8253 These controllers require an extra @command{nand device}
8254 parameter: the address of the controller.
8255 @example
8256 nand device orion 0xd8000000
8257 @end example
8258 These controllers don't define any specialized commands.
8259 At this writing, their drivers don't include @code{write_page}
8260 or @code{read_page} methods, so @command{nand raw_access} won't
8261 change any behavior.
8262 @end deffn
8263
8264 @deffn {NAND Driver} {s3c2410}
8265 @deffnx {NAND Driver} {s3c2412}
8266 @deffnx {NAND Driver} {s3c2440}
8267 @deffnx {NAND Driver} {s3c2443}
8268 @deffnx {NAND Driver} {s3c6400}
8269 These S3C family controllers don't have any special
8270 @command{nand device} options, and don't define any
8271 specialized commands.
8272 At this writing, their drivers don't include @code{write_page}
8273 or @code{read_page} methods, so @command{nand raw_access} won't
8274 change any behavior.
8275 @end deffn
8276
8277 @node Flash Programming
8278 @chapter Flash Programming
8279
8280 OpenOCD implements numerous ways to program the target flash, whether internal or external.
8281 Programming can be achieved by either using @ref{programmingusinggdb,,Programming using GDB},
8282 or using the commands given in @ref{flashprogrammingcommands,,Flash Programming Commands}.
8283
8284 @*To simplify using the flash commands directly a jimtcl script is available that handles the programming and verify stage.
8285 OpenOCD will program/verify/reset the target and optionally shutdown.
8286
8287 The script is executed as follows and by default the following actions will be performed.
8288 @enumerate
8289 @item 'init' is executed.
8290 @item 'reset init' is called to reset and halt the target, any 'reset init' scripts are executed.
8291 @item @code{flash write_image} is called to erase and write any flash using the filename given.
8292 @item If the @option{preverify} parameter is given, the target is "verified" first and only flashed if this fails.
8293 @item @code{verify_image} is called if @option{verify} parameter is given.
8294 @item @code{reset run} is called if @option{reset} parameter is given.
8295 @item OpenOCD is shutdown if @option{exit} parameter is given.
8296 @end enumerate
8297
8298 An example of usage is given below. @xref{program}.
8299
8300 @example
8301 # program and verify using elf/hex/s19. verify and reset
8302 # are optional parameters
8303 openocd -f board/stm32f3discovery.cfg \
8304 -c "program filename.elf verify reset exit"
8305
8306 # binary files need the flash address passing
8307 openocd -f board/stm32f3discovery.cfg \
8308 -c "program filename.bin exit 0x08000000"
8309 @end example
8310
8311 @node PLD/FPGA Commands
8312 @chapter PLD/FPGA Commands
8313 @cindex PLD
8314 @cindex FPGA
8315
8316 Programmable Logic Devices (PLDs) and the more flexible
8317 Field Programmable Gate Arrays (FPGAs) are both types of programmable hardware.
8318 OpenOCD can support programming them.
8319 Although PLDs are generally restrictive (cells are less functional, and
8320 there are no special purpose cells for memory or computational tasks),
8321 they share the same OpenOCD infrastructure.
8322 Accordingly, both are called PLDs here.
8323
8324 @section PLD/FPGA Configuration and Commands
8325
8326 As it does for JTAG TAPs, debug targets, and flash chips (both NOR and NAND),
8327 OpenOCD maintains a list of PLDs available for use in various commands.
8328 Also, each such PLD requires a driver.
8329
8330 They are referenced by the number shown by the @command{pld devices} command,
8331 and new PLDs are defined by @command{pld device driver_name}.
8332
8333 @deffn {Config Command} {pld device} driver_name tap_name [driver_options]
8334 Defines a new PLD device, supported by driver @var{driver_name},
8335 using the TAP named @var{tap_name}.
8336 The driver may make use of any @var{driver_options} to configure its
8337 behavior.
8338 @end deffn
8339
8340 @deffn {Command} {pld devices}
8341 Lists the PLDs and their numbers.
8342 @end deffn
8343
8344 @deffn {Command} {pld load} num filename
8345 Loads the file @file{filename} into the PLD identified by @var{num}.
8346 The file format must be inferred by the driver.
8347 @end deffn
8348
8349 @section PLD/FPGA Drivers, Options, and Commands
8350
8351 Drivers may support PLD-specific options to the @command{pld device}
8352 definition command, and may also define commands usable only with
8353 that particular type of PLD.
8354
8355 @deffn {FPGA Driver} {virtex2} [no_jstart]
8356 Virtex-II is a family of FPGAs sold by Xilinx.
8357 It supports the IEEE 1532 standard for In-System Configuration (ISC).
8358
8359 If @var{no_jstart} is non-zero, the JSTART instruction is not used after
8360 loading the bitstream. While required for Series2, Series3, and Series6, it
8361 breaks bitstream loading on Series7.
8362
8363 @deffn {Command} {virtex2 read_stat} num
8364 Reads and displays the Virtex-II status register (STAT)
8365 for FPGA @var{num}.
8366 @end deffn
8367 @end deffn
8368
8369 @node General Commands
8370 @chapter General Commands
8371 @cindex commands
8372
8373 The commands documented in this chapter here are common commands that
8374 you, as a human, may want to type and see the output of. Configuration type
8375 commands are documented elsewhere.
8376
8377 Intent:
8378 @itemize @bullet
8379 @item @b{Source Of Commands}
8380 @* OpenOCD commands can occur in a configuration script (discussed
8381 elsewhere) or typed manually by a human or supplied programmatically,
8382 or via one of several TCP/IP Ports.
8383
8384 @item @b{From the human}
8385 @* A human should interact with the telnet interface (default port: 4444)
8386 or via GDB (default port 3333).
8387
8388 To issue commands from within a GDB session, use the @option{monitor}
8389 command, e.g. use @option{monitor poll} to issue the @option{poll}
8390 command. All output is relayed through the GDB session.
8391
8392 @item @b{Machine Interface}
8393 The Tcl interface's intent is to be a machine interface. The default Tcl
8394 port is 5555.
8395 @end itemize
8396
8397
8398 @section Server Commands
8399
8400 @deffn {Command} {exit}
8401 Exits the current telnet session.
8402 @end deffn
8403
8404 @deffn {Command} {help} [string]
8405 With no parameters, prints help text for all commands.
8406 Otherwise, prints each helptext containing @var{string}.
8407 Not every command provides helptext.
8408
8409 Configuration commands, and commands valid at any time, are
8410 explicitly noted in parenthesis.
8411 In most cases, no such restriction is listed; this indicates commands
8412 which are only available after the configuration stage has completed.
8413 @end deffn
8414
8415 @deffn {Command} {usage} [string]
8416 With no parameters, prints usage text for all commands. Otherwise,
8417 prints all usage text of which command, help text, and usage text
8418 containing @var{string}.
8419 Not every command provides helptext.
8420 @end deffn
8421
8422 @deffn {Command} {sleep} msec [@option{busy}]
8423 Wait for at least @var{msec} milliseconds before resuming.
8424 If @option{busy} is passed, busy-wait instead of sleeping.
8425 (This option is strongly discouraged.)
8426 Useful in connection with script files
8427 (@command{script} command and @command{target_name} configuration).
8428 @end deffn
8429
8430 @deffn {Command} {shutdown} [@option{error}]
8431 Close the OpenOCD server, disconnecting all clients (GDB, telnet,
8432 other). If option @option{error} is used, OpenOCD will return a
8433 non-zero exit code to the parent process.
8434
8435 Like any TCL commands, also @command{shutdown} can be redefined, e.g.:
8436 @example
8437 # redefine shutdown
8438 rename shutdown original_shutdown
8439 proc shutdown @{@} @{
8440 puts "This is my implementation of shutdown"
8441 # my own stuff before exit OpenOCD
8442 original_shutdown
8443 @}
8444 @end example
8445 If user types CTRL-C or kills OpenOCD, either the command @command{shutdown}
8446 or its replacement will be automatically executed before OpenOCD exits.
8447 @end deffn
8448
8449 @anchor{debuglevel}
8450 @deffn {Command} {debug_level} [n]
8451 @cindex message level
8452 Display debug level.
8453 If @var{n} (from 0..4) is provided, then set it to that level.
8454 This affects the kind of messages sent to the server log.
8455 Level 0 is error messages only;
8456 level 1 adds warnings;
8457 level 2 adds informational messages;
8458 level 3 adds debugging messages;
8459 and level 4 adds verbose low-level debug messages.
8460 The default is level 2, but that can be overridden on
8461 the command line along with the location of that log
8462 file (which is normally the server's standard output).
8463 @xref{Running}.
8464 @end deffn
8465
8466 @deffn {Command} {echo} [-n] message
8467 Logs a message at "user" priority.
8468 Option "-n" suppresses trailing newline.
8469 @example
8470 echo "Downloading kernel -- please wait"
8471 @end example
8472 @end deffn
8473
8474 @deffn {Command} {log_output} [filename | "default"]
8475 Redirect logging to @var{filename} or set it back to default output;
8476 the default log output channel is stderr.
8477 @end deffn
8478
8479 @deffn {Command} {add_script_search_dir} [directory]
8480 Add @var{directory} to the file/script search path.
8481 @end deffn
8482
8483 @deffn {Config Command} {bindto} [@var{name}]
8484 Specify hostname or IPv4 address on which to listen for incoming
8485 TCP/IP connections. By default, OpenOCD will listen on the loopback
8486 interface only. If your network environment is safe, @code{bindto
8487 0.0.0.0} can be used to cover all available interfaces.
8488 @end deffn
8489
8490 @anchor{targetstatehandling}
8491 @section Target State handling
8492 @cindex reset
8493 @cindex halt
8494 @cindex target initialization
8495
8496 In this section ``target'' refers to a CPU configured as
8497 shown earlier (@pxref{CPU Configuration}).
8498 These commands, like many, implicitly refer to
8499 a current target which is used to perform the
8500 various operations. The current target may be changed
8501 by using @command{targets} command with the name of the
8502 target which should become current.
8503
8504 @deffn {Command} {reg} [(number|name) [(value|'force')]]
8505 Access a single register by @var{number} or by its @var{name}.
8506 The target must generally be halted before access to CPU core
8507 registers is allowed. Depending on the hardware, some other
8508 registers may be accessible while the target is running.
8509
8510 @emph{With no arguments}:
8511 list all available registers for the current target,
8512 showing number, name, size, value, and cache status.
8513 For valid entries, a value is shown; valid entries
8514 which are also dirty (and will be written back later)
8515 are flagged as such.
8516
8517 @emph{With number/name}: display that register's value.
8518 Use @var{force} argument to read directly from the target,
8519 bypassing any internal cache.
8520
8521 @emph{With both number/name and value}: set register's value.
8522 Writes may be held in a writeback cache internal to OpenOCD,
8523 so that setting the value marks the register as dirty instead
8524 of immediately flushing that value. Resuming CPU execution
8525 (including by single stepping) or otherwise activating the
8526 relevant module will flush such values.
8527
8528 Cores may have surprisingly many registers in their
8529 Debug and trace infrastructure:
8530
8531 @example
8532 > reg
8533 ===== ARM registers
8534 (0) r0 (/32): 0x0000D3C2 (dirty)
8535 (1) r1 (/32): 0xFD61F31C
8536 (2) r2 (/32)
8537 ...
8538 (164) ETM_contextid_comparator_mask (/32)
8539 >
8540 @end example
8541 @end deffn
8542
8543 @deffn {Command} {set_reg} dict
8544 Set register values of the target.
8545
8546 @itemize
8547 @item @var{dict} ... Tcl dictionary with pairs of register names and values.
8548 @end itemize
8549
8550 For example, the following command sets the value 0 to the program counter (pc)
8551 register and 0x1000 to the stack pointer (sp) register:
8552
8553 @example
8554 set_reg @{pc 0 sp 0x1000@}
8555 @end example
8556 @end deffn
8557
8558 @deffn {Command} {get_reg} [-force] list
8559 Get register values from the target and return them as Tcl dictionary with pairs
8560 of register names and values.
8561 If option "-force" is set, the register values are read directly from the
8562 target, bypassing any caching.
8563
8564 @itemize
8565 @item @var{list} ... List of register names
8566 @end itemize
8567
8568 For example, the following command retrieves the values from the program
8569 counter (pc) and stack pointer (sp) register:
8570
8571 @example
8572 get_reg @{pc sp@}
8573 @end example
8574 @end deffn
8575
8576 @deffn {Command} {write_memory} address width data ['phys']
8577 This function provides an efficient way to write to the target memory from a Tcl
8578 script.
8579
8580 @itemize
8581 @item @var{address} ... target memory address
8582 @item @var{width} ... memory access bit size, can be 8, 16, 32 or 64
8583 @item @var{data} ... Tcl list with the elements to write
8584 @item ['phys'] ... treat the memory address as physical instead of virtual address
8585 @end itemize
8586
8587 For example, the following command writes two 32 bit words into the target
8588 memory at address 0x20000000:
8589
8590 @example
8591 write_memory 0x20000000 32 @{0xdeadbeef 0x00230500@}
8592 @end example
8593 @end deffn
8594
8595 @deffn {Command} {read_memory} address width count ['phys']
8596 This function provides an efficient way to read the target memory from a Tcl
8597 script.
8598 A Tcl list containing the requested memory elements is returned by this function.
8599
8600 @itemize
8601 @item @var{address} ... target memory address
8602 @item @var{width} ... memory access bit size, can be 8, 16, 32 or 64
8603 @item @var{count} ... number of elements to read
8604 @item ['phys'] ... treat the memory address as physical instead of virtual address
8605 @end itemize
8606
8607 For example, the following command reads two 32 bit words from the target
8608 memory at address 0x20000000:
8609
8610 @example
8611 read_memory 0x20000000 32 2
8612 @end example
8613 @end deffn
8614
8615 @deffn {Command} {halt} [ms]
8616 @deffnx {Command} {wait_halt} [ms]
8617 The @command{halt} command first sends a halt request to the target,
8618 which @command{wait_halt} doesn't.
8619 Otherwise these behave the same: wait up to @var{ms} milliseconds,
8620 or 5 seconds if there is no parameter, for the target to halt
8621 (and enter debug mode).
8622 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
8623
8624 @quotation Warning
8625 On ARM cores, software using the @emph{wait for interrupt} operation
8626 often blocks the JTAG access needed by a @command{halt} command.
8627 This is because that operation also puts the core into a low
8628 power mode by gating the core clock;
8629 but the core clock is needed to detect JTAG clock transitions.
8630
8631 One partial workaround uses adaptive clocking: when the core is
8632 interrupted the operation completes, then JTAG clocks are accepted
8633 at least until the interrupt handler completes.
8634 However, this workaround is often unusable since the processor, board,
8635 and JTAG adapter must all support adaptive JTAG clocking.
8636 Also, it can't work until an interrupt is issued.
8637
8638 A more complete workaround is to not use that operation while you
8639 work with a JTAG debugger.
8640 Tasking environments generally have idle loops where the body is the
8641 @emph{wait for interrupt} operation.
8642 (On older cores, it is a coprocessor action;
8643 newer cores have a @option{wfi} instruction.)
8644 Such loops can just remove that operation, at the cost of higher
8645 power consumption (because the CPU is needlessly clocked).
8646 @end quotation
8647
8648 @end deffn
8649
8650 @deffn {Command} {resume} [address]
8651 Resume the target at its current code position,
8652 or the optional @var{address} if it is provided.
8653 OpenOCD will wait 5 seconds for the target to resume.
8654 @end deffn
8655
8656 @deffn {Command} {step} [address]
8657 Single-step the target at its current code position,
8658 or the optional @var{address} if it is provided.
8659 @end deffn
8660
8661 @anchor{resetcommand}
8662 @deffn {Command} {reset}
8663 @deffnx {Command} {reset run}
8664 @deffnx {Command} {reset halt}
8665 @deffnx {Command} {reset init}
8666 Perform as hard a reset as possible, using SRST if possible.
8667 @emph{All defined targets will be reset, and target
8668 events will fire during the reset sequence.}
8669
8670 The optional parameter specifies what should
8671 happen after the reset.
8672 If there is no parameter, a @command{reset run} is executed.
8673 The other options will not work on all systems.
8674 @xref{Reset Configuration}.
8675
8676 @itemize @minus
8677 @item @b{run} Let the target run
8678 @item @b{halt} Immediately halt the target
8679 @item @b{init} Immediately halt the target, and execute the reset-init script
8680 @end itemize
8681 @end deffn
8682
8683 @deffn {Command} {soft_reset_halt}
8684 Requesting target halt and executing a soft reset. This is often used
8685 when a target cannot be reset and halted. The target, after reset is
8686 released begins to execute code. OpenOCD attempts to stop the CPU and
8687 then sets the program counter back to the reset vector. Unfortunately
8688 the code that was executed may have left the hardware in an unknown
8689 state.
8690 @end deffn
8691
8692 @deffn {Command} {adapter assert} [signal [assert|deassert signal]]
8693 @deffnx {Command} {adapter deassert} [signal [assert|deassert signal]]
8694 Set values of reset signals.
8695 Without parameters returns current status of the signals.
8696 The @var{signal} parameter values may be
8697 @option{srst}, indicating that srst signal is to be asserted or deasserted,
8698 @option{trst}, indicating that trst signal is to be asserted or deasserted.
8699
8700 The @command{reset_config} command should already have been used
8701 to configure how the board and the adapter treat these two
8702 signals, and to say if either signal is even present.
8703 @xref{Reset Configuration}.
8704 Trying to assert a signal that is not present triggers an error.
8705 If a signal is present on the adapter and not specified in the command,
8706 the signal will not be modified.
8707
8708 @quotation Note
8709 TRST is specially handled.
8710 It actually signifies JTAG's @sc{reset} state.
8711 So if the board doesn't support the optional TRST signal,
8712 or it doesn't support it along with the specified SRST value,
8713 JTAG reset is triggered with TMS and TCK signals
8714 instead of the TRST signal.
8715 And no matter how that JTAG reset is triggered, once
8716 the scan chain enters @sc{reset} with TRST inactive,
8717 TAP @code{post-reset} events are delivered to all TAPs
8718 with handlers for that event.
8719 @end quotation
8720 @end deffn
8721
8722 @anchor{memoryaccess}
8723 @section Memory access commands
8724 @cindex memory access
8725
8726 These commands allow accesses of a specific size to the memory
8727 system. Often these are used to configure the current target in some
8728 special way. For example - one may need to write certain values to the
8729 SDRAM controller to enable SDRAM.
8730
8731 @enumerate
8732 @item Use the @command{targets} (plural) command
8733 to change the current target.
8734 @item In system level scripts these commands are deprecated.
8735 Please use their TARGET object siblings to avoid making assumptions
8736 about what TAP is the current target, or about MMU configuration.
8737 @end enumerate
8738
8739 @deffn {Command} {mdd} [phys] addr [count]
8740 @deffnx {Command} {mdw} [phys] addr [count]
8741 @deffnx {Command} {mdh} [phys] addr [count]
8742 @deffnx {Command} {mdb} [phys] addr [count]
8743 Display contents of address @var{addr}, as
8744 64-bit doublewords (@command{mdd}),
8745 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
8746 or 8-bit bytes (@command{mdb}).
8747 When the current target has an MMU which is present and active,
8748 @var{addr} is interpreted as a virtual address.
8749 Otherwise, or if the optional @var{phys} flag is specified,
8750 @var{addr} is interpreted as a physical address.
8751 If @var{count} is specified, displays that many units.
8752 (If you want to process the data instead of displaying it,
8753 see the @code{read_memory} primitives.)
8754 @end deffn
8755
8756 @deffn {Command} {mwd} [phys] addr doubleword [count]
8757 @deffnx {Command} {mww} [phys] addr word [count]
8758 @deffnx {Command} {mwh} [phys] addr halfword [count]
8759 @deffnx {Command} {mwb} [phys] addr byte [count]
8760 Writes the specified @var{doubleword} (64 bits), @var{word} (32 bits),
8761 @var{halfword} (16 bits), or @var{byte} (8-bit) value,
8762 at the specified address @var{addr}.
8763 When the current target has an MMU which is present and active,
8764 @var{addr} is interpreted as a virtual address.
8765 Otherwise, or if the optional @var{phys} flag is specified,
8766 @var{addr} is interpreted as a physical address.
8767 If @var{count} is specified, fills that many units of consecutive address.
8768 @end deffn
8769
8770 @anchor{imageaccess}
8771 @section Image loading commands
8772 @cindex image loading
8773 @cindex image dumping
8774
8775 @deffn {Command} {dump_image} filename address size
8776 Dump @var{size} bytes of target memory starting at @var{address} to the
8777 binary file named @var{filename}.
8778 @end deffn
8779
8780 @deffn {Command} {fast_load}
8781 Loads an image stored in memory by @command{fast_load_image} to the
8782 current target. Must be preceded by fast_load_image.
8783 @end deffn
8784
8785 @deffn {Command} {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}|@option{s19}]
8786 Normally you should be using @command{load_image} or GDB load. However, for
8787 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
8788 host), storing the image in memory and uploading the image to the target
8789 can be a way to upload e.g. multiple debug sessions when the binary does not change.
8790 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
8791 memory, i.e. does not affect target. This approach is also useful when profiling
8792 target programming performance as I/O and target programming can easily be profiled
8793 separately.
8794 @end deffn
8795
8796 @deffn {Command} {load_image} filename address [[@option{bin}|@option{ihex}|@option{elf}|@option{s19}] @option{min_addr} @option{max_length}]
8797 Load image from file @var{filename} to target memory offset by @var{address} from its load address.
8798 The file format may optionally be specified
8799 (@option{bin}, @option{ihex}, @option{elf}, or @option{s19}).
8800 In addition the following arguments may be specified:
8801 @var{min_addr} - ignore data below @var{min_addr} (this is w.r.t. to the target's load address + @var{address})
8802 @var{max_length} - maximum number of bytes to load.
8803 @example
8804 proc load_image_bin @{fname foffset address length @} @{
8805 # Load data from fname filename at foffset offset to
8806 # target at address. Load at most length bytes.
8807 load_image $fname [expr @{$address - $foffset@}] bin \
8808 $address $length
8809 @}
8810 @end example
8811 @end deffn
8812
8813 @deffn {Command} {test_image} filename [address [@option{bin}|@option{ihex}|@option{elf}]]
8814 Displays image section sizes and addresses
8815 as if @var{filename} were loaded into target memory
8816 starting at @var{address} (defaults to zero).
8817 The file format may optionally be specified
8818 (@option{bin}, @option{ihex}, or @option{elf})
8819 @end deffn
8820
8821 @deffn {Command} {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
8822 Verify @var{filename} against target memory starting at @var{address}.
8823 The file format may optionally be specified
8824 (@option{bin}, @option{ihex}, or @option{elf})
8825 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
8826 @end deffn
8827
8828 @deffn {Command} {verify_image_checksum} filename address [@option{bin}|@option{ihex}|@option{elf}]
8829 Verify @var{filename} against target memory starting at @var{address}.
8830 The file format may optionally be specified
8831 (@option{bin}, @option{ihex}, or @option{elf})
8832 This perform a comparison using a CRC checksum only
8833 @end deffn
8834
8835
8836 @section Breakpoint and Watchpoint commands
8837 @cindex breakpoint
8838 @cindex watchpoint
8839
8840 CPUs often make debug modules accessible through JTAG, with
8841 hardware support for a handful of code breakpoints and data
8842 watchpoints.
8843 In addition, CPUs almost always support software breakpoints.
8844
8845 @deffn {Command} {bp} [address len [@option{hw}]]
8846 With no parameters, lists all active breakpoints.
8847 Else sets a breakpoint on code execution starting
8848 at @var{address} for @var{length} bytes.
8849 This is a software breakpoint, unless @option{hw} is specified
8850 in which case it will be a hardware breakpoint.
8851
8852 (@xref{arm9vectorcatch,,arm9 vector_catch}, or @pxref{xscalevectorcatch,,xscale vector_catch},
8853 for similar mechanisms that do not consume hardware breakpoints.)
8854 @end deffn
8855
8856 @deffn {Command} {rbp} @option{all} | address
8857 Remove the breakpoint at @var{address} or all breakpoints.
8858 @end deffn
8859
8860 @deffn {Command} {rwp} address
8861 Remove data watchpoint on @var{address}
8862 @end deffn
8863
8864 @deffn {Command} {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
8865 With no parameters, lists all active watchpoints.
8866 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
8867 The watch point is an "access" watchpoint unless
8868 the @option{r} or @option{w} parameter is provided,
8869 defining it as respectively a read or write watchpoint.
8870 If a @var{value} is provided, that value is used when determining if
8871 the watchpoint should trigger. The value may be first be masked
8872 using @var{mask} to mark ``don't care'' fields.
8873 @end deffn
8874
8875
8876 @section Real Time Transfer (RTT)
8877
8878 Real Time Transfer (RTT) is an interface specified by SEGGER based on basic
8879 memory reads and writes to transfer data bidirectionally between target and host.
8880 The specification is independent of the target architecture.
8881 Every target that supports so called "background memory access", which means
8882 that the target memory can be accessed by the debugger while the target is
8883 running, can be used.
8884 This interface is especially of interest for targets without
8885 Serial Wire Output (SWO), such as ARM Cortex-M0, or where semihosting is not
8886 applicable because of real-time constraints.
8887
8888 @quotation Note
8889 The current implementation supports only single target devices.
8890 @end quotation
8891
8892 The data transfer between host and target device is organized through
8893 unidirectional up/down-channels for target-to-host and host-to-target
8894 communication, respectively.
8895
8896 @quotation Note
8897 The current implementation does not respect channel buffer flags.
8898 They are used to determine what happens when writing to a full buffer, for
8899 example.
8900 @end quotation
8901
8902 Channels are exposed via raw TCP/IP connections. One or more RTT servers can be
8903 assigned to each channel to make them accessible to an unlimited number
8904 of TCP/IP connections.
8905
8906 @deffn {Command} {rtt setup} address size ID
8907 Configure RTT for the currently selected target.
8908 Once RTT is started, OpenOCD searches for a control block with the
8909 identifier @var{ID} starting at the memory address @var{address} within the next
8910 @var{size} bytes.
8911 @end deffn
8912
8913 @deffn {Command} {rtt start}
8914 Start RTT.
8915 If the control block location is not known, OpenOCD starts searching for it.
8916 @end deffn
8917
8918 @deffn {Command} {rtt stop}
8919 Stop RTT.
8920 @end deffn
8921
8922 @deffn {Command} {rtt polling_interval} [interval]
8923 Display the polling interval.
8924 If @var{interval} is provided, set the polling interval.
8925 The polling interval determines (in milliseconds) how often the up-channels are
8926 checked for new data.
8927 @end deffn
8928
8929 @deffn {Command} {rtt channels}
8930 Display a list of all channels and their properties.
8931 @end deffn
8932
8933 @deffn {Command} {rtt channellist}
8934 Return a list of all channels and their properties as Tcl list.
8935 The list can be manipulated easily from within scripts.
8936 @end deffn
8937
8938 @deffn {Command} {rtt server start} port channel
8939 Start a TCP server on @var{port} for the channel @var{channel}.
8940 @end deffn
8941
8942 @deffn {Command} {rtt server stop} port
8943 Stop the TCP sever with port @var{port}.
8944 @end deffn
8945
8946 The following example shows how to setup RTT using the SEGGER RTT implementation
8947 on the target device.
8948
8949 @example
8950 resume
8951
8952 rtt setup 0x20000000 2048 "SEGGER RTT"
8953 rtt start
8954
8955 rtt server start 9090 0
8956 @end example
8957
8958 In this example, OpenOCD searches the control block with the ID "SEGGER RTT"
8959 starting at 0x20000000 for 2048 bytes. The RTT channel 0 is exposed through the
8960 TCP/IP port 9090.
8961
8962
8963 @section Misc Commands
8964
8965 @cindex profiling
8966 @deffn {Command} {profile} seconds filename [start end]
8967 Profiling samples the CPU's program counter as quickly as possible,
8968 which is useful for non-intrusive stochastic profiling.
8969 Saves up to 10000 samples in @file{filename} using ``gmon.out''
8970 format. Optional @option{start} and @option{end} parameters allow to
8971 limit the address range.
8972 @end deffn
8973
8974 @deffn {Command} {version}
8975 Displays a string identifying the version of this OpenOCD server.
8976 @end deffn
8977
8978 @deffn {Command} {virt2phys} virtual_address
8979 Requests the current target to map the specified @var{virtual_address}
8980 to its corresponding physical address, and displays the result.
8981 @end deffn
8982
8983 @deffn {Command} {add_help_text} 'command_name' 'help-string'
8984 Add or replace help text on the given @var{command_name}.
8985 @end deffn
8986
8987 @deffn {Command} {add_usage_text} 'command_name' 'help-string'
8988 Add or replace usage text on the given @var{command_name}.
8989 @end deffn
8990
8991 @node Architecture and Core Commands
8992 @chapter Architecture and Core Commands
8993 @cindex Architecture Specific Commands
8994 @cindex Core Specific Commands
8995
8996 Most CPUs have specialized JTAG operations to support debugging.
8997 OpenOCD packages most such operations in its standard command framework.
8998 Some of those operations don't fit well in that framework, so they are
8999 exposed here as architecture or implementation (core) specific commands.
9000
9001 @anchor{armhardwaretracing}
9002 @section ARM Hardware Tracing
9003 @cindex tracing
9004 @cindex ETM
9005 @cindex ETB
9006
9007 CPUs based on ARM cores may include standard tracing interfaces,
9008 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
9009 address and data bus trace records to a ``Trace Port''.
9010
9011 @itemize
9012 @item
9013 Development-oriented boards will sometimes provide a high speed
9014 trace connector for collecting that data, when the particular CPU
9015 supports such an interface.
9016 (The standard connector is a 38-pin Mictor, with both JTAG
9017 and trace port support.)
9018 Those trace connectors are supported by higher end JTAG adapters
9019 and some logic analyzer modules; frequently those modules can
9020 buffer several megabytes of trace data.
9021 Configuring an ETM coupled to such an external trace port belongs
9022 in the board-specific configuration file.
9023 @item
9024 If the CPU doesn't provide an external interface, it probably
9025 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
9026 dedicated SRAM. 4KBytes is one common ETB size.
9027 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
9028 (target) configuration file, since it works the same on all boards.
9029 @end itemize
9030
9031 ETM support in OpenOCD doesn't seem to be widely used yet.
9032
9033 @quotation Issues
9034 ETM support may be buggy, and at least some @command{etm config}
9035 parameters should be detected by asking the ETM for them.
9036
9037 ETM trigger events could also implement a kind of complex
9038 hardware breakpoint, much more powerful than the simple
9039 watchpoint hardware exported by EmbeddedICE modules.
9040 @emph{Such breakpoints can be triggered even when using the
9041 dummy trace port driver}.
9042
9043 It seems like a GDB hookup should be possible,
9044 as well as tracing only during specific states
9045 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
9046
9047 There should be GUI tools to manipulate saved trace data and help
9048 analyse it in conjunction with the source code.
9049 It's unclear how much of a common interface is shared
9050 with the current XScale trace support, or should be
9051 shared with eventual Nexus-style trace module support.
9052
9053 At this writing (November 2009) only ARM7, ARM9, and ARM11 support
9054 for ETM modules is available. The code should be able to
9055 work with some newer cores; but not all of them support
9056 this original style of JTAG access.
9057 @end quotation
9058
9059 @subsection ETM Configuration
9060 ETM setup is coupled with the trace port driver configuration.
9061
9062 @deffn {Config Command} {etm config} target width mode clocking driver
9063 Declares the ETM associated with @var{target}, and associates it
9064 with a given trace port @var{driver}. @xref{traceportdrivers,,Trace Port Drivers}.
9065
9066 Several of the parameters must reflect the trace port capabilities,
9067 which are a function of silicon capabilities (exposed later
9068 using @command{etm info}) and of what hardware is connected to
9069 that port (such as an external pod, or ETB).
9070 The @var{width} must be either 4, 8, or 16,
9071 except with ETMv3.0 and newer modules which may also
9072 support 1, 2, 24, 32, 48, and 64 bit widths.
9073 (With those versions, @command{etm info} also shows whether
9074 the selected port width and mode are supported.)
9075
9076 The @var{mode} must be @option{normal}, @option{multiplexed},
9077 or @option{demultiplexed}.
9078 The @var{clocking} must be @option{half} or @option{full}.
9079
9080 @quotation Warning
9081 With ETMv3.0 and newer, the bits set with the @var{mode} and
9082 @var{clocking} parameters both control the mode.
9083 This modified mode does not map to the values supported by
9084 previous ETM modules, so this syntax is subject to change.
9085 @end quotation
9086
9087 @quotation Note
9088 You can see the ETM registers using the @command{reg} command.
9089 Not all possible registers are present in every ETM.
9090 Most of the registers are write-only, and are used to configure
9091 what CPU activities are traced.
9092 @end quotation
9093 @end deffn
9094
9095 @deffn {Command} {etm info}
9096 Displays information about the current target's ETM.
9097 This includes resource counts from the @code{ETM_CONFIG} register,
9098 as well as silicon capabilities (except on rather old modules).
9099 from the @code{ETM_SYS_CONFIG} register.
9100 @end deffn
9101
9102 @deffn {Command} {etm status}
9103 Displays status of the current target's ETM and trace port driver:
9104 is the ETM idle, or is it collecting data?
9105 Did trace data overflow?
9106 Was it triggered?
9107 @end deffn
9108
9109 @deffn {Command} {etm tracemode} [type context_id_bits cycle_accurate branch_output]
9110 Displays what data that ETM will collect.
9111 If arguments are provided, first configures that data.
9112 When the configuration changes, tracing is stopped
9113 and any buffered trace data is invalidated.
9114
9115 @itemize
9116 @item @var{type} ... describing how data accesses are traced,
9117 when they pass any ViewData filtering that was set up.
9118 The value is one of
9119 @option{none} (save nothing),
9120 @option{data} (save data),
9121 @option{address} (save addresses),
9122 @option{all} (save data and addresses)
9123 @item @var{context_id_bits} ... 0, 8, 16, or 32
9124 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
9125 cycle-accurate instruction tracing.
9126 Before ETMv3, enabling this causes much extra data to be recorded.
9127 @item @var{branch_output} ... @option{enable} or @option{disable}.
9128 Disable this unless you need to try reconstructing the instruction
9129 trace stream without an image of the code.
9130 @end itemize
9131 @end deffn
9132
9133 @deffn {Command} {etm trigger_debug} (@option{enable}|@option{disable})
9134 Displays whether ETM triggering debug entry (like a breakpoint) is
9135 enabled or disabled, after optionally modifying that configuration.
9136 The default behaviour is @option{disable}.
9137 Any change takes effect after the next @command{etm start}.
9138
9139 By using script commands to configure ETM registers, you can make the
9140 processor enter debug state automatically when certain conditions,
9141 more complex than supported by the breakpoint hardware, happen.
9142 @end deffn
9143
9144 @subsection ETM Trace Operation
9145
9146 After setting up the ETM, you can use it to collect data.
9147 That data can be exported to files for later analysis.
9148 It can also be parsed with OpenOCD, for basic sanity checking.
9149
9150 To configure what is being traced, you will need to write
9151 various trace registers using @command{reg ETM_*} commands.
9152 For the definitions of these registers, read ARM publication
9153 @emph{IHI 0014, ``Embedded Trace Macrocell, Architecture Specification''}.
9154 Be aware that most of the relevant registers are write-only,
9155 and that ETM resources are limited. There are only a handful
9156 of address comparators, data comparators, counters, and so on.
9157
9158 Examples of scenarios you might arrange to trace include:
9159
9160 @itemize
9161 @item Code flow within a function, @emph{excluding} subroutines
9162 it calls. Use address range comparators to enable tracing
9163 for instruction access within that function's body.
9164 @item Code flow within a function, @emph{including} subroutines
9165 it calls. Use the sequencer and address comparators to activate
9166 tracing on an ``entered function'' state, then deactivate it by
9167 exiting that state when the function's exit code is invoked.
9168 @item Code flow starting at the fifth invocation of a function,
9169 combining one of the above models with a counter.
9170 @item CPU data accesses to the registers for a particular device,
9171 using address range comparators and the ViewData logic.
9172 @item Such data accesses only during IRQ handling, combining the above
9173 model with sequencer triggers which on entry and exit to the IRQ handler.
9174 @item @emph{... more}
9175 @end itemize
9176
9177 At this writing, September 2009, there are no Tcl utility
9178 procedures to help set up any common tracing scenarios.
9179
9180 @deffn {Command} {etm analyze}
9181 Reads trace data into memory, if it wasn't already present.
9182 Decodes and prints the data that was collected.
9183 @end deffn
9184
9185 @deffn {Command} {etm dump} filename
9186 Stores the captured trace data in @file{filename}.
9187 @end deffn
9188
9189 @deffn {Command} {etm image} filename [base_address] [type]
9190 Opens an image file.
9191 @end deffn
9192
9193 @deffn {Command} {etm load} filename
9194 Loads captured trace data from @file{filename}.
9195 @end deffn
9196
9197 @deffn {Command} {etm start}
9198 Starts trace data collection.
9199 @end deffn
9200
9201 @deffn {Command} {etm stop}
9202 Stops trace data collection.
9203 @end deffn
9204
9205 @anchor{traceportdrivers}
9206 @subsection Trace Port Drivers
9207
9208 To use an ETM trace port it must be associated with a driver.
9209
9210 @deffn {Trace Port Driver} {dummy}
9211 Use the @option{dummy} driver if you are configuring an ETM that's
9212 not connected to anything (on-chip ETB or off-chip trace connector).
9213 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
9214 any trace data collection.}
9215 @deffn {Config Command} {etm_dummy config} target
9216 Associates the ETM for @var{target} with a dummy driver.
9217 @end deffn
9218 @end deffn
9219
9220 @deffn {Trace Port Driver} {etb}
9221 Use the @option{etb} driver if you are configuring an ETM
9222 to use on-chip ETB memory.
9223 @deffn {Config Command} {etb config} target etb_tap
9224 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
9225 You can see the ETB registers using the @command{reg} command.
9226 @end deffn
9227 @deffn {Command} {etb trigger_percent} [percent]
9228 This displays, or optionally changes, ETB behavior after the
9229 ETM's configured @emph{trigger} event fires.
9230 It controls how much more trace data is saved after the (single)
9231 trace trigger becomes active.
9232
9233 @itemize
9234 @item The default corresponds to @emph{trace around} usage,
9235 recording 50 percent data before the event and the rest
9236 afterwards.
9237 @item The minimum value of @var{percent} is 2 percent,
9238 recording almost exclusively data before the trigger.
9239 Such extreme @emph{trace before} usage can help figure out
9240 what caused that event to happen.
9241 @item The maximum value of @var{percent} is 100 percent,
9242 recording data almost exclusively after the event.
9243 This extreme @emph{trace after} usage might help sort out
9244 how the event caused trouble.
9245 @end itemize
9246 @c REVISIT allow "break" too -- enter debug mode.
9247 @end deffn
9248
9249 @end deffn
9250
9251 @anchor{armcrosstrigger}
9252 @section ARM Cross-Trigger Interface
9253 @cindex CTI
9254
9255 The ARM Cross-Trigger Interface (CTI) is a generic CoreSight component
9256 that connects event sources like tracing components or CPU cores with each
9257 other through a common trigger matrix (CTM). For ARMv8 architecture, a
9258 CTI is mandatory for core run control and each core has an individual
9259 CTI instance attached to it. OpenOCD has limited support for CTI using
9260 the @emph{cti} group of commands.
9261
9262 @deffn {Command} {cti create} cti_name @option{-dap} dap_name @option{-ap-num} apn @option{-baseaddr} base_address
9263 Creates a CTI instance @var{cti_name} on the DAP instance @var{dap_name} on MEM-AP
9264 @var{apn}. The @var{base_address} must match the base address of the CTI
9265 on the respective MEM-AP. All arguments are mandatory. This creates a
9266 new command @command{$cti_name} which is used for various purposes
9267 including additional configuration.
9268 @end deffn
9269
9270 @deffn {Command} {$cti_name enable} @option{on|off}
9271 Enable (@option{on}) or disable (@option{off}) the CTI.
9272 @end deffn
9273
9274 @deffn {Command} {$cti_name dump}
9275 Displays a register dump of the CTI.
9276 @end deffn
9277
9278 @deffn {Command} {$cti_name write} @var{reg_name} @var{value}
9279 Write @var{value} to the CTI register with the symbolic name @var{reg_name}.
9280 @end deffn
9281
9282 @deffn {Command} {$cti_name read} @var{reg_name}
9283 Print the value read from the CTI register with the symbolic name @var{reg_name}.
9284 @end deffn
9285
9286 @deffn {Command} {$cti_name ack} @var{event}
9287 Acknowledge a CTI @var{event}.
9288 @end deffn
9289
9290 @deffn {Command} {$cti_name channel} @var{channel_number} @var{operation}
9291 Perform a specific channel operation, the possible operations are:
9292 gate, ungate, set, clear and pulse
9293 @end deffn
9294
9295 @deffn {Command} {$cti_name testmode} @option{on|off}
9296 Enable (@option{on}) or disable (@option{off}) the integration test mode
9297 of the CTI.
9298 @end deffn
9299
9300 @deffn {Command} {cti names}
9301 Prints a list of names of all CTI objects created. This command is mainly
9302 useful in TCL scripting.
9303 @end deffn
9304
9305 @section Generic ARM
9306 @cindex ARM
9307
9308 These commands should be available on all ARM processors.
9309 They are available in addition to other core-specific
9310 commands that may be available.
9311
9312 @deffn {Command} {arm core_state} [@option{arm}|@option{thumb}]
9313 Displays the core_state, optionally changing it to process
9314 either @option{arm} or @option{thumb} instructions.
9315 The target may later be resumed in the currently set core_state.
9316 (Processors may also support the Jazelle state, but
9317 that is not currently supported in OpenOCD.)
9318 @end deffn
9319
9320 @deffn {Command} {arm disassemble} address [count [@option{thumb}]]
9321 @cindex disassemble
9322 Disassembles @var{count} instructions starting at @var{address}.
9323 If @var{count} is not specified, a single instruction is disassembled.
9324 If @option{thumb} is specified, or the low bit of the address is set,
9325 Thumb2 (mixed 16/32-bit) instructions are used;
9326 else ARM (32-bit) instructions are used.
9327 (Processors may also support the Jazelle state, but
9328 those instructions are not currently understood by OpenOCD.)
9329
9330 Note that all Thumb instructions are Thumb2 instructions,
9331 so older processors (without Thumb2 support) will still
9332 see correct disassembly of Thumb code.
9333 Also, ThumbEE opcodes are the same as Thumb2,
9334 with a handful of exceptions.
9335 ThumbEE disassembly currently has no explicit support.
9336 @end deffn
9337
9338 @deffn {Command} {arm mcr} pX op1 CRn CRm op2 value
9339 Write @var{value} to a coprocessor @var{pX} register
9340 passing parameters @var{CRn},
9341 @var{CRm}, opcodes @var{opc1} and @var{opc2},
9342 and using the MCR instruction.
9343 (Parameter sequence matches the ARM instruction, but omits
9344 an ARM register.)
9345 @end deffn
9346
9347 @deffn {Command} {arm mrc} pX coproc op1 CRn CRm op2
9348 Read a coprocessor @var{pX} register passing parameters @var{CRn},
9349 @var{CRm}, opcodes @var{opc1} and @var{opc2},
9350 and the MRC instruction.
9351 Returns the result so it can be manipulated by Jim scripts.
9352 (Parameter sequence matches the ARM instruction, but omits
9353 an ARM register.)
9354 @end deffn
9355
9356 @deffn {Command} {arm reg}
9357 Display a table of all banked core registers, fetching the current value from every
9358 core mode if necessary.
9359 @end deffn
9360
9361 @deffn {Command} {arm semihosting} [@option{enable}|@option{disable}]
9362 @cindex ARM semihosting
9363 Display status of semihosting, after optionally changing that status.
9364
9365 Semihosting allows for code executing on an ARM target to use the
9366 I/O facilities on the host computer i.e. the system where OpenOCD
9367 is running. The target application must be linked against a library
9368 implementing the ARM semihosting convention that forwards operation
9369 requests by using a special SVC instruction that is trapped at the
9370 Supervisor Call vector by OpenOCD.
9371 @end deffn
9372
9373 @deffn {Command} {arm semihosting_redirect} (@option{disable} | @option{tcp} <port>
9374 [@option{debug}|@option{stdio}|@option{all})
9375 @cindex ARM semihosting
9376 Redirect semihosting messages to a specified TCP port.
9377
9378 This command redirects debug (READC, WRITEC and WRITE0) and stdio (READ, WRITE)
9379 semihosting operations to the specified TCP port.
9380 The command allows to select which type of operations to redirect (debug, stdio, all (default)).
9381 Note: for stdio operations, only I/O from/to ':tt' file descriptors are redirected.
9382 @end deffn
9383
9384 @deffn {Command} {arm semihosting_cmdline} [@option{enable}|@option{disable}]
9385 @cindex ARM semihosting
9386 Set the command line to be passed to the debugger.
9387
9388 @example
9389 arm semihosting_cmdline argv0 argv1 argv2 ...
9390 @end example
9391
9392 This option lets one set the command line arguments to be passed to
9393 the program. The first argument (argv0) is the program name in a
9394 standard C environment (argv[0]). Depending on the program (not much
9395 programs look at argv[0]), argv0 is ignored and can be any string.
9396 @end deffn
9397
9398 @deffn {Command} {arm semihosting_fileio} [@option{enable}|@option{disable}]
9399 @cindex ARM semihosting
9400 Display status of semihosting fileio, after optionally changing that
9401 status.
9402
9403 Enabling this option forwards semihosting I/O to GDB process using the
9404 File-I/O remote protocol extension. This is especially useful for
9405 interacting with remote files or displaying console messages in the
9406 debugger.
9407 @end deffn
9408
9409 @deffn {Command} {arm semihosting_resexit} [@option{enable}|@option{disable}]
9410 @cindex ARM semihosting
9411 Enable resumable SEMIHOSTING_SYS_EXIT.
9412
9413 When SEMIHOSTING_SYS_EXIT is called outside a debug session,
9414 things are simple, the openocd process calls exit() and passes
9415 the value returned by the target.
9416
9417 When SEMIHOSTING_SYS_EXIT is called during a debug session,
9418 by default execution returns to the debugger, leaving the
9419 debugger in a HALT state, similar to the state entered when
9420 encountering a break.
9421
9422 In some use cases, it is useful to have SEMIHOSTING_SYS_EXIT
9423 return normally, as any semihosting call, and do not break
9424 to the debugger.
9425 The standard allows this to happen, but the condition
9426 to trigger it is a bit obscure ("by performing an RDI_Execute
9427 request or equivalent").
9428
9429 To make the SEMIHOSTING_SYS_EXIT call return normally, enable
9430 this option (default: disabled).
9431 @end deffn
9432
9433 @deffn {Command} {arm semihosting_read_user_param}
9434 @cindex ARM semihosting
9435 Read parameter of the semihosting call from the target. Usable in
9436 semihosting-user-cmd-0x10* event handlers, returning a string.
9437
9438 When the target makes semihosting call with operation number from range 0x100-
9439 0x107, an optional string parameter can be passed to the server. This parameter
9440 is valid during the run of the event handlers and is accessible with this
9441 command.
9442 @end deffn
9443
9444 @section ARMv4 and ARMv5 Architecture
9445 @cindex ARMv4
9446 @cindex ARMv5
9447
9448 The ARMv4 and ARMv5 architectures are widely used in embedded systems,
9449 and introduced core parts of the instruction set in use today.
9450 That includes the Thumb instruction set, introduced in the ARMv4T
9451 variant.
9452
9453 @subsection ARM7 and ARM9 specific commands
9454 @cindex ARM7
9455 @cindex ARM9
9456
9457 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
9458 ARM9TDMI, ARM920T or ARM926EJ-S.
9459 They are available in addition to the ARM commands,
9460 and any other core-specific commands that may be available.
9461
9462 @deffn {Command} {arm7_9 dbgrq} [@option{enable}|@option{disable}]
9463 Displays the value of the flag controlling use of the
9464 EmbeddedIce DBGRQ signal to force entry into debug mode,
9465 instead of breakpoints.
9466 If a boolean parameter is provided, first assigns that flag.
9467
9468 This should be
9469 safe for all but ARM7TDMI-S cores (like NXP LPC).
9470 This feature is enabled by default on most ARM9 cores,
9471 including ARM9TDMI, ARM920T, and ARM926EJ-S.
9472 @end deffn
9473
9474 @deffn {Command} {arm7_9 dcc_downloads} [@option{enable}|@option{disable}]
9475 @cindex DCC
9476 Displays the value of the flag controlling use of the debug communications
9477 channel (DCC) to write larger (>128 byte) amounts of memory.
9478 If a boolean parameter is provided, first assigns that flag.
9479
9480 DCC downloads offer a huge speed increase, but might be
9481 unsafe, especially with targets running at very low speeds. This command was introduced
9482 with OpenOCD rev. 60, and requires a few bytes of working area.
9483 @end deffn
9484
9485 @deffn {Command} {arm7_9 fast_memory_access} [@option{enable}|@option{disable}]
9486 Displays the value of the flag controlling use of memory writes and reads
9487 that don't check completion of the operation.
9488 If a boolean parameter is provided, first assigns that flag.
9489
9490 This provides a huge speed increase, especially with USB JTAG
9491 cables (FT2232), but might be unsafe if used with targets running at very low
9492 speeds, like the 32kHz startup clock of an AT91RM9200.
9493 @end deffn
9494
9495 @subsection ARM9 specific commands
9496 @cindex ARM9
9497
9498 ARM9-family cores are built around ARM9TDMI or ARM9E (including ARM9EJS)
9499 integer processors.
9500 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
9501
9502 @c 9-june-2009: tried this on arm920t, it didn't work.
9503 @c no-params always lists nothing caught, and that's how it acts.
9504 @c 23-oct-2009: doesn't work _consistently_ ... as if the ICE
9505 @c versions have different rules about when they commit writes.
9506
9507 @anchor{arm9vectorcatch}
9508 @deffn {Command} {arm9 vector_catch} [@option{all}|@option{none}|list]
9509 @cindex vector_catch
9510 Vector Catch hardware provides a sort of dedicated breakpoint
9511 for hardware events such as reset, interrupt, and abort.
9512 You can use this to conserve normal breakpoint resources,
9513 so long as you're not concerned with code that branches directly
9514 to those hardware vectors.
9515
9516 This always finishes by listing the current configuration.
9517 If parameters are provided, it first reconfigures the
9518 vector catch hardware to intercept
9519 @option{all} of the hardware vectors,
9520 @option{none} of them,
9521 or a list with one or more of the following:
9522 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt}
9523 @option{irq} @option{fiq}.
9524 @end deffn
9525
9526 @subsection ARM920T specific commands
9527 @cindex ARM920T
9528
9529 These commands are available to ARM920T based CPUs,
9530 which are implementations of the ARMv4T architecture
9531 built using the ARM9TDMI integer core.
9532 They are available in addition to the ARM, ARM7/ARM9,
9533 and ARM9 commands.
9534
9535 @deffn {Command} {arm920t cache_info}
9536 Print information about the caches found. This allows to see whether your target
9537 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
9538 @end deffn
9539
9540 @deffn {Command} {arm920t cp15} regnum [value]
9541 Display cp15 register @var{regnum};
9542 else if a @var{value} is provided, that value is written to that register.
9543 This uses "physical access" and the register number is as
9544 shown in bits 38..33 of table 9-9 in the ARM920T TRM.
9545 (Not all registers can be written.)
9546 @end deffn
9547
9548 @deffn {Command} {arm920t read_cache} filename
9549 Dump the content of ICache and DCache to a file named @file{filename}.
9550 @end deffn
9551
9552 @deffn {Command} {arm920t read_mmu} filename
9553 Dump the content of the ITLB and DTLB to a file named @file{filename}.
9554 @end deffn
9555
9556 @subsection ARM926ej-s specific commands
9557 @cindex ARM926ej-s
9558
9559 These commands are available to ARM926ej-s based CPUs,
9560 which are implementations of the ARMv5TEJ architecture
9561 based on the ARM9EJ-S integer core.
9562 They are available in addition to the ARM, ARM7/ARM9,
9563 and ARM9 commands.
9564
9565 The Feroceon cores also support these commands, although
9566 they are not built from ARM926ej-s designs.
9567
9568 @deffn {Command} {arm926ejs cache_info}
9569 Print information about the caches found.
9570 @end deffn
9571
9572 @subsection ARM966E specific commands
9573 @cindex ARM966E
9574
9575 These commands are available to ARM966 based CPUs,
9576 which are implementations of the ARMv5TE architecture.
9577 They are available in addition to the ARM, ARM7/ARM9,
9578 and ARM9 commands.
9579
9580 @deffn {Command} {arm966e cp15} regnum [value]
9581 Display cp15 register @var{regnum};
9582 else if a @var{value} is provided, that value is written to that register.
9583 The six bit @var{regnum} values are bits 37..32 from table 7-2 of the
9584 ARM966E-S TRM.
9585 There is no current control over bits 31..30 from that table,
9586 as required for BIST support.
9587 @end deffn
9588
9589 @subsection XScale specific commands
9590 @cindex XScale
9591
9592 Some notes about the debug implementation on the XScale CPUs:
9593
9594 The XScale CPU provides a special debug-only mini-instruction cache
9595 (mini-IC) in which exception vectors and target-resident debug handler
9596 code are placed by OpenOCD. In order to get access to the CPU, OpenOCD
9597 must point vector 0 (the reset vector) to the entry of the debug
9598 handler. However, this means that the complete first cacheline in the
9599 mini-IC is marked valid, which makes the CPU fetch all exception
9600 handlers from the mini-IC, ignoring the code in RAM.
9601
9602 To address this situation, OpenOCD provides the @code{xscale
9603 vector_table} command, which allows the user to explicitly write
9604 individual entries to either the high or low vector table stored in
9605 the mini-IC.
9606
9607 It is recommended to place a pc-relative indirect branch in the vector
9608 table, and put the branch destination somewhere in memory. Doing so
9609 makes sure the code in the vector table stays constant regardless of
9610 code layout in memory:
9611 @example
9612 _vectors:
9613 ldr pc,[pc,#0x100-8]
9614 ldr pc,[pc,#0x100-8]
9615 ldr pc,[pc,#0x100-8]
9616 ldr pc,[pc,#0x100-8]
9617 ldr pc,[pc,#0x100-8]
9618 ldr pc,[pc,#0x100-8]
9619 ldr pc,[pc,#0x100-8]
9620 ldr pc,[pc,#0x100-8]
9621 .org 0x100
9622 .long real_reset_vector
9623 .long real_ui_handler
9624 .long real_swi_handler
9625 .long real_pf_abort
9626 .long real_data_abort
9627 .long 0 /* unused */
9628 .long real_irq_handler
9629 .long real_fiq_handler
9630 @end example
9631
9632 Alternatively, you may choose to keep some or all of the mini-IC
9633 vector table entries synced with those written to memory by your
9634 system software. The mini-IC can not be modified while the processor
9635 is executing, but for each vector table entry not previously defined
9636 using the @code{xscale vector_table} command, OpenOCD will copy the
9637 value from memory to the mini-IC every time execution resumes from a
9638 halt. This is done for both high and low vector tables (although the
9639 table not in use may not be mapped to valid memory, and in this case
9640 that copy operation will silently fail). This means that you will
9641 need to briefly halt execution at some strategic point during system
9642 start-up; e.g., after the software has initialized the vector table,
9643 but before exceptions are enabled. A breakpoint can be used to
9644 accomplish this once the appropriate location in the start-up code has
9645 been identified. A watchpoint over the vector table region is helpful
9646 in finding the location if you're not sure. Note that the same
9647 situation exists any time the vector table is modified by the system
9648 software.
9649
9650 The debug handler must be placed somewhere in the address space using
9651 the @code{xscale debug_handler} command. The allowed locations for the
9652 debug handler are either (0x800 - 0x1fef800) or (0xfe000800 -
9653 0xfffff800). The default value is 0xfe000800.
9654
9655 XScale has resources to support two hardware breakpoints and two
9656 watchpoints. However, the following restrictions on watchpoint
9657 functionality apply: (1) the value and mask arguments to the @code{wp}
9658 command are not supported, (2) the watchpoint length must be a
9659 power of two and not less than four, and can not be greater than the
9660 watchpoint address, and (3) a watchpoint with a length greater than
9661 four consumes all the watchpoint hardware resources. This means that
9662 at any one time, you can have enabled either two watchpoints with a
9663 length of four, or one watchpoint with a length greater than four.
9664
9665 These commands are available to XScale based CPUs,
9666 which are implementations of the ARMv5TE architecture.
9667
9668 @deffn {Command} {xscale analyze_trace}
9669 Displays the contents of the trace buffer.
9670 @end deffn
9671
9672 @deffn {Command} {xscale cache_clean_address} address
9673 Changes the address used when cleaning the data cache.
9674 @end deffn
9675
9676 @deffn {Command} {xscale cache_info}
9677 Displays information about the CPU caches.
9678 @end deffn
9679
9680 @deffn {Command} {xscale cp15} regnum [value]
9681 Display cp15 register @var{regnum};
9682 else if a @var{value} is provided, that value is written to that register.
9683 @end deffn
9684
9685 @deffn {Command} {xscale debug_handler} target address
9686 Changes the address used for the specified target's debug handler.
9687 @end deffn
9688
9689 @deffn {Command} {xscale dcache} [@option{enable}|@option{disable}]
9690 Enables or disable the CPU's data cache.
9691 @end deffn
9692
9693 @deffn {Command} {xscale dump_trace} filename
9694 Dumps the raw contents of the trace buffer to @file{filename}.
9695 @end deffn
9696
9697 @deffn {Command} {xscale icache} [@option{enable}|@option{disable}]
9698 Enables or disable the CPU's instruction cache.
9699 @end deffn
9700
9701 @deffn {Command} {xscale mmu} [@option{enable}|@option{disable}]
9702 Enables or disable the CPU's memory management unit.
9703 @end deffn
9704
9705 @deffn {Command} {xscale trace_buffer} [@option{enable}|@option{disable} [@option{fill} [n] | @option{wrap}]]
9706 Displays the trace buffer status, after optionally
9707 enabling or disabling the trace buffer
9708 and modifying how it is emptied.
9709 @end deffn
9710
9711 @deffn {Command} {xscale trace_image} filename [offset [type]]
9712 Opens a trace image from @file{filename}, optionally rebasing
9713 its segment addresses by @var{offset}.
9714 The image @var{type} may be one of
9715 @option{bin} (binary), @option{ihex} (Intel hex),
9716 @option{elf} (ELF file), @option{s19} (Motorola s19),
9717 @option{mem}, or @option{builder}.
9718 @end deffn
9719
9720 @anchor{xscalevectorcatch}
9721 @deffn {Command} {xscale vector_catch} [mask]
9722 @cindex vector_catch
9723 Display a bitmask showing the hardware vectors to catch.
9724 If the optional parameter is provided, first set the bitmask to that value.
9725
9726 The mask bits correspond with bit 16..23 in the DCSR:
9727 @example
9728 0x01 Trap Reset
9729 0x02 Trap Undefined Instructions
9730 0x04 Trap Software Interrupt
9731 0x08 Trap Prefetch Abort
9732 0x10 Trap Data Abort
9733 0x20 reserved
9734 0x40 Trap IRQ
9735 0x80 Trap FIQ
9736 @end example
9737 @end deffn
9738
9739 @deffn {Command} {xscale vector_table} [(@option{low}|@option{high}) index value]
9740 @cindex vector_table
9741
9742 Set an entry in the mini-IC vector table. There are two tables: one for
9743 low vectors (at 0x00000000), and one for high vectors (0xFFFF0000), each
9744 holding the 8 exception vectors. @var{index} can be 1-7, because vector 0
9745 points to the debug handler entry and can not be overwritten.
9746 @var{value} holds the 32-bit opcode that is placed in the mini-IC.
9747
9748 Without arguments, the current settings are displayed.
9749
9750 @end deffn
9751
9752 @section ARMv6 Architecture
9753 @cindex ARMv6
9754
9755 @subsection ARM11 specific commands
9756 @cindex ARM11
9757
9758 @deffn {Command} {arm11 memwrite burst} [@option{enable}|@option{disable}]
9759 Displays the value of the memwrite burst-enable flag,
9760 which is enabled by default.
9761 If a boolean parameter is provided, first assigns that flag.
9762 Burst writes are only used for memory writes larger than 1 word.
9763 They improve performance by assuming that the CPU has read each data
9764 word over JTAG and completed its write before the next word arrives,
9765 instead of polling for a status flag to verify that completion.
9766 This is usually safe, because JTAG runs much slower than the CPU.
9767 @end deffn
9768
9769 @deffn {Command} {arm11 memwrite error_fatal} [@option{enable}|@option{disable}]
9770 Displays the value of the memwrite error_fatal flag,
9771 which is enabled by default.
9772 If a boolean parameter is provided, first assigns that flag.
9773 When set, certain memory write errors cause earlier transfer termination.
9774 @end deffn
9775
9776 @deffn {Command} {arm11 step_irq_enable} [@option{enable}|@option{disable}]
9777 Displays the value of the flag controlling whether
9778 IRQs are enabled during single stepping;
9779 they are disabled by default.
9780 If a boolean parameter is provided, first assigns that.
9781 @end deffn
9782
9783 @deffn {Command} {arm11 vcr} [value]
9784 @cindex vector_catch
9785 Displays the value of the @emph{Vector Catch Register (VCR)},
9786 coprocessor 14 register 7.
9787 If @var{value} is defined, first assigns that.
9788
9789 Vector Catch hardware provides dedicated breakpoints
9790 for certain hardware events.
9791 The specific bit values are core-specific (as in fact is using
9792 coprocessor 14 register 7 itself) but all current ARM11
9793 cores @emph{except the ARM1176} use the same six bits.
9794 @end deffn
9795
9796 @section ARMv7 and ARMv8 Architecture
9797 @cindex ARMv7
9798 @cindex ARMv8
9799
9800 @subsection ARMv7-A specific commands
9801 @cindex Cortex-A
9802
9803 @deffn {Command} {cortex_a cache_info}
9804 display information about target caches
9805 @end deffn
9806
9807 @deffn {Command} {cortex_a dacrfixup} [@option{on}|@option{off}]
9808 Work around issues with software breakpoints when the program text is
9809 mapped read-only by the operating system. This option sets the CP15 DACR
9810 to "all-manager" to bypass MMU permission checks on memory access.
9811 Defaults to 'off'.
9812 @end deffn
9813
9814 @deffn {Command} {cortex_a dbginit}
9815 Initialize core debug
9816 Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
9817 @end deffn
9818
9819 @deffn {Command} {cortex_a smp} [on|off]
9820 Display/set the current SMP mode
9821 @end deffn
9822
9823 @deffn {Command} {cortex_a smp_gdb} [core_id]
9824 Display/set the current core displayed in GDB
9825 @end deffn
9826
9827 @deffn {Command} {cortex_a maskisr} [@option{on}|@option{off}]
9828 Selects whether interrupts will be processed when single stepping
9829 @end deffn
9830
9831 @deffn {Command} {cache_config l2x} [base way]
9832 configure l2x cache
9833 @end deffn
9834
9835 @deffn {Command} {cortex_a mmu dump} [@option{0}|@option{1}|@option{addr} address [@option{num_entries}]]
9836 Dump the MMU translation table from TTB0 or TTB1 register, or from physical
9837 memory location @var{address}. When dumping the table from @var{address}, print at most
9838 @var{num_entries} page table entries. @var{num_entries} is optional, if omitted, the maximum
9839 possible (4096) entries are printed.
9840 @end deffn
9841
9842 @subsection ARMv7-R specific commands
9843 @cindex Cortex-R
9844
9845 @deffn {Command} {cortex_r4 dbginit}
9846 Initialize core debug
9847 Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
9848 @end deffn
9849
9850 @deffn {Command} {cortex_r4 maskisr} [@option{on}|@option{off}]
9851 Selects whether interrupts will be processed when single stepping
9852 @end deffn
9853
9854
9855 @subsection ARM CoreSight TPIU and SWO specific commands
9856 @cindex tracing
9857 @cindex SWO
9858 @cindex SWV
9859 @cindex TPIU
9860
9861 ARM CoreSight provides several modules to generate debugging
9862 information internally (ITM, DWT and ETM). Their output is directed
9863 through TPIU or SWO modules to be captured externally either on an SWO pin (this
9864 configuration is called SWV) or on a synchronous parallel trace port.
9865
9866 ARM CoreSight provides independent HW blocks named TPIU and SWO each with its
9867 own functionality. Embedded in Cortex-M3 and M4, ARM provides an optional HW
9868 block that includes both TPIU and SWO functionalities and is again named TPIU,
9869 which causes quite some confusion.
9870 The registers map of all the TPIU and SWO implementations allows using a single
9871 driver that detects at runtime the features available.
9872
9873 The @command{tpiu} is used for either TPIU or SWO.
9874 A convenient alias @command{swo} is available to help distinguish, in scripts,
9875 the commands for SWO from the commands for TPIU.
9876
9877 @deffn {Command} {swo} ...
9878 Alias of @command{tpiu ...}. Can be used in scripts to distinguish the commands
9879 for SWO from the commands for TPIU.
9880 @end deffn
9881
9882 @deffn {Command} {tpiu create} tpiu_name configparams...
9883 Creates a TPIU or a SWO object. The two commands are equivalent.
9884 Add the object in a list and add new commands (@command{@var{tpiu_name}})
9885 which are used for various purposes including additional configuration.
9886
9887 @itemize @bullet
9888 @item @var{tpiu_name} -- the name of the TPIU or SWO object.
9889 This name is also used to create the object's command, referred to here
9890 as @command{$tpiu_name}, and in other places where the TPIU or SWO needs to be identified.
9891 @item @var{configparams} -- all parameters accepted by @command{$tpiu_name configure} are permitted.
9892
9893 You @emph{must} set here the AP and MEM_AP base_address through @code{-dap @var{dap_name}},
9894 @code{-ap-num @var{ap_number}} and @code{-baseaddr @var{base_address}}.
9895 @end itemize
9896 @end deffn
9897
9898 @deffn {Command} {tpiu names}
9899 Lists all the TPIU or SWO objects created so far. The two commands are equivalent.
9900 @end deffn
9901
9902 @deffn {Command} {tpiu init}
9903 Initialize all registered TPIU and SWO. The two commands are equivalent.
9904 These commands are used internally during initialization. They can be issued
9905 at any time after the initialization, too.
9906 @end deffn
9907
9908 @deffn {Command} {$tpiu_name cget} queryparm
9909 Each configuration parameter accepted by @command{$tpiu_name configure} can be
9910 individually queried, to return its current value.
9911 The @var{queryparm} is a parameter name accepted by that command, such as @code{-dap}.
9912 @end deffn
9913
9914 @deffn {Command} {$tpiu_name configure} configparams...
9915 The options accepted by this command may also be specified as parameters
9916 to @command{tpiu create}. Their values can later be queried one at a time by
9917 using the @command{$tpiu_name cget} command.
9918
9919 @itemize @bullet
9920 @item @code{-dap} @var{dap_name} -- names the DAP used to access this
9921 TPIU. @xref{dapdeclaration,,DAP declaration}, on how to create and manage DAP instances.
9922
9923 @item @code{-ap-num} @var{ap_number} -- sets DAP access port for TPIU,
9924 @var{ap_number} is the numeric index of the DAP AP the TPIU is connected to.
9925
9926 @item @code{-baseaddr} @var{base_address} -- sets the TPIU @var{base_address} where
9927 to access the TPIU in the DAP AP memory space.
9928
9929 @item @code{-protocol} (@option{sync}|@option{uart}|@option{manchester}) -- sets the
9930 protocol used for trace data:
9931 @itemize @minus
9932 @item @option{sync} -- synchronous parallel trace output mode, using @var{port_width}
9933 data bits (default);
9934 @item @option{uart} -- use asynchronous SWO mode with NRZ (same as regular UART 8N1) coding;
9935 @item @option{manchester} -- use asynchronous SWO mode with Manchester coding.
9936 @end itemize
9937
9938 @item @code{-event} @var{event_name} @var{event_body} -- assigns an event handler,
9939 a TCL string which is evaluated when the event is triggered. The events
9940 @code{pre-enable}, @code{post-enable}, @code{pre-disable} and @code{post-disable}
9941 are defined for TPIU/SWO.
9942 A typical use case for the event @code{pre-enable} is to enable the trace clock
9943 of the TPIU.
9944
9945 @item @code{-output} (@option{external}|@option{:}@var{port}|@var{filename}|@option{-}) -- specifies
9946 the destination of the trace data:
9947 @itemize @minus
9948 @item @option{external} -- configure TPIU/SWO to let user capture trace
9949 output externally, either with an additional UART or with a logic analyzer (default);
9950 @item @option{-} -- configure TPIU/SWO and debug adapter to gather trace data
9951 and forward it to @command{tcl_trace} command;
9952 @item @option{:}@var{port} -- configure TPIU/SWO and debug adapter to gather
9953 trace data, open a TCP server at port @var{port} and send the trace data to
9954 each connected client;
9955 @item @var{filename} -- configure TPIU/SWO and debug adapter to
9956 gather trace data and append it to @var{filename}, which can be
9957 either a regular file or a named pipe.
9958 @end itemize
9959
9960 @item @code{-traceclk} @var{TRACECLKIN_freq} -- mandatory parameter.
9961 Specifies the frequency in Hz of the trace clock. For the TPIU embedded in
9962 Cortex-M3 or M4, this is usually the same frequency as HCLK. For protocol
9963 @option{sync} this is twice the frequency of the pin data rate.
9964
9965 @item @code{-pin-freq} @var{trace_freq} -- specifies the expected data rate
9966 in Hz of the SWO pin. Parameter used only on protocols @option{uart} and
9967 @option{manchester}. Can be omitted to let the adapter driver select the
9968 maximum supported rate automatically.
9969
9970 @item @code{-port-width} @var{port_width} -- sets to @var{port_width} the width
9971 of the synchronous parallel port used for trace output. Parameter used only on
9972 protocol @option{sync}. If not specified, default value is @var{1}.
9973
9974 @item @code{-formatter} (@option{0}|@option{1}) -- specifies if the formatter
9975 should be enabled. Parameter used only on protocol @option{sync}. If not specified,
9976 default value is @var{0}.
9977 @end itemize
9978 @end deffn
9979
9980 @deffn {Command} {$tpiu_name enable}
9981 Uses the parameters specified by the previous @command{$tpiu_name configure}
9982 to configure and enable the TPIU or the SWO.
9983 If required, the adapter is also configured and enabled to receive the trace
9984 data.
9985 This command can be used before @command{init}, but it will take effect only
9986 after the @command{init}.
9987 @end deffn
9988
9989 @deffn {Command} {$tpiu_name disable}
9990 Disable the TPIU or the SWO, terminating the receiving of the trace data.
9991 @end deffn
9992
9993
9994
9995 Example usage:
9996 @enumerate
9997 @item STM32L152 board is programmed with an application that configures
9998 PLL to provide core clock with 24MHz frequency; to use ITM output it's
9999 enough to:
10000 @example
10001 #include <libopencm3/cm3/itm.h>
10002 ...
10003 ITM_STIM8(0) = c;
10004 ...
10005 @end example
10006 (the most obvious way is to use the first stimulus port for printf,
10007 for that this ITM_STIM8 assignment can be used inside _write(); to make it
10008 blocking to avoid data loss, add @code{while (!(ITM_STIM8(0) &
10009 ITM_STIM_FIFOREADY));});
10010 @item An FT2232H UART is connected to the SWO pin of the board;
10011 @item Commands to configure UART for 12MHz baud rate:
10012 @example
10013 $ setserial /dev/ttyUSB1 spd_cust divisor 5
10014 $ stty -F /dev/ttyUSB1 38400
10015 @end example
10016 (FT2232H's base frequency is 60MHz, spd_cust allows to alias 38400
10017 baud with our custom divisor to get 12MHz)
10018 @item @code{itmdump -f /dev/ttyUSB1 -d1}
10019 @item OpenOCD invocation line:
10020 @example
10021 openocd -f interface/stlink.cfg \
10022 -c "transport select hla_swd" \
10023 -f target/stm32l1.cfg \
10024 -c "stm32l1.tpiu configure -protocol uart" \
10025 -c "stm32l1.tpiu configure -traceclk 24000000 -pin-freq 12000000" \
10026 -c "stm32l1.tpiu enable"
10027 @end example
10028 @end enumerate
10029
10030 @subsection ARMv7-M specific commands
10031 @cindex tracing
10032 @cindex SWO
10033 @cindex SWV
10034 @cindex ITM
10035 @cindex ETM
10036
10037 @deffn {Command} {itm port} @var{port} (@option{0}|@option{1}|@option{on}|@option{off})
10038 Enable or disable trace output for ITM stimulus @var{port} (counting
10039 from 0). Port 0 is enabled on target creation automatically.
10040 @end deffn
10041
10042 @deffn {Command} {itm ports} (@option{0}|@option{1}|@option{on}|@option{off})
10043 Enable or disable trace output for all ITM stimulus ports.
10044 @end deffn
10045
10046 @subsection Cortex-M specific commands
10047 @cindex Cortex-M
10048
10049 @deffn {Command} {cortex_m maskisr} (@option{auto}|@option{on}|@option{off}|@option{steponly})
10050 Control masking (disabling) interrupts during target step/resume.
10051
10052 The @option{auto} option handles interrupts during stepping in a way that they
10053 get served but don't disturb the program flow. The step command first allows
10054 pending interrupt handlers to execute, then disables interrupts and steps over
10055 the next instruction where the core was halted. After the step interrupts
10056 are enabled again. If the interrupt handlers don't complete within 500ms,
10057 the step command leaves with the core running.
10058
10059 The @option{steponly} option disables interrupts during single-stepping but
10060 enables them during normal execution. This can be used as a partial workaround
10061 for 702596 erratum in Cortex-M7 r0p1. See "Cortex-M7 (AT610) and Cortex-M7 with
10062 FPU (AT611) Software Developer Errata Notice" from ARM for further details.
10063
10064 Note that a free hardware (FPB) breakpoint is required for the @option{auto}
10065 option. If no breakpoint is available at the time of the step, then the step
10066 is taken with interrupts enabled, i.e. the same way the @option{off} option
10067 does.
10068
10069 Default is @option{auto}.
10070 @end deffn
10071
10072 @deffn {Command} {cortex_m vector_catch} [@option{all}|@option{none}|list]
10073 @cindex vector_catch
10074 Vector Catch hardware provides dedicated breakpoints
10075 for certain hardware events.
10076
10077 Parameters request interception of
10078 @option{all} of these hardware event vectors,
10079 @option{none} of them,
10080 or one or more of the following:
10081 @option{hard_err} for a HardFault exception;
10082 @option{mm_err} for a MemManage exception;
10083 @option{bus_err} for a BusFault exception;
10084 @option{irq_err},
10085 @option{state_err},
10086 @option{chk_err}, or
10087 @option{nocp_err} for various UsageFault exceptions; or
10088 @option{reset}.
10089 If NVIC setup code does not enable them,
10090 MemManage, BusFault, and UsageFault exceptions
10091 are mapped to HardFault.
10092 UsageFault checks for
10093 divide-by-zero and unaligned access
10094 must also be explicitly enabled.
10095
10096 This finishes by listing the current vector catch configuration.
10097 @end deffn
10098
10099 @deffn {Command} {cortex_m reset_config} (@option{sysresetreq}|@option{vectreset})
10100 Control reset handling if hardware srst is not fitted
10101 @xref{reset_config,,reset_config}.
10102
10103 @itemize @minus
10104 @item @option{sysresetreq} use AIRCR SYSRESETREQ to reset system.
10105 @item @option{vectreset} use AIRCR VECTRESET to reset system (default).
10106 @end itemize
10107
10108 Using @option{vectreset} is a safe option for Cortex-M3, M4 and M7 cores.
10109 This however has the disadvantage of only resetting the core, all peripherals
10110 are unaffected. A solution would be to use a @code{reset-init} event handler
10111 to manually reset the peripherals.
10112 @xref{targetevents,,Target Events}.
10113
10114 Cortex-M0, M0+ and M1 do not support @option{vectreset}, use @option{sysresetreq}
10115 instead.
10116 @end deffn
10117
10118 @subsection ARMv8-A specific commands
10119 @cindex ARMv8-A
10120 @cindex aarch64
10121
10122 @deffn {Command} {aarch64 cache_info}
10123 Display information about target caches
10124 @end deffn
10125
10126 @deffn {Command} {aarch64 dbginit}
10127 This command enables debugging by clearing the OS Lock and sticky power-down and reset
10128 indications. It also establishes the expected, basic cross-trigger configuration the aarch64
10129 target code relies on. In a configuration file, the command would typically be called from a
10130 @code{reset-end} or @code{reset-deassert-post} handler, to re-enable debugging after a system reset.
10131 However, normally it is not necessary to use the command at all.
10132 @end deffn
10133
10134 @deffn {Command} {aarch64 disassemble} address [count]
10135 @cindex disassemble
10136 Disassembles @var{count} instructions starting at @var{address}.
10137 If @var{count} is not specified, a single instruction is disassembled.
10138 @end deffn
10139
10140 @deffn {Command} {aarch64 smp} [on|off]
10141 Display, enable or disable SMP handling mode. The state of SMP handling influences the way targets in an SMP group
10142 are handled by the run control. With SMP handling enabled, issuing halt or resume to one core will trigger
10143 halting or resuming of all cores in the group. The command @code{target smp} defines which targets are in the SMP
10144 group. With SMP handling disabled, all targets need to be treated individually.
10145 @end deffn
10146
10147 @deffn {Command} {aarch64 maskisr} [@option{on}|@option{off}]
10148 Selects whether interrupts will be processed when single stepping. The default configuration is
10149 @option{on}.
10150 @end deffn
10151
10152 @deffn {Command} {$target_name catch_exc} [@option{off}|@option{sec_el1}|@option{sec_el3}|@option{nsec_el1}|@option{nsec_el2}]+
10153 Cause @command{$target_name} to halt when an exception is taken. Any combination of
10154 Secure (sec) EL1/EL3 or Non-Secure (nsec) EL1/EL2 is valid. The target
10155 @command{$target_name} will halt before taking the exception. In order to resume
10156 the target, the exception catch must be disabled again with @command{$target_name catch_exc off}.
10157 Issuing the command without options prints the current configuration.
10158 @end deffn
10159
10160 @section EnSilica eSi-RISC Architecture
10161
10162 eSi-RISC is a highly configurable microprocessor architecture for embedded systems
10163 provided by EnSilica. (See: @url{http://www.ensilica.com/risc-ip/}.)
10164
10165 @subsection eSi-RISC Configuration
10166
10167 @deffn {Command} {esirisc cache_arch} (@option{harvard}|@option{von_neumann})
10168 Configure the caching architecture. Targets with the @code{UNIFIED_ADDRESS_SPACE}
10169 option disabled employ a Harvard architecture. By default, @option{von_neumann} is assumed.
10170 @end deffn
10171
10172 @deffn {Command} {esirisc hwdc} (@option{all}|@option{none}|mask ...)
10173 Configure hardware debug control. The HWDC register controls which exceptions return
10174 control back to the debugger. Possible masks are @option{all}, @option{none},
10175 @option{reset}, @option{interrupt}, @option{syscall}, @option{error}, and @option{debug}.
10176 By default, @option{reset}, @option{error}, and @option{debug} are enabled.
10177 @end deffn
10178
10179 @subsection eSi-RISC Operation
10180
10181 @deffn {Command} {esirisc flush_caches}
10182 Flush instruction and data caches. This command requires that the target is halted
10183 when the command is issued and configured with an instruction or data cache.
10184 @end deffn
10185
10186 @subsection eSi-Trace Configuration
10187
10188 eSi-RISC targets may be configured with support for instruction tracing. Trace
10189 data may be written to an in-memory buffer or FIFO. If a FIFO is configured, DMA
10190 is typically employed to move trace data off-device using a high-speed
10191 peripheral (eg. SPI). Collected trace data is encoded in one of three different
10192 formats. At a minimum, @command{esirisc trace buffer} or @command{esirisc trace
10193 fifo} must be issued along with @command{esirisc trace format} before trace data
10194 can be collected.
10195
10196 OpenOCD provides rudimentary analysis of collected trace data. If more detail is
10197 needed, collected trace data can be dumped to a file and processed by external
10198 tooling.
10199
10200 @quotation Issues
10201 OpenOCD is unable to process trace data sent to a FIFO. A potential workaround
10202 for this issue is to configure DMA to copy trace data to an in-memory buffer,
10203 which can then be passed to the @command{esirisc trace analyze} and
10204 @command{esirisc trace dump} commands.
10205
10206 It is possible to corrupt trace data when using a FIFO if the peripheral
10207 responsible for draining data from the FIFO is not fast enough. This can be
10208 managed by enabling flow control, however this can impact timing-sensitive
10209 software operation on the CPU.
10210 @end quotation
10211
10212 @deffn {Command} {esirisc trace buffer} address size [@option{wrap}]
10213 Configure trace buffer using the provided address and size. If the @option{wrap}
10214 option is specified, trace collection will continue once the end of the buffer
10215 is reached. By default, wrap is disabled.
10216 @end deffn
10217
10218 @deffn {Command} {esirisc trace fifo} address
10219 Configure trace FIFO using the provided address.
10220 @end deffn
10221
10222 @deffn {Command} {esirisc trace flow_control} (@option{enable}|@option{disable})
10223 Enable or disable stalling the CPU to collect trace data. By default, flow
10224 control is disabled.
10225 @end deffn
10226
10227 @deffn {Command} {esirisc trace format} (@option{full}|@option{branch}|@option{icache}) pc_bits
10228 Configure trace format and number of PC bits to be captured. @option{pc_bits}
10229 must be within 1 and 31 as the LSB is not collected. If external tooling is used
10230 to analyze collected trace data, these values must match.
10231
10232 Supported trace formats:
10233 @itemize
10234 @item @option{full} capture full trace data, allowing execution history and
10235 timing to be determined.
10236 @item @option{branch} capture taken branch instructions and branch target
10237 addresses.
10238 @item @option{icache} capture instruction cache misses.
10239 @end itemize
10240 @end deffn
10241
10242 @deffn {Command} {esirisc trace trigger start} (@option{condition}) [start_data start_mask]
10243 Configure trigger start condition using the provided start data and mask. A
10244 brief description of each condition is provided below; for more detail on how
10245 these values are used, see the eSi-RISC Architecture Manual.
10246
10247 Supported conditions:
10248 @itemize
10249 @item @option{none} manual tracing (see @command{esirisc trace start}).
10250 @item @option{pc} start tracing if the PC matches start data and mask.
10251 @item @option{load} start tracing if the effective address of a load
10252 instruction matches start data and mask.
10253 @item @option{store} start tracing if the effective address of a store
10254 instruction matches start data and mask.
10255 @item @option{exception} start tracing if the EID of an exception matches start
10256 data and mask.
10257 @item @option{eret} start tracing when an @code{ERET} instruction is executed.
10258 @item @option{wait} start tracing when a @code{WAIT} instruction is executed.
10259 @item @option{stop} start tracing when a @code{STOP} instruction is executed.
10260 @item @option{high} start tracing when an external signal is a logical high.
10261 @item @option{low} start tracing when an external signal is a logical low.
10262 @end itemize
10263 @end deffn
10264
10265 @deffn {Command} {esirisc trace trigger stop} (@option{condition}) [stop_data stop_mask]
10266 Configure trigger stop condition using the provided stop data and mask. A brief
10267 description of each condition is provided below; for more detail on how these
10268 values are used, see the eSi-RISC Architecture Manual.
10269
10270 Supported conditions:
10271 @itemize
10272 @item @option{none} manual tracing (see @command{esirisc trace stop}).
10273 @item @option{pc} stop tracing if the PC matches stop data and mask.
10274 @item @option{load} stop tracing if the effective address of a load
10275 instruction matches stop data and mask.
10276 @item @option{store} stop tracing if the effective address of a store
10277 instruction matches stop data and mask.
10278 @item @option{exception} stop tracing if the EID of an exception matches stop
10279 data and mask.
10280 @item @option{eret} stop tracing when an @code{ERET} instruction is executed.
10281 @item @option{wait} stop tracing when a @code{WAIT} instruction is executed.
10282 @item @option{stop} stop tracing when a @code{STOP} instruction is executed.
10283 @end itemize
10284 @end deffn
10285
10286 @deffn {Command} {esirisc trace trigger delay} (@option{trigger}) [cycles]
10287 Configure trigger start/stop delay in clock cycles.
10288
10289 Supported triggers:
10290 @itemize
10291 @item @option{none} no delay to start or stop collection.
10292 @item @option{start} delay @option{cycles} after trigger to start collection.
10293 @item @option{stop} delay @option{cycles} after trigger to stop collection.
10294 @item @option{both} delay @option{cycles} after both triggers to start or stop
10295 collection.
10296 @end itemize
10297 @end deffn
10298
10299 @subsection eSi-Trace Operation
10300
10301 @deffn {Command} {esirisc trace init}
10302 Initialize trace collection. This command must be called any time the
10303 configuration changes. If a trace buffer has been configured, the contents will
10304 be overwritten when trace collection starts.
10305 @end deffn
10306
10307 @deffn {Command} {esirisc trace info}
10308 Display trace configuration.
10309 @end deffn
10310
10311 @deffn {Command} {esirisc trace status}
10312 Display trace collection status.
10313 @end deffn
10314
10315 @deffn {Command} {esirisc trace start}
10316 Start manual trace collection.
10317 @end deffn
10318
10319 @deffn {Command} {esirisc trace stop}
10320 Stop manual trace collection.
10321 @end deffn
10322
10323 @deffn {Command} {esirisc trace analyze} [address size]
10324 Analyze collected trace data. This command may only be used if a trace buffer
10325 has been configured. If a trace FIFO has been configured, trace data must be
10326 copied to an in-memory buffer identified by the @option{address} and
10327 @option{size} options using DMA.
10328 @end deffn
10329
10330 @deffn {Command} {esirisc trace dump} [address size] @file{filename}
10331 Dump collected trace data to file. This command may only be used if a trace
10332 buffer has been configured. If a trace FIFO has been configured, trace data must
10333 be copied to an in-memory buffer identified by the @option{address} and
10334 @option{size} options using DMA.
10335 @end deffn
10336
10337 @section Intel Architecture
10338
10339 Intel Quark X10xx is the first product in the Quark family of SoCs. It is an IA-32
10340 (Pentium x86 ISA) compatible SoC. The core CPU in the X10xx is codenamed Lakemont.
10341 Lakemont version 1 (LMT1) is used in X10xx. The CPU TAP (Lakemont TAP) is used for
10342 software debug and the CLTAP is used for SoC level operations.
10343 Useful docs are here: https://communities.intel.com/community/makers/documentation
10344 @itemize
10345 @item Intel Quark SoC X1000 OpenOCD/GDB/Eclipse App Note (web search for doc num 330015)
10346 @item Intel Quark SoC X1000 Debug Operations User Guide (web search for doc num 329866)
10347 @item Intel Quark SoC X1000 Datasheet (web search for doc num 329676)
10348 @end itemize
10349
10350 @subsection x86 32-bit specific commands
10351 The three main address spaces for x86 are memory, I/O and configuration space.
10352 These commands allow a user to read and write to the 64Kbyte I/O address space.
10353
10354 @deffn {Command} {x86_32 idw} address
10355 Display the contents of a 32-bit I/O port from address range 0x0000 - 0xffff.
10356 @end deffn
10357
10358 @deffn {Command} {x86_32 idh} address
10359 Display the contents of a 16-bit I/O port from address range 0x0000 - 0xffff.
10360 @end deffn
10361
10362 @deffn {Command} {x86_32 idb} address
10363 Display the contents of a 8-bit I/O port from address range 0x0000 - 0xffff.
10364 @end deffn
10365
10366 @deffn {Command} {x86_32 iww} address
10367 Write the contents of a 32-bit I/O port to address range 0x0000 - 0xffff.
10368 @end deffn
10369
10370 @deffn {Command} {x86_32 iwh} address
10371 Write the contents of a 16-bit I/O port to address range 0x0000 - 0xffff.
10372 @end deffn
10373
10374 @deffn {Command} {x86_32 iwb} address
10375 Write the contents of a 8-bit I/O port to address range 0x0000 - 0xffff.
10376 @end deffn
10377
10378 @section OpenRISC Architecture
10379
10380 The OpenRISC CPU is a soft core. It is used in a programmable SoC which can be
10381 configured with any of the TAP / Debug Unit available.
10382
10383 @subsection TAP and Debug Unit selection commands
10384 @deffn {Command} {tap_select} (@option{vjtag}|@option{mohor}|@option{xilinx_bscan})
10385 Select between the Altera Virtual JTAG , Xilinx Virtual JTAG and Mohor TAP.
10386 @end deffn
10387 @deffn {Command} {du_select} (@option{adv}|@option{mohor}) [option]
10388 Select between the Advanced Debug Interface and the classic one.
10389
10390 An option can be passed as a second argument to the debug unit.
10391
10392 When using the Advanced Debug Interface, option = 1 means the RTL core is
10393 configured with ADBG_USE_HISPEED = 1. This configuration skips status checking
10394 between bytes while doing read or write bursts.
10395 @end deffn
10396
10397 @subsection Registers commands
10398 @deffn {Command} {addreg} [name] [address] [feature] [reg_group]
10399 Add a new register in the cpu register list. This register will be
10400 included in the generated target descriptor file.
10401
10402 @strong{[feature]} must be "org.gnu.gdb.or1k.group[0..10]".
10403
10404 @strong{[reg_group]} can be anything. The default register list defines "system",
10405 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic"
10406 and "timer" groups.
10407
10408 @emph{example:}
10409 @example
10410 addreg rtest 0x1234 org.gnu.gdb.or1k.group0 system
10411 @end example
10412
10413 @end deffn
10414
10415 @section RISC-V Architecture
10416
10417 @uref{http://riscv.org/, RISC-V} is a free and open ISA. OpenOCD supports JTAG
10418 debug of RV32 and RV64 cores in heterogeneous multicore systems of up to 32
10419 harts. (It's possible to increase this limit to 1024 by changing
10420 RISCV_MAX_HARTS in riscv.h.) OpenOCD primarily supports 0.13 of the RISC-V
10421 Debug Specification, but there is also support for legacy targets that
10422 implement version 0.11.
10423
10424 @subsection RISC-V Terminology
10425
10426 A @emph{hart} is a hardware thread. A hart may share resources (eg. FPU) with
10427 another hart, or may be a separate core. RISC-V treats those the same, and
10428 OpenOCD exposes each hart as a separate core.
10429
10430 @subsection Vector Registers
10431
10432 For harts that implement the vector extension, OpenOCD provides access to the
10433 relevant CSRs, as well as the vector registers (v0-v31). The size of each
10434 vector register is dependent on the value of vlenb. RISC-V allows each vector
10435 register to be divided into selected-width elements, and this division can be
10436 changed at run-time. Because OpenOCD cannot update register definitions at
10437 run-time, it exposes each vector register to gdb as a union of fields of
10438 vectors so that users can easily access individual bytes, shorts, words,
10439 longs, and quads inside each vector register. It is left to gdb or
10440 higher-level debuggers to present this data in a more intuitive format.
10441
10442 In the XML register description, the vector registers (when vlenb=16) look as
10443 follows:
10444
10445 @example
10446 <feature name="org.gnu.gdb.riscv.vector">
10447 <vector id="bytes" type="uint8" count="16"/>
10448 <vector id="shorts" type="uint16" count="8"/>
10449 <vector id="words" type="uint32" count="4"/>
10450 <vector id="longs" type="uint64" count="2"/>
10451 <vector id="quads" type="uint128" count="1"/>
10452 <union id="riscv_vector">
10453 <field name="b" type="bytes"/>
10454 <field name="s" type="shorts"/>
10455 <field name="w" type="words"/>
10456 <field name="l" type="longs"/>
10457 <field name="q" type="quads"/>
10458 </union>
10459 <reg name="v0" bitsize="128" regnum="4162" save-restore="no"
10460 type="riscv_vector" group="vector"/>
10461 ...
10462 <reg name="v31" bitsize="128" regnum="4193" save-restore="no"
10463 type="riscv_vector" group="vector"/>
10464 </feature>
10465 @end example
10466
10467 @subsection RISC-V Debug Configuration Commands
10468
10469 @deffn {Config Command} {riscv expose_csrs} n[-m|=name] [...]
10470 Configure which CSRs to expose in addition to the standard ones. The CSRs to expose
10471 can be specified as individual register numbers or register ranges (inclusive). For the
10472 individually listed CSRs, a human-readable name can optionally be set using the @code{n=name}
10473 syntax, which will get @code{csr_} prepended to it. If no name is provided, the register will be
10474 named @code{csr<n>}.
10475
10476 By default OpenOCD attempts to expose only CSRs that are mentioned in a spec,
10477 and then only if the corresponding extension appears to be implemented. This
10478 command can be used if OpenOCD gets this wrong, or if the target implements custom
10479 CSRs.
10480
10481 @example
10482 # Expose a single RISC-V CSR number 128 under the name "csr128":
10483 $_TARGETNAME expose_csrs 128
10484
10485 # Expose multiple RISC-V CSRs 128..132 under names "csr128" through "csr132":
10486 $_TARGETNAME expose_csrs 128-132
10487
10488 # Expose a single RISC-V CSR number 1996 under custom name "csr_myregister":
10489 $_TARGETNAME expose_csrs 1996=myregister
10490 @end example
10491 @end deffn
10492
10493 @deffn {Config Command} {riscv expose_custom} n[-m|=name] [...]
10494 The RISC-V Debug Specification allows targets to expose custom registers
10495 through abstract commands. (See Section 3.5.1.1 in that document.) This command
10496 configures individual registers or register ranges (inclusive) that shall be exposed.
10497 Number 0 indicates the first custom register, whose abstract command number is 0xc000.
10498 For individually listed registers, a human-readable name can be optionally provided
10499 using the @code{n=name} syntax, which will get @code{custom_} prepended to it. If no
10500 name is provided, the register will be named @code{custom<n>}.
10501
10502 @example
10503 # Expose one RISC-V custom register with number 0xc010 (0xc000 + 16)
10504 # under the name "custom16":
10505 $_TARGETNAME expose_custom 16
10506
10507 # Expose a range of RISC-V custom registers with numbers 0xc010 .. 0xc018
10508 # (0xc000+16 .. 0xc000+24) under the names "custom16" through "custom24":
10509 $_TARGETNAME expose_custom 16-24
10510
10511 # Expose one RISC-V custom register with number 0xc020 (0xc000 + 32) under
10512 # user-defined name "custom_myregister":
10513 $_TARGETNAME expose_custom 32=myregister
10514 @end example
10515 @end deffn
10516
10517 @deffn {Command} {riscv set_command_timeout_sec} [seconds]
10518 Set the wall-clock timeout (in seconds) for individual commands. The default
10519 should work fine for all but the slowest targets (eg. simulators).
10520 @end deffn
10521
10522 @deffn {Command} {riscv set_reset_timeout_sec} [seconds]
10523 Set the maximum time to wait for a hart to come out of reset after reset is
10524 deasserted.
10525 @end deffn
10526
10527 @deffn {Command} {riscv set_scratch_ram} none|[address]
10528 Set the address of 16 bytes of scratch RAM the debugger can use, or 'none'.
10529 This is used to access 64-bit floating point registers on 32-bit targets.
10530 @end deffn
10531
10532 @deffn Command {riscv set_mem_access} method1 [method2] [method3]
10533 Specify which RISC-V memory access method(s) shall be used, and in which order
10534 of priority. At least one method must be specified.
10535
10536 Available methods are:
10537 @itemize
10538 @item @code{progbuf} - Use RISC-V Debug Program Buffer to access memory.
10539 @item @code{sysbus} - Access memory via RISC-V Debug System Bus interface.
10540 @item @code{abstract} - Access memory via RISC-V Debug abstract commands.
10541 @end itemize
10542
10543 By default, all memory access methods are enabled in the following order:
10544 @code{progbuf sysbus abstract}.
10545
10546 This command can be used to change the memory access methods if the default
10547 behavior is not suitable for a particular target.
10548 @end deffn
10549
10550 @deffn {Command} {riscv set_enable_virtual} on|off
10551 When on, memory accesses are performed on physical or virtual memory depending
10552 on the current system configuration. When off (default), all memory accessses are performed
10553 on physical memory.
10554 @end deffn
10555
10556 @deffn {Command} {riscv set_enable_virt2phys} on|off
10557 When on (default), memory accesses are performed on physical or virtual memory
10558 depending on the current satp configuration. When off, all memory accessses are
10559 performed on physical memory.
10560 @end deffn
10561
10562 @deffn {Command} {riscv resume_order} normal|reversed
10563 Some software assumes all harts are executing nearly continuously. Such
10564 software may be sensitive to the order that harts are resumed in. On harts
10565 that don't support hasel, this option allows the user to choose the order the
10566 harts are resumed in. If you are using this option, it's probably masking a
10567 race condition problem in your code.
10568
10569 Normal order is from lowest hart index to highest. This is the default
10570 behavior. Reversed order is from highest hart index to lowest.
10571 @end deffn
10572
10573 @deffn {Command} {riscv set_ir} (@option{idcode}|@option{dtmcs}|@option{dmi}) [value]
10574 Set the IR value for the specified JTAG register. This is useful, for
10575 example, when using the existing JTAG interface on a Xilinx FPGA by
10576 way of BSCANE2 primitives that only permit a limited selection of IR
10577 values.
10578
10579 When utilizing version 0.11 of the RISC-V Debug Specification,
10580 @option{dtmcs} and @option{dmi} set the IR values for the DTMCONTROL
10581 and DBUS registers, respectively.
10582 @end deffn
10583
10584 @deffn {Command} {riscv use_bscan_tunnel} value
10585 Enable or disable use of a BSCAN tunnel to reach DM. Supply the width of
10586 the DM transport TAP's instruction register to enable. Supply a value of 0 to disable.
10587 @end deffn
10588
10589 @deffn {Command} {riscv set_ebreakm} on|off
10590 Control dcsr.ebreakm. When on (default), M-mode ebreak instructions trap to
10591 OpenOCD. When off, they generate a breakpoint exception handled internally.
10592 @end deffn
10593
10594 @deffn {Command} {riscv set_ebreaks} on|off
10595 Control dcsr.ebreaks. When on (default), S-mode ebreak instructions trap to
10596 OpenOCD. When off, they generate a breakpoint exception handled internally.
10597 @end deffn
10598
10599 @deffn {Command} {riscv set_ebreaku} on|off
10600 Control dcsr.ebreaku. When on (default), U-mode ebreak instructions trap to
10601 OpenOCD. When off, they generate a breakpoint exception handled internally.
10602 @end deffn
10603
10604 @subsection RISC-V Authentication Commands
10605
10606 The following commands can be used to authenticate to a RISC-V system. Eg. a
10607 trivial challenge-response protocol could be implemented as follows in a
10608 configuration file, immediately following @command{init}:
10609 @example
10610 set challenge [riscv authdata_read]
10611 riscv authdata_write [expr @{$challenge + 1@}]
10612 @end example
10613
10614 @deffn {Command} {riscv authdata_read}
10615 Return the 32-bit value read from authdata.
10616 @end deffn
10617
10618 @deffn {Command} {riscv authdata_write} value
10619 Write the 32-bit value to authdata.
10620 @end deffn
10621
10622 @subsection RISC-V DMI Commands
10623
10624 The following commands allow direct access to the Debug Module Interface, which
10625 can be used to interact with custom debug features.
10626
10627 @deffn {Command} {riscv dmi_read} address
10628 Perform a 32-bit DMI read at address, returning the value.
10629 @end deffn
10630
10631 @deffn {Command} {riscv dmi_write} address value
10632 Perform a 32-bit DMI write of value at address.
10633 @end deffn
10634
10635 @section ARC Architecture
10636 @cindex ARC
10637
10638 Synopsys DesignWare ARC Processors are a family of 32-bit CPUs that SoC
10639 designers can optimize for a wide range of uses, from deeply embedded to
10640 high-performance host applications in a variety of market segments. See more
10641 at: @url{http://www.synopsys.com/IP/ProcessorIP/ARCProcessors/Pages/default.aspx}.
10642 OpenOCD currently supports ARC EM processors.
10643 There is a set ARC-specific OpenOCD commands that allow low-level
10644 access to the core and provide necessary support for ARC extensibility and
10645 configurability capabilities. ARC processors has much more configuration
10646 capabilities than most of the other processors and in addition there is an
10647 extension interface that allows SoC designers to add custom registers and
10648 instructions. For the OpenOCD that mostly means that set of core and AUX
10649 registers in target will vary and is not fixed for a particular processor
10650 model. To enable extensibility several TCL commands are provided that allow to
10651 describe those optional registers in OpenOCD configuration files. Moreover
10652 those commands allow for a dynamic target features discovery.
10653
10654
10655 @subsection General ARC commands
10656
10657 @deffn {Config Command} {arc add-reg} configparams
10658
10659 Add a new register to processor target. By default newly created register is
10660 marked as not existing. @var{configparams} must have following required
10661 arguments:
10662
10663 @itemize @bullet
10664
10665 @item @code{-name} name
10666 @*Name of a register.
10667
10668 @item @code{-num} number
10669 @*Architectural register number: core register number or AUX register number.
10670
10671 @item @code{-feature} XML_feature
10672 @*Name of GDB XML target description feature.
10673
10674 @end itemize
10675
10676 @var{configparams} may have following optional arguments:
10677
10678 @itemize @bullet
10679
10680 @item @code{-gdbnum} number
10681 @*GDB register number. It is recommended to not assign GDB register number
10682 manually, because there would be a risk that two register will have same
10683 number. When register GDB number is not set with this option, then register
10684 will get a previous register number + 1. This option is required only for those
10685 registers that must be at particular address expected by GDB.
10686
10687 @item @code{-core}
10688 @*This option specifies that register is a core registers. If not - this is an
10689 AUX register. AUX registers and core registers reside in different address
10690 spaces.
10691
10692 @item @code{-bcr}
10693 @*This options specifies that register is a BCR register. BCR means Build
10694 Configuration Registers - this is a special type of AUX registers that are read
10695 only and non-volatile, that is - they never change their value. Therefore OpenOCD
10696 never invalidates values of those registers in internal caches. Because BCR is a
10697 type of AUX registers, this option cannot be used with @code{-core}.
10698
10699 @item @code{-type} type_name
10700 @*Name of type of this register. This can be either one of the basic GDB types,
10701 or a custom types described with @command{arc add-reg-type-[flags|struct]}.
10702
10703 @item @code{-g}
10704 @* If specified then this is a "general" register. General registers are always
10705 read by OpenOCD on context save (when core has just been halted) and is always
10706 transferred to GDB client in a response to g-packet. Contrary to this,
10707 non-general registers are read and sent to GDB client on-demand. In general it
10708 is not recommended to apply this option to custom registers.
10709
10710 @end itemize
10711
10712 @end deffn
10713
10714 @deffn {Config Command} {arc add-reg-type-flags} -name name flags...
10715 Adds new register type of ``flags'' class. ``Flags'' types can contain only
10716 one-bit fields. Each flag definition looks like @code{-flag name bit-position}.
10717 @end deffn
10718
10719 @anchor{add-reg-type-struct}
10720 @deffn {Config Command} {arc add-reg-type-struct} -name name structs...
10721 Adds new register type of ``struct'' class. ``Struct'' types can contain either
10722 bit-fields or fields of other types, however at the moment only bit fields are
10723 supported. Structure bit field definition looks like @code{-bitfield name
10724 startbit endbit}.
10725 @end deffn
10726
10727 @deffn {Command} {arc get-reg-field} reg-name field-name
10728 Returns value of bit-field in a register. Register must be ``struct'' register
10729 type, @xref{add-reg-type-struct}. command definition.
10730 @end deffn
10731
10732 @deffn {Command} {arc set-reg-exists} reg-names...
10733 Specify that some register exists. Any amount of names can be passed
10734 as an argument for a single command invocation.
10735 @end deffn
10736
10737 @subsection ARC JTAG commands
10738
10739 @deffn {Command} {arc jtag set-aux-reg} regnum value
10740 This command writes value to AUX register via its number. This command access
10741 register in target directly via JTAG, bypassing any OpenOCD internal caches,
10742 therefore it is unsafe to use if that register can be operated by other means.
10743
10744 @end deffn
10745
10746 @deffn {Command} {arc jtag set-core-reg} regnum value
10747 This command is similar to @command{arc jtag set-aux-reg} but is for core
10748 registers.
10749 @end deffn
10750
10751 @deffn {Command} {arc jtag get-aux-reg} regnum
10752 This command returns the value storded in AUX register via its number. This commands access
10753 register in target directly via JTAG, bypassing any OpenOCD internal caches,
10754 therefore it is unsafe to use if that register can be operated by other means.
10755
10756 @end deffn
10757
10758 @deffn {Command} {arc jtag get-core-reg} regnum
10759 This command is similar to @command{arc jtag get-aux-reg} but is for core
10760 registers.
10761 @end deffn
10762
10763 @section STM8 Architecture
10764 @uref{http://st.com/stm8/, STM8} is a 8-bit microcontroller platform from
10765 STMicroelectronics, based on a proprietary 8-bit core architecture.
10766
10767 OpenOCD supports debugging STM8 through the STMicroelectronics debug
10768 protocol SWIM, @pxref{swimtransport,,SWIM}.
10769
10770 @anchor{softwaredebugmessagesandtracing}
10771 @section Software Debug Messages and Tracing
10772 @cindex Linux-ARM DCC support
10773 @cindex tracing
10774 @cindex libdcc
10775 @cindex DCC
10776 OpenOCD can process certain requests from target software, when
10777 the target uses appropriate libraries.
10778 The most powerful mechanism is semihosting, but there is also
10779 a lighter weight mechanism using only the DCC channel.
10780
10781 Currently @command{target_request debugmsgs}
10782 is supported only for @option{arm7_9} and @option{cortex_m} cores.
10783 These messages are received as part of target polling, so
10784 you need to have @command{poll on} active to receive them.
10785 They are intrusive in that they will affect program execution
10786 times. If that is a problem, @pxref{armhardwaretracing,,ARM Hardware Tracing}.
10787
10788 See @file{libdcc} in the contrib dir for more details.
10789 In addition to sending strings, characters, and
10790 arrays of various size integers from the target,
10791 @file{libdcc} also exports a software trace point mechanism.
10792 The target being debugged may
10793 issue trace messages which include a 24-bit @dfn{trace point} number.
10794 Trace point support includes two distinct mechanisms,
10795 each supported by a command:
10796
10797 @itemize
10798 @item @emph{History} ... A circular buffer of trace points
10799 can be set up, and then displayed at any time.
10800 This tracks where code has been, which can be invaluable in
10801 finding out how some fault was triggered.
10802
10803 The buffer may overflow, since it collects records continuously.
10804 It may be useful to use some of the 24 bits to represent a
10805 particular event, and other bits to hold data.
10806
10807 @item @emph{Counting} ... An array of counters can be set up,
10808 and then displayed at any time.
10809 This can help establish code coverage and identify hot spots.
10810
10811 The array of counters is directly indexed by the trace point
10812 number, so trace points with higher numbers are not counted.
10813 @end itemize
10814
10815 Linux-ARM kernels have a ``Kernel low-level debugging
10816 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
10817 depends on CONFIG_DEBUG_LL) which uses this mechanism to
10818 deliver messages before a serial console can be activated.
10819 This is not the same format used by @file{libdcc}.
10820 Other software, such as the U-Boot boot loader, sometimes
10821 does the same thing.
10822
10823 @deffn {Command} {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
10824 Displays current handling of target DCC message requests.
10825 These messages may be sent to the debugger while the target is running.
10826 The optional @option{enable} and @option{charmsg} parameters
10827 both enable the messages, while @option{disable} disables them.
10828
10829 With @option{charmsg} the DCC words each contain one character,
10830 as used by Linux with CONFIG_DEBUG_ICEDCC;
10831 otherwise the libdcc format is used.
10832 @end deffn
10833
10834 @deffn {Command} {trace history} [@option{clear}|count]
10835 With no parameter, displays all the trace points that have triggered
10836 in the order they triggered.
10837 With the parameter @option{clear}, erases all current trace history records.
10838 With a @var{count} parameter, allocates space for that many
10839 history records.
10840 @end deffn
10841
10842 @deffn {Command} {trace point} [@option{clear}|identifier]
10843 With no parameter, displays all trace point identifiers and how many times
10844 they have been triggered.
10845 With the parameter @option{clear}, erases all current trace point counters.
10846 With a numeric @var{identifier} parameter, creates a new a trace point counter
10847 and associates it with that identifier.
10848
10849 @emph{Important:} The identifier and the trace point number
10850 are not related except by this command.
10851 These trace point numbers always start at zero (from server startup,
10852 or after @command{trace point clear}) and count up from there.
10853 @end deffn
10854
10855
10856 @node JTAG Commands
10857 @chapter JTAG Commands
10858 @cindex JTAG Commands
10859 Most general purpose JTAG commands have been presented earlier.
10860 (@xref{jtagspeed,,JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
10861 Lower level JTAG commands, as presented here,
10862 may be needed to work with targets which require special
10863 attention during operations such as reset or initialization.
10864
10865 To use these commands you will need to understand some
10866 of the basics of JTAG, including:
10867
10868 @itemize @bullet
10869 @item A JTAG scan chain consists of a sequence of individual TAP
10870 devices such as a CPUs.
10871 @item Control operations involve moving each TAP through the same
10872 standard state machine (in parallel)
10873 using their shared TMS and clock signals.
10874 @item Data transfer involves shifting data through the chain of
10875 instruction or data registers of each TAP, writing new register values
10876 while the reading previous ones.
10877 @item Data register sizes are a function of the instruction active in
10878 a given TAP, while instruction register sizes are fixed for each TAP.
10879 All TAPs support a BYPASS instruction with a single bit data register.
10880 @item The way OpenOCD differentiates between TAP devices is by
10881 shifting different instructions into (and out of) their instruction
10882 registers.
10883 @end itemize
10884
10885 @section Low Level JTAG Commands
10886
10887 These commands are used by developers who need to access
10888 JTAG instruction or data registers, possibly controlling
10889 the order of TAP state transitions.
10890 If you're not debugging OpenOCD internals, or bringing up a
10891 new JTAG adapter or a new type of TAP device (like a CPU or
10892 JTAG router), you probably won't need to use these commands.
10893 In a debug session that doesn't use JTAG for its transport protocol,
10894 these commands are not available.
10895
10896 @deffn {Command} {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
10897 Loads the data register of @var{tap} with a series of bit fields
10898 that specify the entire register.
10899 Each field is @var{numbits} bits long with
10900 a numeric @var{value} (hexadecimal encouraged).
10901 The return value holds the original value of each
10902 of those fields.
10903
10904 For example, a 38 bit number might be specified as one
10905 field of 32 bits then one of 6 bits.
10906 @emph{For portability, never pass fields which are more
10907 than 32 bits long. Many OpenOCD implementations do not
10908 support 64-bit (or larger) integer values.}
10909
10910 All TAPs other than @var{tap} must be in BYPASS mode.
10911 The single bit in their data registers does not matter.
10912
10913 When @var{tap_state} is specified, the JTAG state machine is left
10914 in that state.
10915 For example @sc{drpause} might be specified, so that more
10916 instructions can be issued before re-entering the @sc{run/idle} state.
10917 If the end state is not specified, the @sc{run/idle} state is entered.
10918
10919 @quotation Warning
10920 OpenOCD does not record information about data register lengths,
10921 so @emph{it is important that you get the bit field lengths right}.
10922 Remember that different JTAG instructions refer to different
10923 data registers, which may have different lengths.
10924 Moreover, those lengths may not be fixed;
10925 the SCAN_N instruction can change the length of
10926 the register accessed by the INTEST instruction
10927 (by connecting a different scan chain).
10928 @end quotation
10929 @end deffn
10930
10931 @deffn {Command} {flush_count}
10932 Returns the number of times the JTAG queue has been flushed.
10933 This may be used for performance tuning.
10934
10935 For example, flushing a queue over USB involves a
10936 minimum latency, often several milliseconds, which does
10937 not change with the amount of data which is written.
10938 You may be able to identify performance problems by finding
10939 tasks which waste bandwidth by flushing small transfers too often,
10940 instead of batching them into larger operations.
10941 @end deffn
10942
10943 @deffn {Command} {irscan} [tap instruction]+ [@option{-endstate} tap_state]
10944 For each @var{tap} listed, loads the instruction register
10945 with its associated numeric @var{instruction}.
10946 (The number of bits in that instruction may be displayed
10947 using the @command{scan_chain} command.)
10948 For other TAPs, a BYPASS instruction is loaded.
10949
10950 When @var{tap_state} is specified, the JTAG state machine is left
10951 in that state.
10952 For example @sc{irpause} might be specified, so the data register
10953 can be loaded before re-entering the @sc{run/idle} state.
10954 If the end state is not specified, the @sc{run/idle} state is entered.
10955
10956 @quotation Note
10957 OpenOCD currently supports only a single field for instruction
10958 register values, unlike data register values.
10959 For TAPs where the instruction register length is more than 32 bits,
10960 portable scripts currently must issue only BYPASS instructions.
10961 @end quotation
10962 @end deffn
10963
10964 @deffn {Command} {pathmove} start_state [next_state ...]
10965 Start by moving to @var{start_state}, which
10966 must be one of the @emph{stable} states.
10967 Unless it is the only state given, this will often be the
10968 current state, so that no TCK transitions are needed.
10969 Then, in a series of single state transitions
10970 (conforming to the JTAG state machine) shift to
10971 each @var{next_state} in sequence, one per TCK cycle.
10972 The final state must also be stable.
10973 @end deffn
10974
10975 @deffn {Command} {runtest} @var{num_cycles}
10976 Move to the @sc{run/idle} state, and execute at least
10977 @var{num_cycles} of the JTAG clock (TCK).
10978 Instructions often need some time
10979 to execute before they take effect.
10980 @end deffn
10981
10982 @c tms_sequence (short|long)
10983 @c ... temporary, debug-only, other than USBprog bug workaround...
10984
10985 @deffn {Command} {verify_ircapture} (@option{enable}|@option{disable})
10986 Verify values captured during @sc{ircapture} and returned
10987 during IR scans. Default is enabled, but this can be
10988 overridden by @command{verify_jtag}.
10989 This flag is ignored when validating JTAG chain configuration.
10990 @end deffn
10991
10992 @deffn {Command} {verify_jtag} (@option{enable}|@option{disable})
10993 Enables verification of DR and IR scans, to help detect
10994 programming errors. For IR scans, @command{verify_ircapture}
10995 must also be enabled.
10996 Default is enabled.
10997 @end deffn
10998
10999 @section TAP state names
11000 @cindex TAP state names
11001
11002 The @var{tap_state} names used by OpenOCD in the @command{drscan},
11003 @command{irscan}, and @command{pathmove} commands are the same
11004 as those used in SVF boundary scan documents, except that
11005 SVF uses @sc{idle} instead of @sc{run/idle}.
11006
11007 @itemize @bullet
11008 @item @b{RESET} ... @emph{stable} (with TMS high);
11009 acts as if TRST were pulsed
11010 @item @b{RUN/IDLE} ... @emph{stable}; don't assume this always means IDLE
11011 @item @b{DRSELECT}
11012 @item @b{DRCAPTURE}
11013 @item @b{DRSHIFT} ... @emph{stable}; TDI/TDO shifting
11014 through the data register
11015 @item @b{DREXIT1}
11016 @item @b{DRPAUSE} ... @emph{stable}; data register ready
11017 for update or more shifting
11018 @item @b{DREXIT2}
11019 @item @b{DRUPDATE}
11020 @item @b{IRSELECT}
11021 @item @b{IRCAPTURE}
11022 @item @b{IRSHIFT} ... @emph{stable}; TDI/TDO shifting
11023 through the instruction register
11024 @item @b{IREXIT1}
11025 @item @b{IRPAUSE} ... @emph{stable}; instruction register ready
11026 for update or more shifting
11027 @item @b{IREXIT2}
11028 @item @b{IRUPDATE}
11029 @end itemize
11030
11031 Note that only six of those states are fully ``stable'' in the
11032 face of TMS fixed (low except for @sc{reset})
11033 and a free-running JTAG clock. For all the
11034 others, the next TCK transition changes to a new state.
11035
11036 @itemize @bullet
11037 @item From @sc{drshift} and @sc{irshift}, clock transitions will
11038 produce side effects by changing register contents. The values
11039 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
11040 may not be as expected.
11041 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
11042 choices after @command{drscan} or @command{irscan} commands,
11043 since they are free of JTAG side effects.
11044 @item @sc{run/idle} may have side effects that appear at non-JTAG
11045 levels, such as advancing the ARM9E-S instruction pipeline.
11046 Consult the documentation for the TAP(s) you are working with.
11047 @end itemize
11048
11049 @node Boundary Scan Commands
11050 @chapter Boundary Scan Commands
11051
11052 One of the original purposes of JTAG was to support
11053 boundary scan based hardware testing.
11054 Although its primary focus is to support On-Chip Debugging,
11055 OpenOCD also includes some boundary scan commands.
11056
11057 @section SVF: Serial Vector Format
11058 @cindex Serial Vector Format
11059 @cindex SVF
11060
11061 The Serial Vector Format, better known as @dfn{SVF}, is a
11062 way to represent JTAG test patterns in text files.
11063 In a debug session using JTAG for its transport protocol,
11064 OpenOCD supports running such test files.
11065
11066 @deffn {Command} {svf} @file{filename} [@option{-tap @var{tapname}}] [@option{[-]quiet}] @
11067 [@option{[-]nil}] [@option{[-]progress}] [@option{[-]ignore_error}]
11068 This issues a JTAG reset (Test-Logic-Reset) and then
11069 runs the SVF script from @file{filename}.
11070
11071 Arguments can be specified in any order; the optional dash doesn't
11072 affect their semantics.
11073
11074 Command options:
11075 @itemize @minus
11076 @item @option{-tap @var{tapname}} ignore IR and DR headers and footers
11077 specified by the SVF file with HIR, TIR, HDR and TDR commands;
11078 instead, calculate them automatically according to the current JTAG
11079 chain configuration, targeting @var{tapname};
11080 @item @option{[-]quiet} do not log every command before execution;
11081 @item @option{[-]nil} ``dry run'', i.e., do not perform any operations
11082 on the real interface;
11083 @item @option{[-]progress} enable progress indication;
11084 @item @option{[-]ignore_error} continue execution despite TDO check
11085 errors.
11086 @end itemize
11087 @end deffn
11088
11089 @section XSVF: Xilinx Serial Vector Format
11090 @cindex Xilinx Serial Vector Format
11091 @cindex XSVF
11092
11093 The Xilinx Serial Vector Format, better known as @dfn{XSVF}, is a
11094 binary representation of SVF which is optimized for use with
11095 Xilinx devices.
11096 In a debug session using JTAG for its transport protocol,
11097 OpenOCD supports running such test files.
11098
11099 @quotation Important
11100 Not all XSVF commands are supported.
11101 @end quotation
11102
11103 @deffn {Command} {xsvf} (tapname|@option{plain}) filename [@option{virt2}] [@option{quiet}]
11104 This issues a JTAG reset (Test-Logic-Reset) and then
11105 runs the XSVF script from @file{filename}.
11106 When a @var{tapname} is specified, the commands are directed at
11107 that TAP.
11108 When @option{virt2} is specified, the @sc{xruntest} command counts
11109 are interpreted as TCK cycles instead of microseconds.
11110 Unless the @option{quiet} option is specified,
11111 messages are logged for comments and some retries.
11112 @end deffn
11113
11114 The OpenOCD sources also include two utility scripts
11115 for working with XSVF; they are not currently installed
11116 after building the software.
11117 You may find them useful:
11118
11119 @itemize
11120 @item @emph{svf2xsvf} ... converts SVF files into the extended XSVF
11121 syntax understood by the @command{xsvf} command; see notes below.
11122 @item @emph{xsvfdump} ... converts XSVF files into a text output format;
11123 understands the OpenOCD extensions.
11124 @end itemize
11125
11126 The input format accepts a handful of non-standard extensions.
11127 These include three opcodes corresponding to SVF extensions
11128 from Lattice Semiconductor (LCOUNT, LDELAY, LDSR), and
11129 two opcodes supporting a more accurate translation of SVF
11130 (XTRST, XWAITSTATE).
11131 If @emph{xsvfdump} shows a file is using those opcodes, it
11132 probably will not be usable with other XSVF tools.
11133
11134
11135 @section IPDBG: JTAG-Host server
11136 @cindex IPDBG JTAG-Host server
11137 @cindex IPDBG
11138
11139 IPDBG is a set of tools to debug IP-Cores. It comprises, among others, a logic analyzer and an arbitrary
11140 waveform generator. These are synthesize-able hardware descriptions of
11141 logic circuits in addition to software for control, visualization and further analysis.
11142 In a session using JTAG for its transport protocol, OpenOCD supports the function
11143 of a JTAG-Host. The JTAG-Host is needed to connect the circuit over JTAG to the
11144 control-software. For more details see @url{http://ipdbg.org}.
11145
11146 @deffn {Command} {ipdbg} [@option{-start|-stop}] @option{-tap @var{tapname}} @option{-hub @var{ir_value} [@var{dr_length}]} [@option{-port @var{number}}] [@option{-tool @var{number}}] [@option{-vir [@var{vir_value} [@var{length} [@var{instr_code}]]]}]
11147 Starts or stops a IPDBG JTAG-Host server. Arguments can be specified in any order.
11148
11149 Command options:
11150 @itemize @bullet
11151 @item @option{-start|-stop} starts or stops a IPDBG JTAG-Host server (default: start).
11152 @item @option{-tap @var{tapname}} targeting the TAP @var{tapname}.
11153 @item @option{-hub @var{ir_value}} states that the JTAG hub is
11154 reachable with dr-scans while the JTAG instruction register has the value @var{ir_value}.
11155 @item @option{-port @var{number}} tcp port number where the JTAG-Host is listening.
11156 @item @option{-tool @var{number}} number of the tool/feature. These corresponds to the ports "data_(up/down)_(0..6)" at the JtagHub.
11157 @item @option{-vir [@var{vir_value} [@var{length} [@var{instr_code}]]]} On some devices, the user data-register is only reachable if there is a
11158 specific value in a second dr. This second dr is called vir (virtual ir). With this parameter given, the IPDBG satisfies this condition prior an
11159 access to the IPDBG-Hub. The value shifted into the vir is given by the first parameter @var{vir_value} (default: 0x11). The second
11160 parameter @var{length} is the length of the vir data register (default: 5). With the @var{instr_code} (default: 0x00e) parameter the ir value to
11161 shift data through vir can be configured.
11162 @end itemize
11163 @end deffn
11164
11165 Examples:
11166 @example
11167 ipdbg -start -tap xc6s.tap -hub 0x02 -port 4242 -tool 4
11168 @end example
11169 Starts a server listening on tcp-port 4242 which connects to tool 4.
11170 The connection is through the TAP of a Xilinx Spartan 6 on USER1 instruction (tested with a papillion pro board).
11171
11172 @example
11173 ipdbg -start -tap 10m50.tap -hub 0x00C -vir -port 60000 -tool 1
11174 @end example
11175 Starts a server listening on tcp-port 60000 which connects to tool 1 (data_up_1/data_down_1).
11176 The connection is through the TAP of a Intel MAX10 virtual jtag component (sld_instance_index is 0; sld_ir_width is smaller than 5).
11177
11178 @node Utility Commands
11179 @chapter Utility Commands
11180 @cindex Utility Commands
11181
11182 @section RAM testing
11183 @cindex RAM testing
11184
11185 There is often a need to stress-test random access memory (RAM) for
11186 errors. OpenOCD comes with a Tcl implementation of well-known memory
11187 testing procedures allowing the detection of all sorts of issues with
11188 electrical wiring, defective chips, PCB layout and other common
11189 hardware problems.
11190
11191 To use them, you usually need to initialise your RAM controller first;
11192 consult your SoC's documentation to get the recommended list of
11193 register operations and translate them to the corresponding
11194 @command{mww}/@command{mwb} commands.
11195
11196 Load the memory testing functions with
11197
11198 @example
11199 source [find tools/memtest.tcl]
11200 @end example
11201
11202 to get access to the following facilities:
11203
11204 @deffn {Command} {memTestDataBus} address
11205 Test the data bus wiring in a memory region by performing a walking
11206 1's test at a fixed address within that region.
11207 @end deffn
11208
11209 @deffn {Command} {memTestAddressBus} baseaddress size
11210 Perform a walking 1's test on the relevant bits of the address and
11211 check for aliasing. This test will find single-bit address failures
11212 such as stuck-high, stuck-low, and shorted pins.
11213 @end deffn
11214
11215 @deffn {Command} {memTestDevice} baseaddress size
11216 Test the integrity of a physical memory device by performing an
11217 increment/decrement test over the entire region. In the process every
11218 storage bit in the device is tested as zero and as one.
11219 @end deffn
11220
11221 @deffn {Command} {runAllMemTests} baseaddress size
11222 Run all of the above tests over a specified memory region.
11223 @end deffn
11224
11225 @section Firmware recovery helpers
11226 @cindex Firmware recovery
11227
11228 OpenOCD includes an easy-to-use script to facilitate mass-market
11229 devices recovery with JTAG.
11230
11231 For quickstart instructions run:
11232 @example
11233 openocd -f tools/firmware-recovery.tcl -c firmware_help
11234 @end example
11235
11236 @node GDB and OpenOCD
11237 @chapter GDB and OpenOCD
11238 @cindex GDB
11239 OpenOCD complies with the remote gdbserver protocol and, as such, can be used
11240 to debug remote targets.
11241 Setting up GDB to work with OpenOCD can involve several components:
11242
11243 @itemize
11244 @item The OpenOCD server support for GDB may need to be configured.
11245 @xref{gdbconfiguration,,GDB Configuration}.
11246 @item GDB's support for OpenOCD may need configuration,
11247 as shown in this chapter.
11248 @item If you have a GUI environment like Eclipse,
11249 that also will probably need to be configured.
11250 @end itemize
11251
11252 Of course, the version of GDB you use will need to be one which has
11253 been built to know about the target CPU you're using. It's probably
11254 part of the tool chain you're using. For example, if you are doing
11255 cross-development for ARM on an x86 PC, instead of using the native
11256 x86 @command{gdb} command you might use @command{arm-none-eabi-gdb}
11257 if that's the tool chain used to compile your code.
11258
11259 @section Connecting to GDB
11260 @cindex Connecting to GDB
11261 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
11262 instance GDB 6.3 has a known bug that produces bogus memory access
11263 errors, which has since been fixed; see
11264 @url{http://osdir.com/ml/gdb.bugs.discuss/2004-12/msg00018.html}
11265
11266 OpenOCD can communicate with GDB in two ways:
11267
11268 @enumerate
11269 @item
11270 A socket (TCP/IP) connection is typically started as follows:
11271 @example
11272 target extended-remote localhost:3333
11273 @end example
11274 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
11275
11276 The extended remote protocol is a super-set of the remote protocol and should
11277 be the preferred choice. More details are available in GDB documentation
11278 @url{https://sourceware.org/gdb/onlinedocs/gdb/Connecting.html}
11279
11280 To speed-up typing, any GDB command can be abbreviated, including the extended
11281 remote command above that becomes:
11282 @example
11283 tar ext :3333
11284 @end example
11285
11286 @b{Note:} If any backward compatibility issue requires using the old remote
11287 protocol in place of the extended remote one, the former protocol is still
11288 available through the command:
11289 @example
11290 target remote localhost:3333
11291 @end example
11292
11293 @item
11294 A pipe connection is typically started as follows:
11295 @example
11296 target extended-remote | \
11297 openocd -c "gdb_port pipe; log_output openocd.log"
11298 @end example
11299 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
11300 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
11301 session. log_output sends the log output to a file to ensure that the pipe is
11302 not saturated when using higher debug level outputs.
11303 @end enumerate
11304
11305 To list the available OpenOCD commands type @command{monitor help} on the
11306 GDB command line.
11307
11308 @section Sample GDB session startup
11309
11310 With the remote protocol, GDB sessions start a little differently
11311 than they do when you're debugging locally.
11312 Here's an example showing how to start a debug session with a
11313 small ARM program.
11314 In this case the program was linked to be loaded into SRAM on a Cortex-M3.
11315 Most programs would be written into flash (address 0) and run from there.
11316
11317 @example
11318 $ arm-none-eabi-gdb example.elf
11319 (gdb) target extended-remote localhost:3333
11320 Remote debugging using localhost:3333
11321 ...
11322 (gdb) monitor reset halt
11323 ...
11324 (gdb) load
11325 Loading section .vectors, size 0x100 lma 0x20000000
11326 Loading section .text, size 0x5a0 lma 0x20000100
11327 Loading section .data, size 0x18 lma 0x200006a0
11328 Start address 0x2000061c, load size 1720
11329 Transfer rate: 22 KB/sec, 573 bytes/write.
11330 (gdb) continue
11331 Continuing.
11332 ...
11333 @end example
11334
11335 You could then interrupt the GDB session to make the program break,
11336 type @command{where} to show the stack, @command{list} to show the
11337 code around the program counter, @command{step} through code,
11338 set breakpoints or watchpoints, and so on.
11339
11340 @section Configuring GDB for OpenOCD
11341
11342 OpenOCD supports the gdb @option{qSupported} packet, this enables information
11343 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
11344 packet size and the device's memory map.
11345 You do not need to configure the packet size by hand,
11346 and the relevant parts of the memory map should be automatically
11347 set up when you declare (NOR) flash banks.
11348
11349 However, there are other things which GDB can't currently query.
11350 You may need to set those up by hand.
11351 As OpenOCD starts up, you will often see a line reporting
11352 something like:
11353
11354 @example
11355 Info : lm3s.cpu: hardware has 6 breakpoints, 4 watchpoints
11356 @end example
11357
11358 You can pass that information to GDB with these commands:
11359
11360 @example
11361 set remote hardware-breakpoint-limit 6
11362 set remote hardware-watchpoint-limit 4
11363 @end example
11364
11365 With that particular hardware (Cortex-M3) the hardware breakpoints
11366 only work for code running from flash memory. Most other ARM systems
11367 do not have such restrictions.
11368
11369 Rather than typing such commands interactively, you may prefer to
11370 save them in a file and have GDB execute them as it starts, perhaps
11371 using a @file{.gdbinit} in your project directory or starting GDB
11372 using @command{gdb -x filename}.
11373
11374 @section Programming using GDB
11375 @cindex Programming using GDB
11376 @anchor{programmingusinggdb}
11377
11378 By default the target memory map is sent to GDB. This can be disabled by
11379 the following OpenOCD configuration option:
11380 @example
11381 gdb_memory_map disable
11382 @end example
11383 For this to function correctly a valid flash configuration must also be set
11384 in OpenOCD. For faster performance you should also configure a valid
11385 working area.
11386
11387 Informing GDB of the memory map of the target will enable GDB to protect any
11388 flash areas of the target and use hardware breakpoints by default. This means
11389 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
11390 using a memory map. @xref{gdbbreakpointoverride,,gdb_breakpoint_override}.
11391
11392 To view the configured memory map in GDB, use the GDB command @option{info mem}.
11393 All other unassigned addresses within GDB are treated as RAM.
11394
11395 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
11396 This can be changed to the old behaviour by using the following GDB command
11397 @example
11398 set mem inaccessible-by-default off
11399 @end example
11400
11401 If @command{gdb_flash_program enable} is also used, GDB will be able to
11402 program any flash memory using the vFlash interface.
11403
11404 GDB will look at the target memory map when a load command is given, if any
11405 areas to be programmed lie within the target flash area the vFlash packets
11406 will be used.
11407
11408 If the target needs configuring before GDB programming, set target
11409 event gdb-flash-erase-start:
11410 @example
11411 $_TARGETNAME configure -event gdb-flash-erase-start BODY
11412 @end example
11413 @xref{targetevents,,Target Events}, for other GDB programming related events.
11414
11415 To verify any flash programming the GDB command @option{compare-sections}
11416 can be used.
11417
11418 @section Using GDB as a non-intrusive memory inspector
11419 @cindex Using GDB as a non-intrusive memory inspector
11420 @anchor{gdbmeminspect}
11421
11422 If your project controls more than a blinking LED, let's say a heavy industrial
11423 robot or an experimental nuclear reactor, stopping the controlling process
11424 just because you want to attach GDB is not a good option.
11425
11426 OpenOCD does not support GDB non-stop mode (might be implemented in the future).
11427 Though there is a possible setup where the target does not get stopped
11428 and GDB treats it as it were running.
11429 If the target supports background access to memory while it is running,
11430 you can use GDB in this mode to inspect memory (mainly global variables)
11431 without any intrusion of the target process.
11432
11433 Remove default setting of gdb-attach event. @xref{targetevents,,Target Events}.
11434 Place following command after target configuration:
11435 @example
11436 $_TARGETNAME configure -event gdb-attach @{@}
11437 @end example
11438
11439 If any of installed flash banks does not support probe on running target,
11440 switch off gdb_memory_map:
11441 @example
11442 gdb_memory_map disable
11443 @end example
11444
11445 Ensure GDB is configured without interrupt-on-connect.
11446 Some GDB versions set it by default, some does not.
11447 @example
11448 set remote interrupt-on-connect off
11449 @end example
11450
11451 If you switched gdb_memory_map off, you may want to setup GDB memory map
11452 manually or issue @command{set mem inaccessible-by-default off}
11453
11454 Now you can issue GDB command @command{target extended-remote ...} and inspect memory
11455 of a running target. Do not use GDB commands @command{continue},
11456 @command{step} or @command{next} as they synchronize GDB with your target
11457 and GDB would require stopping the target to get the prompt back.
11458
11459 Do not use this mode under an IDE like Eclipse as it caches values of
11460 previously shown variables.
11461
11462 It's also possible to connect more than one GDB to the same target by the
11463 target's configuration option @code{-gdb-max-connections}. This allows, for
11464 example, one GDB to run a script that continuously polls a set of variables
11465 while other GDB can be used interactively. Be extremely careful in this case,
11466 because the two GDB can easily get out-of-sync.
11467
11468 @section RTOS Support
11469 @cindex RTOS Support
11470 @anchor{gdbrtossupport}
11471
11472 OpenOCD includes RTOS support, this will however need enabling as it defaults to disabled.
11473 It can be enabled by passing @option{-rtos} arg to the target. @xref{rtostype,,RTOS Type}.
11474
11475 @xref{Threads, Debugging Programs with Multiple Threads,
11476 Debugging Programs with Multiple Threads, gdb, GDB manual}, for details about relevant
11477 GDB commands.
11478
11479 @* An example setup is below:
11480
11481 @example
11482 $_TARGETNAME configure -rtos auto
11483 @end example
11484
11485 This will attempt to auto detect the RTOS within your application.
11486
11487 Currently supported rtos's include:
11488 @itemize @bullet
11489 @item @option{eCos}
11490 @item @option{ThreadX}
11491 @item @option{FreeRTOS}
11492 @item @option{linux}
11493 @item @option{ChibiOS}
11494 @item @option{embKernel}
11495 @item @option{mqx}
11496 @item @option{uCOS-III}
11497 @item @option{nuttx}
11498 @item @option{RIOT}
11499 @item @option{hwthread} (This is not an actual RTOS. @xref{usingopenocdsmpwithgdb,,Using OpenOCD SMP with GDB}.)
11500 @item @option{Zephyr}
11501 @end itemize
11502
11503 Before an RTOS can be detected, it must export certain symbols; otherwise, it cannot
11504 be used by OpenOCD. Below is a list of the required symbols for each supported RTOS.
11505
11506 @table @code
11507 @item eCos symbols
11508 Cyg_Thread::thread_list, Cyg_Scheduler_Base::current_thread.
11509 @item ThreadX symbols
11510 _tx_thread_current_ptr, _tx_thread_created_ptr, _tx_thread_created_count.
11511 @item FreeRTOS symbols
11512 @raggedright
11513 pxCurrentTCB, pxReadyTasksLists, xDelayedTaskList1, xDelayedTaskList2,
11514 pxDelayedTaskList, pxOverflowDelayedTaskList, xPendingReadyList,
11515 uxCurrentNumberOfTasks, uxTopUsedPriority.
11516 @end raggedright
11517 @item linux symbols
11518 init_task.
11519 @item ChibiOS symbols
11520 rlist, ch_debug, chSysInit.
11521 @item embKernel symbols
11522 Rtos::sCurrentTask, Rtos::sListReady, Rtos::sListSleep,
11523 Rtos::sListSuspended, Rtos::sMaxPriorities, Rtos::sCurrentTaskCount.
11524 @item mqx symbols
11525 _mqx_kernel_data, MQX_init_struct.
11526 @item uC/OS-III symbols
11527 OSRunning, OSTCBCurPtr, OSTaskDbgListPtr, OSTaskQty.
11528 @item nuttx symbols
11529 g_readytorun, g_tasklisttable.
11530 @item RIOT symbols
11531 @raggedright
11532 sched_threads, sched_num_threads, sched_active_pid, max_threads,
11533 _tcb_name_offset.
11534 @end raggedright
11535 @item Zephyr symbols
11536 _kernel, _kernel_openocd_offsets, _kernel_openocd_size_t_size
11537 @end table
11538
11539 For most RTOS supported the above symbols will be exported by default. However for
11540 some, eg. FreeRTOS, uC/OS-III and Zephyr, extra steps must be taken.
11541
11542 Zephyr must be compiled with the DEBUG_THREAD_INFO option. This will generate some symbols
11543 with information needed in order to build the list of threads.
11544
11545 FreeRTOS and uC/OS-III RTOSes may require additional OpenOCD-specific file to be linked
11546 along with the project:
11547
11548 @table @code
11549 @item FreeRTOS
11550 contrib/rtos-helpers/FreeRTOS-openocd.c
11551 @item uC/OS-III
11552 contrib/rtos-helpers/uCOS-III-openocd.c
11553 @end table
11554
11555 @anchor{usingopenocdsmpwithgdb}
11556 @section Using OpenOCD SMP with GDB
11557 @cindex SMP
11558 @cindex RTOS
11559 @cindex hwthread
11560 OpenOCD includes a pseudo RTOS called @emph{hwthread} that presents CPU cores
11561 ("hardware threads") in an SMP system as threads to GDB. With this extension,
11562 GDB can be used to inspect the state of an SMP system in a natural way.
11563 After halting the system, using the GDB command @command{info threads} will
11564 list the context of each active CPU core in the system. GDB's @command{thread}
11565 command can be used to switch the view to a different CPU core.
11566 The @command{step} and @command{stepi} commands can be used to step a specific core
11567 while other cores are free-running or remain halted, depending on the
11568 scheduler-locking mode configured in GDB.
11569
11570 @section Legacy SMP core switching support
11571 @quotation Note
11572 This method is deprecated in favor of the @emph{hwthread} pseudo RTOS.
11573 @end quotation
11574
11575 For SMP support following GDB serial protocol packet have been defined :
11576 @itemize @bullet
11577 @item j - smp status request
11578 @item J - smp set request
11579 @end itemize
11580
11581 OpenOCD implements :
11582 @itemize @bullet
11583 @item @option{jc} packet for reading core id displayed by
11584 GDB connection. Reply is @option{XXXXXXXX} (8 hex digits giving core id) or
11585 @option{E01} for target not smp.
11586 @item @option{JcXXXXXXXX} (8 hex digits) packet for setting core id displayed at next GDB continue
11587 (core id -1 is reserved for returning to normal resume mode). Reply @option{E01}
11588 for target not smp or @option{OK} on success.
11589 @end itemize
11590
11591 Handling of this packet within GDB can be done :
11592 @itemize @bullet
11593 @item by the creation of an internal variable (i.e @option{_core}) by mean
11594 of function allocate_computed_value allowing following GDB command.
11595 @example
11596 set $_core 1
11597 #Jc01 packet is sent
11598 print $_core
11599 #jc packet is sent and result is affected in $
11600 @end example
11601
11602 @item by the usage of GDB maintenance command as described in following example (2 cpus in SMP with
11603 core id 0 and 1 @pxref{definecputargetsworkinginsmp,,Define CPU targets working in SMP}).
11604
11605 @example
11606 # toggle0 : force display of coreid 0
11607 define toggle0
11608 maint packet Jc0
11609 continue
11610 main packet Jc-1
11611 end
11612 # toggle1 : force display of coreid 1
11613 define toggle1
11614 maint packet Jc1
11615 continue
11616 main packet Jc-1
11617 end
11618 @end example
11619 @end itemize
11620
11621 @node Tcl Scripting API
11622 @chapter Tcl Scripting API
11623 @cindex Tcl Scripting API
11624 @cindex Tcl scripts
11625 @section API rules
11626
11627 Tcl commands are stateless; e.g. the @command{telnet} command has
11628 a concept of currently active target, the Tcl API proc's take this sort
11629 of state information as an argument to each proc.
11630
11631 There are three main types of return values: single value, name value
11632 pair list and lists.
11633
11634 Name value pair. The proc 'foo' below returns a name/value pair
11635 list.
11636
11637 @example
11638 > set foo(me) Duane
11639 > set foo(you) Oyvind
11640 > set foo(mouse) Micky
11641 > set foo(duck) Donald
11642 @end example
11643
11644 If one does this:
11645
11646 @example
11647 > set foo
11648 @end example
11649
11650 The result is:
11651
11652 @example
11653 me Duane you Oyvind mouse Micky duck Donald
11654 @end example
11655
11656 Thus, to get the names of the associative array is easy:
11657
11658 @verbatim
11659 foreach { name value } [set foo] {
11660 puts "Name: $name, Value: $value"
11661 }
11662 @end verbatim
11663
11664 Lists returned should be relatively small. Otherwise, a range
11665 should be passed in to the proc in question.
11666
11667 @section Internal low-level Commands
11668
11669 By "low-level", we mean commands that a human would typically not
11670 invoke directly.
11671
11672 @itemize
11673 @item @b{flash banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
11674
11675 Return information about the flash banks
11676
11677 @item @b{capture} <@var{command}>
11678
11679 Run <@var{command}> and return full log output that was produced during
11680 its execution. Example:
11681
11682 @example
11683 > capture "reset init"
11684 @end example
11685
11686 @end itemize
11687
11688 OpenOCD commands can consist of two words, e.g. "flash banks". The
11689 @file{startup.tcl} "unknown" proc will translate this into a Tcl proc
11690 called "flash_banks".
11691
11692 @section Tcl RPC server
11693 @cindex RPC
11694
11695 OpenOCD provides a simple RPC server that allows to run arbitrary Tcl
11696 commands and receive the results.
11697
11698 To access it, your application needs to connect to a configured TCP port
11699 (see @command{tcl_port}). Then it can pass any string to the
11700 interpreter terminating it with @code{0x1a} and wait for the return
11701 value (it will be terminated with @code{0x1a} as well). This can be
11702 repeated as many times as desired without reopening the connection.
11703
11704 It is not needed anymore to prefix the OpenOCD commands with
11705 @code{ocd_} to get the results back. But sometimes you might need the
11706 @command{capture} command.
11707
11708 See @file{contrib/rpc_examples/} for specific client implementations.
11709
11710 @section Tcl RPC server notifications
11711 @cindex RPC Notifications
11712
11713 Notifications are sent asynchronously to other commands being executed over
11714 the RPC server, so the port must be polled continuously.
11715
11716 Target event, state and reset notifications are emitted as Tcl associative arrays
11717 in the following format.
11718
11719 @verbatim
11720 type target_event event [event-name]
11721 type target_state state [state-name]
11722 type target_reset mode [reset-mode]
11723 @end verbatim
11724
11725 @deffn {Command} {tcl_notifications} [on/off]
11726 Toggle output of target notifications to the current Tcl RPC server.
11727 Only available from the Tcl RPC server.
11728 Defaults to off.
11729
11730 @end deffn
11731
11732 @section Tcl RPC server trace output
11733 @cindex RPC trace output
11734
11735 Trace data is sent asynchronously to other commands being executed over
11736 the RPC server, so the port must be polled continuously.
11737
11738 Target trace data is emitted as a Tcl associative array in the following format.
11739
11740 @verbatim
11741 type target_trace data [trace-data-hex-encoded]
11742 @end verbatim
11743
11744 @deffn {Command} {tcl_trace} [on/off]
11745 Toggle output of target trace data to the current Tcl RPC server.
11746 Only available from the Tcl RPC server.
11747 Defaults to off.
11748
11749 See an example application here:
11750 @url{https://github.com/apmorton/OpenOcdTraceUtil} [OpenOcdTraceUtil]
11751
11752 @end deffn
11753
11754 @node FAQ
11755 @chapter FAQ
11756 @cindex faq
11757 @enumerate
11758 @anchor{faqrtck}
11759 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
11760 @cindex RTCK
11761 @cindex adaptive clocking
11762 @*
11763
11764 In digital circuit design it is often referred to as ``clock
11765 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
11766 operating at some speed, your CPU target is operating at another.
11767 The two clocks are not synchronised, they are ``asynchronous''
11768
11769 In order for the two to work together they must be synchronised
11770 well enough to work; JTAG can't go ten times faster than the CPU,
11771 for example. There are 2 basic options:
11772 @enumerate
11773 @item
11774 Use a special "adaptive clocking" circuit to change the JTAG
11775 clock rate to match what the CPU currently supports.
11776 @item
11777 The JTAG clock must be fixed at some speed that's enough slower than
11778 the CPU clock that all TMS and TDI transitions can be detected.
11779 @end enumerate
11780
11781 @b{Does this really matter?} For some chips and some situations, this
11782 is a non-issue, like a 500MHz ARM926 with a 5 MHz JTAG link;
11783 the CPU has no difficulty keeping up with JTAG.
11784 Startup sequences are often problematic though, as are other
11785 situations where the CPU clock rate changes (perhaps to save
11786 power).
11787
11788 For example, Atmel AT91SAM chips start operation from reset with
11789 a 32kHz system clock. Boot firmware may activate the main oscillator
11790 and PLL before switching to a faster clock (perhaps that 500 MHz
11791 ARM926 scenario).
11792 If you're using JTAG to debug that startup sequence, you must slow
11793 the JTAG clock to sometimes 1 to 4kHz. After startup completes,
11794 JTAG can use a faster clock.
11795
11796 Consider also debugging a 500MHz ARM926 hand held battery powered
11797 device that enters a low power ``deep sleep'' mode, at 32kHz CPU
11798 clock, between keystrokes unless it has work to do. When would
11799 that 5 MHz JTAG clock be usable?
11800
11801 @b{Solution #1 - A special circuit}
11802
11803 In order to make use of this,
11804 your CPU, board, and JTAG adapter must all support the RTCK
11805 feature. Not all of them support this; keep reading!
11806
11807 The RTCK ("Return TCK") signal in some ARM chips is used to help with
11808 this problem. ARM has a good description of the problem described at
11809 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
11810 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
11811 work? / how does adaptive clocking work?''.
11812
11813 The nice thing about adaptive clocking is that ``battery powered hand
11814 held device example'' - the adaptiveness works perfectly all the
11815 time. One can set a break point or halt the system in the deep power
11816 down code, slow step out until the system speeds up.
11817
11818 Note that adaptive clocking may also need to work at the board level,
11819 when a board-level scan chain has multiple chips.
11820 Parallel clock voting schemes are good way to implement this,
11821 both within and between chips, and can easily be implemented
11822 with a CPLD.
11823 It's not difficult to have logic fan a module's input TCK signal out
11824 to each TAP in the scan chain, and then wait until each TAP's RTCK comes
11825 back with the right polarity before changing the output RTCK signal.
11826 Texas Instruments makes some clock voting logic available
11827 for free (with no support) in VHDL form; see
11828 @url{http://tiexpressdsp.com/index.php/Adaptive_Clocking}
11829
11830 @b{Solution #2 - Always works - but may be slower}
11831
11832 Often this is a perfectly acceptable solution.
11833
11834 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
11835 the target clock speed. But what that ``magic division'' is varies
11836 depending on the chips on your board.
11837 @b{ARM rule of thumb} Most ARM based systems require an 6:1 division;
11838 ARM11 cores use an 8:1 division.
11839 @b{Xilinx rule of thumb} is 1/12 the clock speed.
11840
11841 Note: most full speed FT2232 based JTAG adapters are limited to a
11842 maximum of 6MHz. The ones using USB high speed chips (FT2232H)
11843 often support faster clock rates (and adaptive clocking).
11844
11845 You can still debug the 'low power' situations - you just need to
11846 either use a fixed and very slow JTAG clock rate ... or else
11847 manually adjust the clock speed at every step. (Adjusting is painful
11848 and tedious, and is not always practical.)
11849
11850 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
11851 have a special debug mode in your application that does a ``high power
11852 sleep''. If you are careful - 98% of your problems can be debugged
11853 this way.
11854
11855 Note that on ARM you may need to avoid using the @emph{wait for interrupt}
11856 operation in your idle loops even if you don't otherwise change the CPU
11857 clock rate.
11858 That operation gates the CPU clock, and thus the JTAG clock; which
11859 prevents JTAG access. One consequence is not being able to @command{halt}
11860 cores which are executing that @emph{wait for interrupt} operation.
11861
11862 To set the JTAG frequency use the command:
11863
11864 @example
11865 # Example: 1.234MHz
11866 adapter speed 1234
11867 @end example
11868
11869
11870 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
11871
11872 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
11873 around Windows filenames.
11874
11875 @example
11876 > echo \a
11877
11878 > echo @{\a@}
11879 \a
11880 > echo "\a"
11881
11882 >
11883 @end example
11884
11885
11886 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
11887
11888 Make sure you have Cygwin installed, or at least a version of OpenOCD that
11889 claims to come with all the necessary DLLs. When using Cygwin, try launching
11890 OpenOCD from the Cygwin shell.
11891
11892 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a front-end like Insight or
11893 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
11894 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
11895
11896 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
11897 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
11898 software breakpoints consume one of the two available hardware breakpoints.
11899
11900 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
11901
11902 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
11903 clock at the time you're programming the flash. If you've specified the crystal's
11904 frequency, make sure the PLL is disabled. If you've specified the full core speed
11905 (e.g. 60MHz), make sure the PLL is enabled.
11906
11907 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
11908 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
11909 out while waiting for end of scan, rtck was disabled".
11910
11911 Make sure your PC's parallel port operates in EPP mode. You might have to try several
11912 settings in your PC BIOS (ECP, EPP, and different versions of those).
11913
11914 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
11915 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
11916 memory read caused data abort".
11917
11918 The errors are non-fatal, and are the result of GDB trying to trace stack frames
11919 beyond the last valid frame. It might be possible to prevent this by setting up
11920 a proper "initial" stack frame, if you happen to know what exactly has to
11921 be done, feel free to add this here.
11922
11923 @b{Simple:} In your startup code - push 8 registers of zeros onto the
11924 stack before calling main(). What GDB is doing is ``climbing'' the run
11925 time stack by reading various values on the stack using the standard
11926 call frame for the target. GDB keeps going - until one of 2 things
11927 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
11928 stackframes have been processed. By pushing zeros on the stack, GDB
11929 gracefully stops.
11930
11931 @b{Debugging Interrupt Service Routines} - In your ISR before you call
11932 your C code, do the same - artificially push some zeros onto the stack,
11933 remember to pop them off when the ISR is done.
11934
11935 @b{Also note:} If you have a multi-threaded operating system, they
11936 often do not @b{in the interest of saving memory} waste these few
11937 bytes. Painful...
11938
11939
11940 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
11941 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
11942
11943 This warning doesn't indicate any serious problem, as long as you don't want to
11944 debug your core right out of reset. Your .cfg file specified @option{reset_config
11945 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
11946 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
11947 independently. With this setup, it's not possible to halt the core right out of
11948 reset, everything else should work fine.
11949
11950 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
11951 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
11952 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
11953 quit with an error message. Is there a stability issue with OpenOCD?
11954
11955 No, this is not a stability issue concerning OpenOCD. Most users have solved
11956 this issue by simply using a self-powered USB hub, which they connect their
11957 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
11958 supply stable enough for the Amontec JTAGkey to be operated.
11959
11960 @b{Laptops running on battery have this problem too...}
11961
11962 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
11963 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
11964 What does that mean and what might be the reason for this?
11965
11966 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
11967 has closed the connection to OpenOCD. This might be a GDB issue.
11968
11969 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
11970 are described, there is a parameter for specifying the clock frequency
11971 for LPC2000 internal flash devices (e.g. @option{flash bank $_FLASHNAME lpc2000
11972 0x0 0x40000 0 0 $_TARGETNAME lpc2000_v1 14746 calc_checksum}), which must be
11973 specified in kilohertz. However, I do have a quartz crystal of a
11974 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
11975 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
11976 clock frequency?
11977
11978 No. The clock frequency specified here must be given as an integral number.
11979 However, this clock frequency is used by the In-Application-Programming (IAP)
11980 routines of the LPC2000 family only, which seems to be very tolerant concerning
11981 the given clock frequency, so a slight difference between the specified clock
11982 frequency and the actual clock frequency will not cause any trouble.
11983
11984 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
11985
11986 Well, yes and no. Commands can be given in arbitrary order, yet the
11987 devices listed for the JTAG scan chain must be given in the right
11988 order (jtag newdevice), with the device closest to the TDO-Pin being
11989 listed first. In general, whenever objects of the same type exist
11990 which require an index number, then these objects must be given in the
11991 right order (jtag newtap, targets and flash banks - a target
11992 references a jtag newtap and a flash bank references a target).
11993
11994 You can use the ``scan_chain'' command to verify and display the tap order.
11995
11996 Also, some commands can't execute until after @command{init} has been
11997 processed. Such commands include @command{nand probe} and everything
11998 else that needs to write to controller registers, perhaps for setting
11999 up DRAM and loading it with code.
12000
12001 @anchor{faqtaporder}
12002 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
12003 particular order?
12004
12005 Yes; whenever you have more than one, you must declare them in
12006 the same order used by the hardware.
12007
12008 Many newer devices have multiple JTAG TAPs. For example:
12009 STMicroelectronics STM32 chips have two TAPs, a ``boundary scan TAP'' and
12010 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
12011 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
12012 connected to the boundary scan TAP, which then connects to the
12013 Cortex-M3 TAP, which then connects to the TDO pin.
12014
12015 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
12016 (2) The boundary scan TAP. If your board includes an additional JTAG
12017 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
12018 place it before or after the STM32 chip in the chain. For example:
12019
12020 @itemize @bullet
12021 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
12022 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
12023 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
12024 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
12025 @item Xilinx TDO Pin -> OpenOCD TDO (input)
12026 @end itemize
12027
12028 The ``jtag device'' commands would thus be in the order shown below. Note:
12029
12030 @itemize @bullet
12031 @item jtag newtap Xilinx tap -irlen ...
12032 @item jtag newtap stm32 cpu -irlen ...
12033 @item jtag newtap stm32 bs -irlen ...
12034 @item # Create the debug target and say where it is
12035 @item target create stm32.cpu -chain-position stm32.cpu ...
12036 @end itemize
12037
12038
12039 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
12040 log file, I can see these error messages: Error: arm7_9_common.c:561
12041 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
12042
12043 TODO.
12044
12045 @end enumerate
12046
12047 @node Tcl Crash Course
12048 @chapter Tcl Crash Course
12049 @cindex Tcl
12050
12051 Not everyone knows Tcl - this is not intended to be a replacement for
12052 learning Tcl, the intent of this chapter is to give you some idea of
12053 how the Tcl scripts work.
12054
12055 This chapter is written with two audiences in mind. (1) OpenOCD users
12056 who need to understand a bit more of how Jim-Tcl works so they can do
12057 something useful, and (2) those that want to add a new command to
12058 OpenOCD.
12059
12060 @section Tcl Rule #1
12061 There is a famous joke, it goes like this:
12062 @enumerate
12063 @item Rule #1: The wife is always correct
12064 @item Rule #2: If you think otherwise, See Rule #1
12065 @end enumerate
12066
12067 The Tcl equal is this:
12068
12069 @enumerate
12070 @item Rule #1: Everything is a string
12071 @item Rule #2: If you think otherwise, See Rule #1
12072 @end enumerate
12073
12074 As in the famous joke, the consequences of Rule #1 are profound. Once
12075 you understand Rule #1, you will understand Tcl.
12076
12077 @section Tcl Rule #1b
12078 There is a second pair of rules.
12079 @enumerate
12080 @item Rule #1: Control flow does not exist. Only commands
12081 @* For example: the classic FOR loop or IF statement is not a control
12082 flow item, they are commands, there is no such thing as control flow
12083 in Tcl.
12084 @item Rule #2: If you think otherwise, See Rule #1
12085 @* Actually what happens is this: There are commands that by
12086 convention, act like control flow key words in other languages. One of
12087 those commands is the word ``for'', another command is ``if''.
12088 @end enumerate
12089
12090 @section Per Rule #1 - All Results are strings
12091 Every Tcl command results in a string. The word ``result'' is used
12092 deliberately. No result is just an empty string. Remember: @i{Rule #1 -
12093 Everything is a string}
12094
12095 @section Tcl Quoting Operators
12096 In life of a Tcl script, there are two important periods of time, the
12097 difference is subtle.
12098 @enumerate
12099 @item Parse Time
12100 @item Evaluation Time
12101 @end enumerate
12102
12103 The two key items here are how ``quoted things'' work in Tcl. Tcl has
12104 three primary quoting constructs, the [square-brackets] the
12105 @{curly-braces@} and ``double-quotes''
12106
12107 By now you should know $VARIABLES always start with a $DOLLAR
12108 sign. BTW: To set a variable, you actually use the command ``set'', as
12109 in ``set VARNAME VALUE'' much like the ancient BASIC language ``let x
12110 = 1'' statement, but without the equal sign.
12111
12112 @itemize @bullet
12113 @item @b{[square-brackets]}
12114 @* @b{[square-brackets]} are command substitutions. It operates much
12115 like Unix Shell `back-ticks`. The result of a [square-bracket]
12116 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
12117 string}. These two statements are roughly identical:
12118 @example
12119 # bash example
12120 X=`date`
12121 echo "The Date is: $X"
12122 # Tcl example
12123 set X [date]
12124 puts "The Date is: $X"
12125 @end example
12126 @item @b{``double-quoted-things''}
12127 @* @b{``double-quoted-things''} are just simply quoted
12128 text. $VARIABLES and [square-brackets] are expanded in place - the
12129 result however is exactly 1 string. @i{Remember Rule #1 - Everything
12130 is a string}
12131 @example
12132 set x "Dinner"
12133 puts "It is now \"[date]\", $x is in 1 hour"
12134 @end example
12135 @item @b{@{Curly-Braces@}}
12136 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
12137 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
12138 'single-quote' operators in BASH shell scripts, with the added
12139 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
12140 nested 3 times@}@}@} NOTE: [date] is a bad example;
12141 at this writing, Jim/OpenOCD does not have a date command.
12142 @end itemize
12143
12144 @section Consequences of Rule 1/2/3/4
12145
12146 The consequences of Rule 1 are profound.
12147
12148 @subsection Tokenisation & Execution.
12149
12150 Of course, whitespace, blank lines and #comment lines are handled in
12151 the normal way.
12152
12153 As a script is parsed, each (multi) line in the script file is
12154 tokenised and according to the quoting rules. After tokenisation, that
12155 line is immediately executed.
12156
12157 Multi line statements end with one or more ``still-open''
12158 @{curly-braces@} which - eventually - closes a few lines later.
12159
12160 @subsection Command Execution
12161
12162 Remember earlier: There are no ``control flow''
12163 statements in Tcl. Instead there are COMMANDS that simply act like
12164 control flow operators.
12165
12166 Commands are executed like this:
12167
12168 @enumerate
12169 @item Parse the next line into (argc) and (argv[]).
12170 @item Look up (argv[0]) in a table and call its function.
12171 @item Repeat until End Of File.
12172 @end enumerate
12173
12174 It sort of works like this:
12175 @example
12176 for(;;)@{
12177 ReadAndParse( &argc, &argv );
12178
12179 cmdPtr = LookupCommand( argv[0] );
12180
12181 (*cmdPtr->Execute)( argc, argv );
12182 @}
12183 @end example
12184
12185 When the command ``proc'' is parsed (which creates a procedure
12186 function) it gets 3 parameters on the command line. @b{1} the name of
12187 the proc (function), @b{2} the list of parameters, and @b{3} the body
12188 of the function. Not the choice of words: LIST and BODY. The PROC
12189 command stores these items in a table somewhere so it can be found by
12190 ``LookupCommand()''
12191
12192 @subsection The FOR command
12193
12194 The most interesting command to look at is the FOR command. In Tcl,
12195 the FOR command is normally implemented in C. Remember, FOR is a
12196 command just like any other command.
12197
12198 When the ascii text containing the FOR command is parsed, the parser
12199 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
12200 are:
12201
12202 @enumerate 0
12203 @item The ascii text 'for'
12204 @item The start text
12205 @item The test expression
12206 @item The next text
12207 @item The body text
12208 @end enumerate
12209
12210 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
12211 Remember @i{Rule #1 - Everything is a string.} The key point is this:
12212 Often many of those parameters are in @{curly-braces@} - thus the
12213 variables inside are not expanded or replaced until later.
12214
12215 Remember that every Tcl command looks like the classic ``main( argc,
12216 argv )'' function in C. In JimTCL - they actually look like this:
12217
12218 @example
12219 int
12220 MyCommand( Jim_Interp *interp,
12221 int *argc,
12222 Jim_Obj * const *argvs );
12223 @end example
12224
12225 Real Tcl is nearly identical. Although the newer versions have
12226 introduced a byte-code parser and interpreter, but at the core, it
12227 still operates in the same basic way.
12228
12229 @subsection FOR command implementation
12230
12231 To understand Tcl it is perhaps most helpful to see the FOR
12232 command. Remember, it is a COMMAND not a control flow structure.
12233
12234 In Tcl there are two underlying C helper functions.
12235
12236 Remember Rule #1 - You are a string.
12237
12238 The @b{first} helper parses and executes commands found in an ascii
12239 string. Commands can be separated by semicolons, or newlines. While
12240 parsing, variables are expanded via the quoting rules.
12241
12242 The @b{second} helper evaluates an ascii string as a numerical
12243 expression and returns a value.
12244
12245 Here is an example of how the @b{FOR} command could be
12246 implemented. The pseudo code below does not show error handling.
12247 @example
12248 void Execute_AsciiString( void *interp, const char *string );
12249
12250 int Evaluate_AsciiExpression( void *interp, const char *string );
12251
12252 int
12253 MyForCommand( void *interp,
12254 int argc,
12255 char **argv )
12256 @{
12257 if( argc != 5 )@{
12258 SetResult( interp, "WRONG number of parameters");
12259 return ERROR;
12260 @}
12261
12262 // argv[0] = the ascii string just like C
12263
12264 // Execute the start statement.
12265 Execute_AsciiString( interp, argv[1] );
12266
12267 // Top of loop test
12268 for(;;)@{
12269 i = Evaluate_AsciiExpression(interp, argv[2]);
12270 if( i == 0 )
12271 break;
12272
12273 // Execute the body
12274 Execute_AsciiString( interp, argv[3] );
12275
12276 // Execute the LOOP part
12277 Execute_AsciiString( interp, argv[4] );
12278 @}
12279
12280 // Return no error
12281 SetResult( interp, "" );
12282 return SUCCESS;
12283 @}
12284 @end example
12285
12286 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
12287 in the same basic way.
12288
12289 @section OpenOCD Tcl Usage
12290
12291 @subsection source and find commands
12292 @b{Where:} In many configuration files
12293 @* Example: @b{ source [find FILENAME] }
12294 @*Remember the parsing rules
12295 @enumerate
12296 @item The @command{find} command is in square brackets,
12297 and is executed with the parameter FILENAME. It should find and return
12298 the full path to a file with that name; it uses an internal search path.
12299 The RESULT is a string, which is substituted into the command line in
12300 place of the bracketed @command{find} command.
12301 (Don't try to use a FILENAME which includes the "#" character.
12302 That character begins Tcl comments.)
12303 @item The @command{source} command is executed with the resulting filename;
12304 it reads a file and executes as a script.
12305 @end enumerate
12306 @subsection format command
12307 @b{Where:} Generally occurs in numerous places.
12308 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
12309 @b{sprintf()}.
12310 @b{Example}
12311 @example
12312 set x 6
12313 set y 7
12314 puts [format "The answer: %d" [expr @{$x * $y@}]]
12315 @end example
12316 @enumerate
12317 @item The SET command creates 2 variables, X and Y.
12318 @item The double [nested] EXPR command performs math
12319 @* The EXPR command produces numerical result as a string.
12320 @* Refer to Rule #1
12321 @item The format command is executed, producing a single string
12322 @* Refer to Rule #1.
12323 @item The PUTS command outputs the text.
12324 @end enumerate
12325 @subsection Body or Inlined Text
12326 @b{Where:} Various TARGET scripts.
12327 @example
12328 #1 Good
12329 proc someproc @{@} @{
12330 ... multiple lines of stuff ...
12331 @}
12332 $_TARGETNAME configure -event FOO someproc
12333 #2 Good - no variables
12334 $_TARGETNAME configure -event foo "this ; that;"
12335 #3 Good Curly Braces
12336 $_TARGETNAME configure -event FOO @{
12337 puts "Time: [date]"
12338 @}
12339 #4 DANGER DANGER DANGER
12340 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
12341 @end example
12342 @enumerate
12343 @item The $_TARGETNAME is an OpenOCD variable convention.
12344 @*@b{$_TARGETNAME} represents the last target created, the value changes
12345 each time a new target is created. Remember the parsing rules. When
12346 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
12347 the name of the target which happens to be a TARGET (object)
12348 command.
12349 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
12350 @*There are 4 examples:
12351 @enumerate
12352 @item The TCLBODY is a simple string that happens to be a proc name
12353 @item The TCLBODY is several simple commands separated by semicolons
12354 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
12355 @item The TCLBODY is a string with variables that get expanded.
12356 @end enumerate
12357
12358 In the end, when the target event FOO occurs the TCLBODY is
12359 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
12360 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
12361
12362 Remember the parsing rules. In case #3, @{curly-braces@} mean the
12363 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
12364 and the text is evaluated. In case #4, they are replaced before the
12365 ``Target Object Command'' is executed. This occurs at the same time
12366 $_TARGETNAME is replaced. In case #4 the date will never
12367 change. @{BTW: [date] is a bad example; at this writing,
12368 Jim/OpenOCD does not have a date command@}
12369 @end enumerate
12370 @subsection Global Variables
12371 @b{Where:} You might discover this when writing your own procs @* In
12372 simple terms: Inside a PROC, if you need to access a global variable
12373 you must say so. See also ``upvar''. Example:
12374 @example
12375 proc myproc @{ @} @{
12376 set y 0 #Local variable Y
12377 global x #Global variable X
12378 puts [format "X=%d, Y=%d" $x $y]
12379 @}
12380 @end example
12381 @section Other Tcl Hacks
12382 @b{Dynamic variable creation}
12383 @example
12384 # Dynamically create a bunch of variables.
12385 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr @{$x + 1@}]@} @{
12386 # Create var name
12387 set vn [format "BIT%d" $x]
12388 # Make it a global
12389 global $vn
12390 # Set it.
12391 set $vn [expr @{1 << $x@}]
12392 @}
12393 @end example
12394 @b{Dynamic proc/command creation}
12395 @example
12396 # One "X" function - 5 uart functions.
12397 foreach who @{A B C D E@}
12398 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
12399 @}
12400 @end example
12401
12402 @node License
12403 @appendix The GNU Free Documentation License.
12404 @include fdl.texi
12405
12406 @node OpenOCD Concept Index
12407 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
12408 @comment case issue with ``Index.html'' and ``index.html''
12409 @comment Occurs when creating ``--html --no-split'' output
12410 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
12411 @unnumbered OpenOCD Concept Index
12412
12413 @printindex cp
12414
12415 @node Command and Driver Index
12416 @unnumbered Command and Driver Index
12417 @printindex fn
12418
12419 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)