David Brownell <david-b@pacbell.net>:
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @end itemize
27
28 @quotation
29 Permission is granted to copy, distribute and/or modify this document
30 under the terms of the GNU Free Documentation License, Version 1.2 or
31 any later version published by the Free Software Foundation; with no
32 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
33 Texts. A copy of the license is included in the section entitled ``GNU
34 Free Documentation License''.
35 @end quotation
36 @end copying
37
38 @titlepage
39 @titlefont{@emph{Open On-Chip Debugger:}}
40 @sp 1
41 @title OpenOCD User's Guide
42 @subtitle for release @value{VERSION}
43 @subtitle @value{UPDATED}
44
45 @page
46 @vskip 0pt plus 1filll
47 @insertcopying
48 @end titlepage
49
50 @summarycontents
51 @contents
52
53 @ifnottex
54 @node Top
55 @top OpenOCD User's Guide
56
57 @insertcopying
58 @end ifnottex
59
60 @menu
61 * About:: About OpenOCD
62 * Developers:: OpenOCD Developers
63 * Building OpenOCD:: Building OpenOCD From SVN
64 * JTAG Hardware Dongles:: JTAG Hardware Dongles
65 * Running:: Running OpenOCD
66 * Simple Configuration Files:: Simple Configuration Files
67 * Config File Guidelines:: Config File Guidelines
68 * About JIM-Tcl:: About JIM-Tcl
69 * Daemon Configuration:: Daemon Configuration
70 * Interface - Dongle Configuration:: Interface - Dongle Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * NAND Flash Commands:: NAND Flash Commands
76 * General Commands:: General Commands
77 * Architecture and Core Commands:: Architecture and Core Commands
78 * JTAG Commands:: JTAG Commands
79 * Sample Scripts:: Sample Target Scripts
80 * TFTP:: TFTP
81 * GDB and OpenOCD:: Using GDB and OpenOCD
82 * Tcl Scripting API:: Tcl Scripting API
83 * Upgrading:: Deprecated/Removed Commands
84 * Target Library:: Target Library
85 * FAQ:: Frequently Asked Questions
86 * Tcl Crash Course:: Tcl Crash Course
87 * License:: GNU Free Documentation License
88
89 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
90 @comment case issue with ``Index.html'' and ``index.html''
91 @comment Occurs when creating ``--html --no-split'' output
92 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
93 * OpenOCD Concept Index:: Concept Index
94 * Command and Driver Index:: Command and Driver Index
95 @end menu
96
97 @node About
98 @unnumbered About
99 @cindex about
100
101 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
102 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
103 Since that time, the project has grown into an active open-source project,
104 supported by a diverse community of software and hardware developers from
105 around the world.
106
107 @section What is OpenOCD?
108
109 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
110 in-system programming and boundary-scan testing for embedded target
111 devices.
112
113 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
114 with the JTAG (IEEE 1149.1) compliant TAPs on your target board.
115 A @dfn{TAP} is a ``Test Access Port'', a module which processes
116 special instructions and data. TAPs are daisy-chained within and
117 between chips and boards.
118
119 @b{Dongles:} OpenOCD currently supports many types of hardware dongles: USB
120 based, parallel port based, and other standalone boxes that run
121 OpenOCD internally. @xref{JTAG Hardware Dongles}.
122
123 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
124 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x) and
125 Cortex-M3 (Stellaris LM3 and ST STM32) based cores to be
126 debugged via the GDB protocol.
127
128 @b{Flash Programing:} Flash writing is supported for external CFI
129 compatible NOR flashes (Intel and AMD/Spansion command set) and several
130 internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3, and
131 STM32x). Preliminary support for various NAND flash controllers
132 (LPC3180, Orion, S3C24xx, more) controller is included.
133
134 @section OpenOCD Web Site
135
136 The OpenOCD web site provides the latest public news from the community:
137
138 @uref{http://openocd.berlios.de/web/}
139
140 @section Latest User's Guide:
141
142 The user's guide you are now reading may not be the latest one
143 available. A version for more recent code may be available.
144 Its HTML form is published irregularly at:
145
146 @uref{http://openocd.berlios.de/doc/}
147
148 PDF form is likewise published at:
149
150 @uref{http://openocd.berlios.de/doc/pdf/}
151
152 @section OpenOCD User's Forum
153
154 There is an OpenOCD forum (phpBB) hosted by SparkFun:
155
156 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
157
158
159 @node Developers
160 @chapter OpenOCD Developer Resources
161 @cindex developers
162
163 If you are interested in improving the state of OpenOCD's debugging and
164 testing support, new contributions will be welcome. Motivated developers
165 can produce new target, flash or interface drivers, improve the
166 documentation, as well as more conventional bug fixes and enhancements.
167
168 The resources in this chapter are available for developers wishing to explore
169 or expand the OpenOCD source code.
170
171 @section OpenOCD Subversion Repository
172
173 The ``Building From Source'' section provides instructions to retrieve
174 and and build the latest version of the OpenOCD source code.
175 @xref{Building OpenOCD}.
176
177 Developers that want to contribute patches to the OpenOCD system are
178 @b{strongly} encouraged to base their work off of the most recent trunk
179 revision. Patches created against older versions may require additional
180 work from their submitter in order to be updated for newer releases.
181
182 @section Doxygen Developer Manual
183
184 During the development of the 0.2.0 release, the OpenOCD project began
185 providing a Doxygen reference manual. This document contains more
186 technical information about the software internals, development
187 processes, and similar documentation:
188
189 @uref{http://openocd.berlios.de/doc/doxygen/index.html}
190
191 This document is a work-in-progress, but contributions would be welcome
192 to fill in the gaps. All of the source files are provided in-tree,
193 listed in the Doxyfile configuration in the top of the repository trunk.
194
195 @section OpenOCD Developer Mailing List
196
197 The OpenOCD Developer Mailing List provides the primary means of
198 communication between developers:
199
200 @uref{https://lists.berlios.de/mailman/listinfo/openocd-development}
201
202 All drivers developers are enouraged to also subscribe to the list of
203 SVN commits to keep pace with the ongoing changes:
204
205 @uref{https://lists.berlios.de/mailman/listinfo/openocd-svn}
206
207
208 @node Building OpenOCD
209 @chapter Building OpenOCD
210 @cindex building
211
212 @section Pre-Built Tools
213 If you are interested in getting actual work done rather than building
214 OpenOCD, then check if your interface supplier provides binaries for
215 you. Chances are that that binary is from some SVN version that is more
216 stable than SVN trunk where bleeding edge development takes place.
217
218 @section Packagers Please Read!
219
220 You are a @b{PACKAGER} of OpenOCD if you
221
222 @enumerate
223 @item @b{Sell dongles} and include pre-built binaries
224 @item @b{Supply tools} i.e.: A complete development solution
225 @item @b{Supply IDEs} like Eclipse, or RHIDE, etc.
226 @item @b{Build packages} i.e.: RPM files, or DEB files for a Linux Distro
227 @end enumerate
228
229 As a @b{PACKAGER}, you will experience first reports of most issues.
230 When you fix those problems for your users, your solution may help
231 prevent hundreds (if not thousands) of other questions from other users.
232
233 If something does not work for you, please work to inform the OpenOCD
234 developers know how to improve the system or documentation to avoid
235 future problems, and follow-up to help us ensure the issue will be fully
236 resolved in our future releases.
237
238 That said, the OpenOCD developers would also like you to follow a few
239 suggestions:
240
241 @enumerate
242 @item @b{Always build with printer ports enabled.}
243 @item @b{Try to use LIBFTDI + LIBUSB where possible. You cover more bases.}
244 @end enumerate
245
246 @itemize @bullet
247 @item @b{Why YES to LIBFTDI + LIBUSB?}
248 @itemize @bullet
249 @item @b{LESS} work - libusb perhaps already there
250 @item @b{LESS} work - identical code, multiple platforms
251 @item @b{MORE} dongles are supported
252 @item @b{MORE} platforms are supported
253 @item @b{MORE} complete solution
254 @end itemize
255 @item @b{Why not LIBFTDI + LIBUSB} (i.e.: ftd2xx instead)?
256 @itemize @bullet
257 @item @b{LESS} speed - some say it is slower
258 @item @b{LESS} complex to distribute (external dependencies)
259 @end itemize
260 @end itemize
261
262 @section Building From Source
263
264 You can download the current SVN version with an SVN client of your choice from the
265 following repositories:
266
267 @uref{svn://svn.berlios.de/openocd/trunk}
268
269 or
270
271 @uref{http://svn.berlios.de/svnroot/repos/openocd/trunk}
272
273 Using the SVN command line client, you can use the following command to fetch the
274 latest version (make sure there is no (non-svn) directory called "openocd" in the
275 current directory):
276
277 @example
278 svn checkout svn://svn.berlios.de/openocd/trunk openocd
279 @end example
280
281 If you prefer GIT based tools, the @command{git-svn} package works too:
282
283 @example
284 git svn clone -s svn://svn.berlios.de/openocd
285 @end example
286
287 Building OpenOCD from a repository requires a recent version of the
288 GNU autotools (autoconf >= 2.59 and automake >= 1.9).
289 For building on Windows,
290 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
291 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
292 paths, resulting in obscure dependency errors (This is an observation I've gathered
293 from the logs of one user - correct me if I'm wrong).
294
295 You further need the appropriate driver files, if you want to build support for
296 a FTDI FT2232 based interface:
297
298 @itemize @bullet
299 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
300 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
301 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
302 homepage (@uref{http://www.amontec.com}). The JTAGkey uses a non-standard VID/PID.
303 @end itemize
304
305 libftdi is supported under Windows. Do not use versions earlier than 0.14.
306
307 In general, the D2XX driver provides superior performance (several times as fast),
308 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
309 a kernel module, only a user space library.
310
311 To build OpenOCD (on both Linux and Cygwin), use the following commands:
312
313 @example
314 ./bootstrap
315 @end example
316
317 Bootstrap generates the configure script, and prepares building on your system.
318
319 @example
320 ./configure [options, see below]
321 @end example
322
323 Configure generates the Makefiles used to build OpenOCD.
324
325 @example
326 make
327 make install
328 @end example
329
330 Make builds OpenOCD, and places the final executable in ./src/, the last step, ``make install'' is optional.
331
332 The configure script takes several options, specifying which JTAG interfaces
333 should be included (among other things):
334
335 @itemize @bullet
336 @item
337 @option{--enable-parport} - Enable building the PC parallel port driver.
338 @item
339 @option{--enable-parport_ppdev} - Enable use of ppdev (/dev/parportN) for parport.
340 @item
341 @option{--enable-parport_giveio} - Enable use of giveio for parport instead of ioperm.
342 @item
343 @option{--enable-amtjtagaccel} - Enable building the Amontec JTAG-Accelerator driver.
344 @item
345 @option{--enable-ecosboard} - Enable building support for eCosBoard based JTAG debugger.
346 @item
347 @option{--enable-ioutil} - Enable ioutil functions - useful for standalone OpenOCD implementations.
348 @item
349 @option{--enable-httpd} - Enable builtin httpd server - useful for standalone OpenOCD implementations.
350 @item
351 @option{--enable-ep93xx} - Enable building support for EP93xx based SBCs.
352 @item
353 @option{--enable-at91rm9200} - Enable building support for AT91RM9200 based SBCs.
354 @item
355 @option{--enable-gw16012} - Enable building support for the Gateworks GW16012 JTAG programmer.
356 @item
357 @option{--enable-ft2232_ftd2xx} - Numerous USB type ARM JTAG dongles use the FT2232C chip from this FTDICHIP.COM chip (closed source).
358 @item
359 @option{--enable-ft2232_libftdi} - An open source (free) alternative to FTDICHIP.COM ftd2xx solution (Linux, MacOS, Cygwin).
360 @item
361 @option{--with-ftd2xx-win32-zipdir=PATH} - If using FTDICHIP.COM ft2232c driver,
362 give the directory where the Win32 FTDICHIP.COM 'CDM' driver zip file was unpacked.
363 @item
364 @option{--with-ftd2xx-linux-tardir=PATH} - If using FTDICHIP.COM ft2232c driver
365 on Linux, give the directory where the Linux driver's TAR.GZ file was unpacked.
366 @item
367 @option{--with-ftd2xx-lib=shared|static} - Linux only. Default: static. Specifies how the FTDICHIP.COM libftd2xx driver should be linked. Note: 'static' only works in conjunction with @option{--with-ftd2xx-linux-tardir}. The 'shared' value is supported (12/26/2008), however you must manually install the required header files and shared libraries in an appropriate place. This uses ``libusb'' internally.
368 @item
369 @option{--enable-presto_libftdi} - Enable building support for ASIX Presto programmer using the libftdi driver.
370 @item
371 @option{--enable-presto_ftd2xx} - Enable building support for ASIX Presto programmer using the FTD2XX driver.
372 @item
373 @option{--enable-usbprog} - Enable building support for the USBprog JTAG programmer.
374 @item
375 @option{--enable-oocd_trace} - Enable building support for the OpenOCD+trace ETM capture device.
376 @item
377 @option{--enable-jlink} - Enable building support for the Segger J-Link JTAG programmer.
378 @item
379 @option{--enable-vsllink} - Enable building support for the Versaloon-Link JTAG programmer.
380 @item
381 @option{--enable-rlink} - Enable building support for the Raisonance RLink JTAG programmer.
382 @item
383 @option{--enable-arm-jtag-ew} - Enable building support for the Olimex ARM-JTAG-EW programmer.
384 @item
385 @option{--enable-dummy} - Enable building the dummy port driver.
386 @end itemize
387
388 @section Parallel Port Dongles
389
390 If you want to access the parallel port using the PPDEV interface you have to specify
391 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
392 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
393 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
394
395 The same is true for the @option{--enable-parport_giveio} option, you have to
396 use both the @option{--enable-parport} AND the @option{--enable-parport_giveio} option if you want to use giveio instead of ioperm parallel port access method.
397
398 @section FT2232C Based USB Dongles
399
400 There are 2 methods of using the FTD2232, either (1) using the
401 FTDICHIP.COM closed source driver, or (2) the open (and free) driver
402 libftdi. Some claim the (closed) FTDICHIP.COM solution is faster.
403
404 The FTDICHIP drivers come as either a (win32) ZIP file, or a (Linux)
405 TAR.GZ file. You must unpack them ``some where'' convient. As of this
406 writing (12/26/2008) FTDICHIP does not supply means to install these
407 files ``in an appropriate place'' As a result, there are two
408 ``./configure'' options that help.
409
410 Below is an example build process:
411
412 @enumerate
413 @item Check out the latest version of ``openocd'' from SVN.
414
415 @item If you are using the FTDICHIP.COM driver, download
416 and unpack the Windows or Linux FTD2xx drivers
417 (@uref{http://www.ftdichip.com/Drivers/D2XX.htm}).
418 If you are using the libftdi driver, install that package
419 (e.g. @command{apt-get install libftdi} on systems with APT).
420
421 @example
422 /home/duane/ftd2xx.win32 => the Cygwin/Win32 ZIP file contents
423 /home/duane/libftd2xx0.4.16 => the Linux TAR.GZ file contents
424 @end example
425
426 @item Configure with options resembling the following.
427
428 @enumerate a
429 @item Cygwin FTDICHIP solution:
430 @example
431 ./configure --prefix=/home/duane/mytools \
432 --enable-ft2232_ftd2xx \
433 --with-ftd2xx-win32-zipdir=/home/duane/ftd2xx.win32
434 @end example
435
436 @item Linux FTDICHIP solution:
437 @example
438 ./configure --prefix=/home/duane/mytools \
439 --enable-ft2232_ftd2xx \
440 --with-ft2xx-linux-tardir=/home/duane/libftd2xx0.4.16
441 @end example
442
443 @item Cygwin/Linux LIBFTDI solution ... assuming that
444 @itemize
445 @item For Windows -- that the Windows port of LIBUSB is in place.
446 @item For Linux -- that libusb has been built/installed and is in place.
447 @item That libftdi has been built and installed (relies on libusb).
448 @end itemize
449
450 Then configure the libftdi solution like this:
451
452 @example
453 ./configure --prefix=/home/duane/mytools \
454 --enable-ft2232_libftdi
455 @end example
456 @end enumerate
457
458 @item Then just type ``make'', and perhaps ``make install''.
459 @end enumerate
460
461
462 @section Miscellaneous Configure Options
463
464 @itemize @bullet
465 @item
466 @option{--disable-option-checking} - Ignore unrecognized @option{--enable} and @option{--with} options.
467 @item
468 @option{--enable-gccwarnings} - Enable extra gcc warnings during build.
469 Default is enabled.
470 @item
471 @option{--enable-release} - Enable building of an OpenOCD release, generally
472 this is for developers. It simply omits the svn version string when the
473 openocd @option{-v} is executed.
474 @end itemize
475
476 @node JTAG Hardware Dongles
477 @chapter JTAG Hardware Dongles
478 @cindex dongles
479 @cindex FTDI
480 @cindex wiggler
481 @cindex zy1000
482 @cindex printer port
483 @cindex USB Adapter
484 @cindex rtck
485
486 Defined: @b{dongle}: A small device that plugins into a computer and serves as
487 an adapter .... [snip]
488
489 In the OpenOCD case, this generally refers to @b{a small adapater} one
490 attaches to your computer via USB or the Parallel Printer Port. The
491 execption being the Zylin ZY1000 which is a small box you attach via
492 an ethernet cable. The Zylin ZY1000 has the advantage that it does not
493 require any drivers to be installed on the developer PC. It also has
494 a built in web interface. It supports RTCK/RCLK or adaptive clocking
495 and has a built in relay to power cycle targets remotely.
496
497
498 @section Choosing a Dongle
499
500 There are three things you should keep in mind when choosing a dongle.
501
502 @enumerate
503 @item @b{Voltage} What voltage is your target? 1.8, 2.8, 3.3, or 5V? Does your dongle support it?
504 @item @b{Connection} Printer Ports - Does your computer have one?
505 @item @b{Connection} Is that long printer bit-bang cable practical?
506 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
507 @end enumerate
508
509 @section Stand alone Systems
510
511 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
512 dongle, but a standalone box. The ZY1000 has the advantage that it does
513 not require any drivers installed on the developer PC. It also has
514 a built in web interface. It supports RTCK/RCLK or adaptive clocking
515 and has a built in relay to power cycle targets remotely.
516
517 @section USB FT2232 Based
518
519 There are many USB JTAG dongles on the market, many of them are based
520 on a chip from ``Future Technology Devices International'' (FTDI)
521 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
522 See: @url{http://www.ftdichip.com} for more information.
523 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
524 chips are starting to become available in JTAG adapters.
525
526 As of 28/Nov/2008, the following are supported:
527
528 @itemize @bullet
529 @item @b{usbjtag}
530 @* Link @url{http://www.hs-augsburg.de/~hhoegl/proj/usbjtag/usbjtag.html}
531 @item @b{jtagkey}
532 @* See: @url{http://www.amontec.com/jtagkey.shtml}
533 @item @b{oocdlink}
534 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
535 @item @b{signalyzer}
536 @* See: @url{http://www.signalyzer.com}
537 @item @b{evb_lm3s811}
538 @* See: @url{http://www.luminarymicro.com} - The Stellaris LM3S811 eval board has an FTD2232C chip built in.
539 @item @b{olimex-jtag}
540 @* See: @url{http://www.olimex.com}
541 @item @b{flyswatter}
542 @* See: @url{http://www.tincantools.com}
543 @item @b{turtelizer2}
544 @* See:
545 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
546 @url{http://www.ethernut.de}
547 @item @b{comstick}
548 @* Link: @url{http://www.hitex.com/index.php?id=383}
549 @item @b{stm32stick}
550 @* Link @url{http://www.hitex.com/stm32-stick}
551 @item @b{axm0432_jtag}
552 @* Axiom AXM-0432 Link @url{http://www.axman.com}
553 @item @b{cortino}
554 @* Link @url{http://www.hitex.com/index.php?id=cortino}
555 @end itemize
556
557 @section USB JLINK based
558 There are several OEM versions of the Segger @b{JLINK} adapter. It is
559 an example of a micro controller based JTAG adapter, it uses an
560 AT91SAM764 internally.
561
562 @itemize @bullet
563 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
564 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
565 @item @b{SEGGER JLINK}
566 @* Link: @url{http://www.segger.com/jlink.html}
567 @item @b{IAR J-Link}
568 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
569 @end itemize
570
571 @section USB RLINK based
572 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer, permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for SWD and not JTAG, thus not supported.
573
574 @itemize @bullet
575 @item @b{Raisonance RLink}
576 @* Link: @url{http://www.raisonance.com/products/RLink.php}
577 @item @b{STM32 Primer}
578 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
579 @item @b{STM32 Primer2}
580 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
581 @end itemize
582
583 @section USB Other
584 @itemize @bullet
585 @item @b{USBprog}
586 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
587
588 @item @b{USB - Presto}
589 @* Link: @url{http://tools.asix.net/prg_presto.htm}
590
591 @item @b{Versaloon-Link}
592 @* Link: @url{http://www.simonqian.com/en/Versaloon}
593
594 @item @b{ARM-JTAG-EW}
595 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
596 @end itemize
597
598 @section IBM PC Parallel Printer Port Based
599
600 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
601 and the MacGraigor Wiggler. There are many clones and variations of
602 these on the market.
603
604 @itemize @bullet
605
606 @item @b{Wiggler} - There are many clones of this.
607 @* Link: @url{http://www.macraigor.com/wiggler.htm}
608
609 @item @b{DLC5} - From XILINX - There are many clones of this
610 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
611 produced, PDF schematics are easily found and it is easy to make.
612
613 @item @b{Amontec - JTAG Accelerator}
614 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
615
616 @item @b{GW16402}
617 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
618
619 @item @b{Wiggler2}
620 @*@uref{http://www.ccac.rwth-aachen.de/@/~michaels/@/index.php/hardware/@/armjtag,
621 Improved parallel-port wiggler-style JTAG adapter}
622
623 @item @b{Wiggler_ntrst_inverted}
624 @* Yet another variation - See the source code, src/jtag/parport.c
625
626 @item @b{old_amt_wiggler}
627 @* Unknown - probably not on the market today
628
629 @item @b{arm-jtag}
630 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
631
632 @item @b{chameleon}
633 @* Link: @url{http://www.amontec.com/chameleon.shtml}
634
635 @item @b{Triton}
636 @* Unknown.
637
638 @item @b{Lattice}
639 @* ispDownload from Lattice Semiconductor
640 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
641
642 @item @b{flashlink}
643 @* From ST Microsystems;
644 @uref{http://www.st.com/stonline/@/products/literature/um/7889.pdf,
645 FlashLINK JTAG programing cable for PSD and uPSD}
646
647 @end itemize
648
649 @section Other...
650 @itemize @bullet
651
652 @item @b{ep93xx}
653 @* An EP93xx based Linux machine using the GPIO pins directly.
654
655 @item @b{at91rm9200}
656 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
657
658 @end itemize
659
660 @node Running
661 @chapter Running
662 @cindex running OpenOCD
663 @cindex --configfile
664 @cindex --debug_level
665 @cindex --logfile
666 @cindex --search
667
668 The @option{--help} option shows:
669 @verbatim
670 bash$ openocd --help
671
672 --help | -h display this help
673 --version | -v display OpenOCD version
674 --file | -f use configuration file <name>
675 --search | -s dir to search for config files and scripts
676 --debug | -d set debug level <0-3>
677 --log_output | -l redirect log output to file <name>
678 --command | -c run <command>
679 --pipe | -p use pipes when talking to gdb
680 @end verbatim
681
682 By default OpenOCD reads the file configuration file ``openocd.cfg''
683 in the current directory. To specify a different (or multiple)
684 configuration file, you can use the ``-f'' option. For example:
685
686 @example
687 openocd -f config1.cfg -f config2.cfg -f config3.cfg
688 @end example
689
690 Once started, OpenOCD runs as a daemon, waiting for connections from
691 clients (Telnet, GDB, Other).
692
693 If you are having problems, you can enable internal debug messages via
694 the ``-d'' option.
695
696 Also it is possible to interleave commands w/config scripts using the
697 @option{-c} command line switch.
698
699 To enable debug output (when reporting problems or working on OpenOCD
700 itself), use the @option{-d} command line switch. This sets the
701 @option{debug_level} to "3", outputting the most information,
702 including debug messages. The default setting is "2", outputting only
703 informational messages, warnings and errors. You can also change this
704 setting from within a telnet or gdb session using @option{debug_level
705 <n>} @xref{debug_level}.
706
707 You can redirect all output from the daemon to a file using the
708 @option{-l <logfile>} switch.
709
710 Search paths for config/script files can be added to OpenOCD by using
711 the @option{-s <search>} switch. The current directory and the OpenOCD
712 target library is in the search path by default.
713
714 For details on the @option{-p} option. @xref{Connecting to GDB}.
715
716 Note! OpenOCD will launch the GDB & telnet server even if it can not
717 establish a connection with the target. In general, it is possible for
718 the JTAG controller to be unresponsive until the target is set up
719 correctly via e.g. GDB monitor commands in a GDB init script.
720
721 @node Simple Configuration Files
722 @chapter Simple Configuration Files
723 @cindex configuration
724
725 @section Outline
726 There are 4 basic ways of ``configurating'' OpenOCD to run, they are:
727
728 @enumerate
729 @item A small openocd.cfg file which ``sources'' other configuration files
730 @item A monolithic openocd.cfg file
731 @item Many -f filename options on the command line
732 @item Your Mixed Solution
733 @end enumerate
734
735 @section Small configuration file method
736
737 This is the preferred method. It is simple and works well for many
738 people. The developers of OpenOCD would encourage you to use this
739 method. If you create a new configuration please email new
740 configurations to the development list.
741
742 Here is an example of an openocd.cfg file for an ATMEL at91sam7x256
743
744 @example
745 source [find interface/signalyzer.cfg]
746
747 # GDB can also flash my flash!
748 gdb_memory_map enable
749 gdb_flash_program enable
750
751 source [find target/sam7x256.cfg]
752 @end example
753
754 There are many example configuration scripts you can work with. You
755 should look in the directory: @t{$(INSTALLDIR)/lib/openocd}. You
756 should find:
757
758 @enumerate
759 @item @b{board} - eval board level configurations
760 @item @b{interface} - specific dongle configurations
761 @item @b{target} - the target chips
762 @item @b{tcl} - helper scripts
763 @item @b{xscale} - things specific to the xscale.
764 @end enumerate
765
766 Look first in the ``boards'' area, then the ``targets'' area. Often a board
767 configuration is a good example to work from.
768
769 @section Many -f filename options
770 Some believe this is a wonderful solution, others find it painful.
771
772 You can use a series of ``-f filename'' options on the command line,
773 OpenOCD will read each filename in sequence, for example:
774
775 @example
776 openocd -f file1.cfg -f file2.cfg -f file2.cfg
777 @end example
778
779 You can also intermix various commands with the ``-c'' command line
780 option.
781
782 @section Monolithic file
783 The ``Monolithic File'' dispenses with all ``source'' statements and
784 puts everything in one self contained (monolithic) file. This is not
785 encouraged.
786
787 Please try to ``source'' various files or use the multiple -f
788 technique.
789
790 @section Advice for you
791 Often, one uses a ``mixed approach''. Where possible, please try to
792 ``source'' common things, and if needed cut/paste parts of the
793 standard distribution configuration files as needed.
794
795 @b{REMEMBER:} The ``important parts'' of your configuration file are:
796
797 @enumerate
798 @item @b{Interface} - Defines the dongle
799 @item @b{Taps} - Defines the JTAG Taps
800 @item @b{GDB Targets} - What GDB talks to
801 @item @b{Flash Programing} - Very Helpful
802 @end enumerate
803
804 Some key things you should look at and understand are:
805
806 @enumerate
807 @item The reset configuration of your debug environment as a whole
808 @item Is there a ``work area'' that OpenOCD can use?
809 @* For ARM - work areas mean up to 10x faster downloads.
810 @item For MMU/MPU based ARM chips (i.e.: ARM9 and later) will that work area still be available?
811 @item For complex targets (multiple chips) the JTAG SPEED becomes an issue.
812 @end enumerate
813
814
815
816 @node Config File Guidelines
817 @chapter Config File Guidelines
818
819 This section/chapter is aimed at developers and integrators of
820 OpenOCD. These are guidelines for creating new boards and new target
821 configurations as of 28/Nov/2008.
822
823 However, you, the user of OpenOCD, should be somewhat familiar with
824 this section as it should help explain some of the internals of what
825 you might be looking at.
826
827 The user should find the following directories under @t{$(INSTALLDIR)/lib/openocd} :
828
829 @itemize @bullet
830 @item @b{interface}
831 @*Think JTAG Dongle. Files that configure the JTAG dongle go here.
832 @item @b{board}
833 @* Think Circuit Board, PWA, PCB, they go by many names. Board files
834 contain initialization items that are specific to a board - for
835 example: The SDRAM initialization sequence for the board, or the type
836 of external flash and what address it is found at. Any initialization
837 sequence to enable that external flash or SDRAM should be found in the
838 board file. Boards may also contain multiple targets, i.e.: Two CPUs, or
839 a CPU and an FPGA or CPLD.
840 @item @b{target}
841 @* Think chip. The ``target'' directory represents the JTAG TAPs
842 on a chip
843 which OpenOCD should control, not a board. Two common types of targets
844 are ARM chips and FPGA or CPLD chips.
845 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
846 the target config file defines all of them.
847 @end itemize
848
849 @b{If needed...} The user in their ``openocd.cfg'' file or the board
850 file might override a specific feature in any of the above files by
851 setting a variable or two before sourcing the target file. Or adding
852 various commands specific to their situation.
853
854 @section Interface Config Files
855
856 The user should be able to source one of these files via a command like this:
857
858 @example
859 source [find interface/FOOBAR.cfg]
860 Or:
861 openocd -f interface/FOOBAR.cfg
862 @end example
863
864 A preconfigured interface file should exist for every interface in use
865 today, that said, perhaps some interfaces have only been used by the
866 sole developer who created it.
867
868 Interface files should be found in @t{$(INSTALLDIR)/lib/openocd/interface}
869
870 @section Board Config Files
871
872 @b{Note: BOARD directory NEW as of 28/nov/2008}
873
874 The user should be able to source one of these files via a command like this:
875
876 @example
877 source [find board/FOOBAR.cfg]
878 Or:
879 openocd -f board/FOOBAR.cfg
880 @end example
881
882
883 The board file should contain one or more @t{source [find
884 target/FOO.cfg]} statements along with any board specific things.
885
886 In summary the board files should contain (if present)
887
888 @enumerate
889 @item External flash configuration (i.e.: NOR flash on CS0, two NANDs on CS2)
890 @item SDRAM configuration (size, speed, etc.
891 @item Board specific IO configuration (i.e.: GPIO pins might disable a 2nd flash)
892 @item Multiple TARGET source statements
893 @item Reset configuration
894 @item All things that are not ``inside a chip''
895 @item Things inside a chip go in a 'target' file
896 @end enumerate
897
898 @section Target Config Files
899
900 The user should be able to source one of these files via a command like this:
901
902 @example
903 source [find target/FOOBAR.cfg]
904 Or:
905 openocd -f target/FOOBAR.cfg
906 @end example
907
908 In summary the target files should contain
909
910 @enumerate
911 @item Set defaults
912 @item Add TAPs to the scan chain
913 @item Add CPU targets
914 @item CPU/Chip/CPU-Core specific features
915 @item On-Chip flash
916 @end enumerate
917
918 @subsection Important variable names
919
920 By default, the end user should never need to set these
921 variables. However, if the user needs to override a setting they only
922 need to set the variable in a simple way.
923
924 @itemize @bullet
925 @item @b{CHIPNAME}
926 @* This gives a name to the overall chip, and is used as part of the
927 tap identifier dotted name.
928 @item @b{ENDIAN}
929 @* By default little - unless the chip or board is not normally used that way.
930 @item @b{CPUTAPID}
931 @* When OpenOCD examines the JTAG chain, it will attempt to identify
932 every chip. If the @t{-expected-id} is nonzero, OpenOCD attempts
933 to verify the tap id number verses configuration file and may issue an
934 error or warning like this. The hope is that this will help to pinpoint
935 problems in OpenOCD configurations.
936
937 @example
938 Info: JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
939 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
940 Error: ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678,
941 Got: 0x3f0f0f0f
942 Error: ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
943 Error: ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
944 @end example
945
946 @item @b{_TARGETNAME}
947 @* By convention, this variable is created by the target configuration
948 script. The board configuration file may make use of this variable to
949 configure things like a ``reset init'' script, or other things
950 specific to that board and that target.
951
952 If the chip has 2 targets, use the names @b{_TARGETNAME0},
953 @b{_TARGETNAME1}, ... etc.
954
955 @b{Remember:} The ``board file'' may include multiple targets.
956
957 At no time should the name ``target0'' (the default target name if
958 none was specified) be used. The name ``target0'' is a hard coded name
959 - the next target on the board will be some other number.
960 In the same way, avoid using target numbers even when they are
961 permitted; use the right target name(s) for your board.
962
963 The user (or board file) should reasonably be able to:
964
965 @example
966 source [find target/FOO.cfg]
967 $_TARGETNAME configure ... FOO specific parameters
968
969 source [find target/BAR.cfg]
970 $_TARGETNAME configure ... BAR specific parameters
971 @end example
972
973 @end itemize
974
975 @subsection Tcl Variables Guide Line
976 The Full Tcl/Tk language supports ``namespaces'' - JIM-Tcl does not.
977
978 Thus the rule we follow in OpenOCD is this: Variables that begin with
979 a leading underscore are temporary in nature, and can be modified and
980 used at will within a ?TARGET? configuration file.
981
982 @b{EXAMPLE:} The user should be able to do this:
983
984 @example
985 # Board has 3 chips,
986 # PXA270 #1 network side, big endian
987 # PXA270 #2 video side, little endian
988 # Xilinx Glue logic
989 set CHIPNAME network
990 set ENDIAN big
991 source [find target/pxa270.cfg]
992 # variable: _TARGETNAME = network.cpu
993 # other commands can refer to the "network.cpu" tap.
994 $_TARGETNAME configure .... params for this CPU..
995
996 set ENDIAN little
997 set CHIPNAME video
998 source [find target/pxa270.cfg]
999 # variable: _TARGETNAME = video.cpu
1000 # other commands can refer to the "video.cpu" tap.
1001 $_TARGETNAME configure .... params for this CPU..
1002
1003 unset ENDIAN
1004 set CHIPNAME xilinx
1005 source [find target/spartan3.cfg]
1006
1007 # Since $_TARGETNAME is temporal..
1008 # these names still work!
1009 network.cpu configure ... params
1010 video.cpu configure ... params
1011 @end example
1012
1013 @subsection Default Value Boiler Plate Code
1014
1015 All target configuration files should start with this (or a modified form)
1016
1017 @example
1018 # SIMPLE example
1019 if @{ [info exists CHIPNAME] @} @{
1020 set _CHIPNAME $CHIPNAME
1021 @} else @{
1022 set _CHIPNAME sam7x256
1023 @}
1024
1025 if @{ [info exists ENDIAN] @} @{
1026 set _ENDIAN $ENDIAN
1027 @} else @{
1028 set _ENDIAN little
1029 @}
1030
1031 if @{ [info exists CPUTAPID ] @} @{
1032 set _CPUTAPID $CPUTAPID
1033 @} else @{
1034 set _CPUTAPID 0x3f0f0f0f
1035 @}
1036 @end example
1037
1038 @subsection Adding TAPs to the Scan Chain
1039 After the ``defaults'' are set up,
1040 add the TAPs on each chip to the JTAG scan chain.
1041 @xref{TAP Declaration}, and the naming convention
1042 for taps.
1043
1044 In the simplest case the chip has only one TAP,
1045 probably for a CPU or FPGA.
1046 The config file for the Atmel AT91SAM7X256
1047 looks (in part) like this:
1048
1049 @example
1050 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf \
1051 -expected-id $_CPUTAPID
1052 @end example
1053
1054 A board with two such at91sam7 chips would be able
1055 to source such a config file twice, with different
1056 values for @code{CHIPNAME}, so
1057 it adds a different TAP each time.
1058
1059 There are more complex examples too, with chips that have
1060 multiple TAPs. Ones worth looking at include:
1061
1062 @itemize
1063 @item @file{target/omap3530.cfg} -- with a disabled ARM, and a JRC
1064 (there's a DSP too, which is not listed)
1065 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1066 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1067 is not currently used)
1068 @end itemize
1069
1070 @subsection Add CPU targets
1071
1072 After adding a TAP for a CPU, you should set it up so that
1073 GDB and other commands can use it.
1074 @xref{CPU Configuration}.
1075 For the at91sam7 example above, the command can look like this:
1076
1077 @example
1078 set _TARGETNAME $_CHIPNAME.cpu
1079 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1080 @end example
1081
1082 Work areas are small RAM areas associated with CPU targets.
1083 They are used by OpenOCD to speed up downloads,
1084 and to download small snippets of code to program flash chips.
1085 If the chip includes a form of ``on-chip-ram'' - and many do - define
1086 a work area if you can.
1087 Again using the at91sam7 as an example, this can look like:
1088
1089 @example
1090 $_TARGETNAME configure -work-area-phys 0x00200000 \
1091 -work-area-size 0x4000 -work-area-backup 0
1092 @end example
1093
1094 @subsection Reset Configuration
1095
1096 As a rule, you should put the @command{reset_config} command
1097 into the board file. Most things you think you know about a
1098 chip can be tweaked by the board.
1099
1100 Some chips have specific ways the TRST and SRST signals are
1101 managed. In the unusual case that these are @emph{chip specific}
1102 and can never be changed by board wiring, they could go here.
1103
1104 @subsection ARM Core Specific Hacks
1105
1106 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1107 special high speed download features - enable it.
1108
1109 If the chip has an ARM ``vector catch'' feature - by default enable
1110 it for Undefined Instructions, Data Abort, and Prefetch Abort, if the
1111 user is really writing a handler for those situations - they can
1112 easily disable it. Experiance has shown the ``vector catch'' is
1113 helpful - for common programing errors.
1114
1115 If present, the MMU, the MPU and the CACHE should be disabled.
1116
1117 Some ARM cores are equipped with trace support, which permits
1118 examination of the instruction and data bus activity. Trace
1119 activity is controlled through an ``Embedded Trace Module'' (ETM)
1120 on one of the core's scan chains. The ETM emits voluminous data
1121 through a ``trace port''. (@xref{ARM Tracing}.)
1122 If you are using an external trace port,
1123 configure it in your board config file.
1124 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1125 configure it in your target config file.
1126
1127 @example
1128 etm config $_TARGETNAME 16 normal full etb
1129 etb config $_TARGETNAME $_CHIPNAME.etb
1130 @end example
1131
1132 @subsection Internal Flash Configuration
1133
1134 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1135
1136 @b{Never ever} in the ``target configuration file'' define any type of
1137 flash that is external to the chip. (For example a BOOT flash on
1138 Chip Select 0.) Such flash information goes in a board file - not
1139 the TARGET (chip) file.
1140
1141 Examples:
1142 @itemize @bullet
1143 @item at91sam7x256 - has 256K flash YES enable it.
1144 @item str912 - has flash internal YES enable it.
1145 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1146 @item pxa270 - again - CS0 flash - it goes in the board file.
1147 @end itemize
1148
1149 @node About JIM-Tcl
1150 @chapter About JIM-Tcl
1151 @cindex JIM Tcl
1152 @cindex tcl
1153
1154 OpenOCD includes a small ``TCL Interpreter'' known as JIM-TCL. You can
1155 learn more about JIM here: @url{http://jim.berlios.de}
1156
1157 @itemize @bullet
1158 @item @b{JIM vs. Tcl}
1159 @* JIM-TCL is a stripped down version of the well known Tcl language,
1160 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
1161 fewer features. JIM-Tcl is a single .C file and a single .H file and
1162 impliments the basic Tcl command set along. In contrast: Tcl 8.6 is a
1163 4.2 MB .zip file containing 1540 files.
1164
1165 @item @b{Missing Features}
1166 @* Our practice has been: Add/clone the real Tcl feature if/when
1167 needed. We welcome JIM Tcl improvements, not bloat.
1168
1169 @item @b{Scripts}
1170 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
1171 command interpreter today (28/nov/2008) is a mixture of (newer)
1172 JIM-Tcl commands, and (older) the orginal command interpreter.
1173
1174 @item @b{Commands}
1175 @* At the OpenOCD telnet command line (or via the GDB mon command) one
1176 can type a Tcl for() loop, set variables, etc.
1177
1178 @item @b{Historical Note}
1179 @* JIM-Tcl was introduced to OpenOCD in spring 2008.
1180
1181 @item @b{Need a crash course in Tcl?}
1182 @*@xref{Tcl Crash Course}.
1183 @end itemize
1184
1185 @node Daemon Configuration
1186 @chapter Daemon Configuration
1187 @cindex initialization
1188 The commands here are commonly found in the openocd.cfg file and are
1189 used to specify what TCP/IP ports are used, and how GDB should be
1190 supported.
1191
1192 @section Configuration Stage
1193 @cindex configuration stage
1194 @cindex configuration command
1195
1196 When the OpenOCD server process starts up, it enters a
1197 @emph{configuration stage} which is the only time that
1198 certain commands, @emph{configuration commands}, may be issued.
1199 Those configuration commands include declaration of TAPs
1200 and other basic setup.
1201 The server must leave the configuration stage before it
1202 may access or activate TAPs.
1203 After it leaves this stage, configuration commands may no
1204 longer be issued.
1205
1206 @deffn {Config Command} init
1207 This command terminates the configuration stage and
1208 enters the normal command mode. This can be useful to add commands to
1209 the startup scripts and commands such as resetting the target,
1210 programming flash, etc. To reset the CPU upon startup, add "init" and
1211 "reset" at the end of the config script or at the end of the OpenOCD
1212 command line using the @option{-c} command line switch.
1213
1214 If this command does not appear in any startup/configuration file
1215 OpenOCD executes the command for you after processing all
1216 configuration files and/or command line options.
1217
1218 @b{NOTE:} This command normally occurs at or near the end of your
1219 openocd.cfg file to force OpenOCD to ``initialize'' and make the
1220 targets ready. For example: If your openocd.cfg file needs to
1221 read/write memory on your target, @command{init} must occur before
1222 the memory read/write commands. This includes @command{nand probe}.
1223 @end deffn
1224
1225 @section TCP/IP Ports
1226 @cindex TCP port
1227 @cindex server
1228 @cindex port
1229 The OpenOCD server accepts remote commands in several syntaxes.
1230 Each syntax uses a different TCP/IP port, which you may specify
1231 only during configuration (before those ports are opened).
1232
1233 @deffn {Command} gdb_port (number)
1234 @cindex GDB server
1235 Specify or query the first port used for incoming GDB connections.
1236 The GDB port for the
1237 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
1238 When not specified during the configuration stage,
1239 the port @var{number} defaults to 3333.
1240 @end deffn
1241
1242 @deffn {Command} tcl_port (number)
1243 Specify or query the port used for a simplified RPC
1244 connection that can be used by clients to issue TCL commands and get the
1245 output from the Tcl engine.
1246 Intended as a machine interface.
1247 When not specified during the configuration stage,
1248 the port @var{number} defaults to 6666.
1249 @end deffn
1250
1251 @deffn {Command} telnet_port (number)
1252 Specify or query the
1253 port on which to listen for incoming telnet connections.
1254 This port is intended for interaction with one human through TCL commands.
1255 When not specified during the configuration stage,
1256 the port @var{number} defaults to 4444.
1257 @end deffn
1258
1259 @anchor{GDB Configuration}
1260 @section GDB Configuration
1261 @cindex GDB
1262 @cindex GDB configuration
1263 You can reconfigure some GDB behaviors if needed.
1264 The ones listed here are static and global.
1265 @xref{Target Create}, about declaring individual targets.
1266 @xref{Target Events}, about configuring target-specific event handling.
1267
1268 @anchor{gdb_breakpoint_override}
1269 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
1270 Force breakpoint type for gdb @command{break} commands.
1271 This option supports GDB GUIs which don't
1272 distinguish hard versus soft breakpoints, if the default OpenOCD and
1273 GDB behaviour is not sufficient. GDB normally uses hardware
1274 breakpoints if the memory map has been set up for flash regions.
1275 @end deffn
1276
1277 @deffn {Config command} gdb_detach (@option{resume}|@option{reset}|@option{halt}|@option{nothing})
1278 Configures what OpenOCD will do when GDB detaches from the daemon.
1279 Default behaviour is @option{resume}.
1280 @end deffn
1281
1282 @anchor{gdb_flash_program}
1283 @deffn {Config command} gdb_flash_program (@option{enable}|@option{disable})
1284 Set to @option{enable} to cause OpenOCD to program the flash memory when a
1285 vFlash packet is received.
1286 The default behaviour is @option{enable}.
1287 @end deffn
1288
1289 @deffn {Config command} gdb_memory_map (@option{enable}|@option{disable})
1290 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
1291 requested. GDB will then know when to set hardware breakpoints, and program flash
1292 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
1293 for flash programming to work.
1294 Default behaviour is @option{enable}.
1295 @xref{gdb_flash_program}.
1296 @end deffn
1297
1298 @deffn {Config command} gdb_report_data_abort (@option{enable}|@option{disable})
1299 Specifies whether data aborts cause an error to be reported
1300 by GDB memory read packets.
1301 The default behaviour is @option{disable};
1302 use @option{enable} see these errors reported.
1303 @end deffn
1304
1305 @node Interface - Dongle Configuration
1306 @chapter Interface - Dongle Configuration
1307 JTAG Adapters/Interfaces/Dongles are normally configured
1308 through commands in an interface configuration
1309 file which is sourced by your @file{openocd.cfg} file, or
1310 through a command line @option{-f interface/....cfg} option.
1311
1312 @example
1313 source [find interface/olimex-jtag-tiny.cfg]
1314 @end example
1315
1316 These commands tell
1317 OpenOCD what type of JTAG adapter you have, and how to talk to it.
1318 A few cases are so simple that you only need to say what driver to use:
1319
1320 @example
1321 # jlink interface
1322 interface jlink
1323 @end example
1324
1325 Most adapters need a bit more configuration than that.
1326
1327
1328 @section Interface Configuration
1329
1330 The interface command tells OpenOCD what type of JTAG dongle you are
1331 using. Depending on the type of dongle, you may need to have one or
1332 more additional commands.
1333
1334 @deffn {Config Command} {interface} name
1335 Use the interface driver @var{name} to connect to the
1336 target.
1337 @end deffn
1338
1339 @deffn Command {jtag interface}
1340 Returns the name of the interface driver being used.
1341 @end deffn
1342
1343 @section Interface Drivers
1344
1345 Each of the interface drivers listed here must be explicitly
1346 enabled when OpenOCD is configured, in order to be made
1347 available at run time.
1348
1349 @deffn {Interface Driver} {amt_jtagaccel}
1350 Amontec Chameleon in its JTAG Accelerator configuration,
1351 connected to a PC's EPP mode parallel port.
1352 This defines some driver-specific commands:
1353
1354 @deffn {Config Command} {parport_port} number
1355 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1356 the number of the @file{/dev/parport} device.
1357 @end deffn
1358
1359 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
1360 Displays status of RTCK option.
1361 Optionally sets that option first.
1362 @end deffn
1363 @end deffn
1364
1365 @deffn {Interface Driver} {arm-jtag-ew}
1366 Olimex ARM-JTAG-EW USB adapter
1367 This has one driver-specific command:
1368
1369 @deffn Command {armjtagew_info}
1370 Logs some status
1371 @end deffn
1372 @end deffn
1373
1374 @deffn {Interface Driver} {at91rm9200}
1375 Supports bitbanged JTAG from the local system,
1376 presuming that system is an Atmel AT91rm9200
1377 and a specific set of GPIOs is used.
1378 @c command: at91rm9200_device NAME
1379 @c chooses among list of bit configs ... only one option
1380 @end deffn
1381
1382 @deffn {Interface Driver} {dummy}
1383 A dummy software-only driver for debugging.
1384 @end deffn
1385
1386 @deffn {Interface Driver} {ep93xx}
1387 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1388 @end deffn
1389
1390 @deffn {Interface Driver} {ft2232}
1391 FTDI FT2232 (USB) based devices over one of the userspace libraries.
1392 These interfaces have several commands, used to configure the driver
1393 before initializing the JTAG scan chain:
1394
1395 @deffn {Config Command} {ft2232_device_desc} description
1396 Provides the USB device description (the @emph{iProduct string})
1397 of the FTDI FT2232 device. If not
1398 specified, the FTDI default value is used. This setting is only valid
1399 if compiled with FTD2XX support.
1400 @end deffn
1401
1402 @deffn {Config Command} {ft2232_serial} serial-number
1403 Specifies the @var{serial-number} of the FTDI FT2232 device to use,
1404 in case the vendor provides unique IDs and more than one FT2232 device
1405 is connected to the host.
1406 If not specified, serial numbers are not considered.
1407 @end deffn
1408
1409 @deffn {Config Command} {ft2232_layout} name
1410 Each vendor's FT2232 device can use different GPIO signals
1411 to control output-enables, reset signals, and LEDs.
1412 Currently valid layout @var{name} values include:
1413 @itemize @minus
1414 @item @b{axm0432_jtag} Axiom AXM-0432
1415 @item @b{comstick} Hitex STR9 comstick
1416 @item @b{cortino} Hitex Cortino JTAG interface
1417 @item @b{evb_lm3s811} Luminary Micro EVB_LM3S811 as a JTAG interface
1418 (bypassing onboard processor), no TRST or SRST signals on external connector
1419 @item @b{flyswatter} Tin Can Tools Flyswatter
1420 @item @b{icebear} ICEbear JTAG adapter from Section 5
1421 @item @b{jtagkey} Amontec JTAGkey and JTAGkey-Tiny (and compatibles)
1422 @item @b{m5960} American Microsystems M5960
1423 @item @b{olimex-jtag} Olimex ARM-USB-OCD and ARM-USB-Tiny
1424 @item @b{oocdlink} OOCDLink
1425 @c oocdlink ~= jtagkey_prototype_v1
1426 @item @b{sheevaplug} Marvell Sheevaplug development kit
1427 @item @b{signalyzer} Xverve Signalyzer
1428 @item @b{stm32stick} Hitex STM32 Performance Stick
1429 @item @b{turtelizer2} egnite Software turtelizer2
1430 @item @b{usbjtag} "USBJTAG-1" layout described in the OpenOCD diploma thesis
1431 @end itemize
1432 @end deffn
1433
1434 @deffn {Config Command} {ft2232_vid_pid} [vid pid]+
1435 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1436 default values are used.
1437 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
1438 @example
1439 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1440 @end example
1441 @end deffn
1442
1443 @deffn {Config Command} {ft2232_latency} ms
1444 On some systems using FT2232 based JTAG interfaces the FT_Read function call in
1445 ft2232_read() fails to return the expected number of bytes. This can be caused by
1446 USB communication delays and has proved hard to reproduce and debug. Setting the
1447 FT2232 latency timer to a larger value increases delays for short USB packets but it
1448 also reduces the risk of timeouts before receiving the expected number of bytes.
1449 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1450 @end deffn
1451
1452 For example, the interface config file for a
1453 Turtelizer JTAG Adapter looks something like this:
1454
1455 @example
1456 interface ft2232
1457 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter"
1458 ft2232_layout turtelizer2
1459 ft2232_vid_pid 0x0403 0xbdc8
1460 @end example
1461 @end deffn
1462
1463 @deffn {Interface Driver} {gw16012}
1464 Gateworks GW16012 JTAG programmer.
1465 This has one driver-specific command:
1466
1467 @deffn {Config Command} {parport_port} number
1468 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1469 the number of the @file{/dev/parport} device.
1470 @end deffn
1471 @end deffn
1472
1473 @deffn {Interface Driver} {jlink}
1474 Segger jlink USB adapter
1475 @c command: jlink_info
1476 @c dumps status
1477 @c command: jlink_hw_jtag (2|3)
1478 @c sets version 2 or 3
1479 @end deffn
1480
1481 @deffn {Interface Driver} {parport}
1482 Supports PC parallel port bit-banging cables:
1483 Wigglers, PLD download cable, and more.
1484 These interfaces have several commands, used to configure the driver
1485 before initializing the JTAG scan chain:
1486
1487 @deffn {Config Command} {parport_cable} name
1488 The layout of the parallel port cable used to connect to the target.
1489 Currently valid cable @var{name} values include:
1490
1491 @itemize @minus
1492 @item @b{altium} Altium Universal JTAG cable.
1493 @item @b{arm-jtag} Same as original wiggler except SRST and
1494 TRST connections reversed and TRST is also inverted.
1495 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
1496 in configuration mode. This is only used to
1497 program the Chameleon itself, not a connected target.
1498 @item @b{dlc5} The Xilinx Parallel cable III.
1499 @item @b{flashlink} The ST Parallel cable.
1500 @item @b{lattice} Lattice ispDOWNLOAD Cable
1501 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
1502 some versions of
1503 Amontec's Chameleon Programmer. The new version available from
1504 the website uses the original Wiggler layout ('@var{wiggler}')
1505 @item @b{triton} The parallel port adapter found on the
1506 ``Karo Triton 1 Development Board''.
1507 This is also the layout used by the HollyGates design
1508 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1509 @item @b{wiggler} The original Wiggler layout, also supported by
1510 several clones, such as the Olimex ARM-JTAG
1511 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
1512 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
1513 @end itemize
1514 @end deffn
1515
1516 @deffn {Config Command} {parport_port} number
1517 Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1518 the @file{/dev/parport} device
1519
1520 When using PPDEV to access the parallel port, use the number of the parallel port:
1521 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1522 you may encounter a problem.
1523 @end deffn
1524
1525 @deffn {Config Command} {parport_write_on_exit} (on|off)
1526 This will configure the parallel driver to write a known
1527 cable-specific value to the parallel interface on exiting OpenOCD
1528 @end deffn
1529
1530 For example, the interface configuration file for a
1531 classic ``Wiggler'' cable might look something like this:
1532
1533 @example
1534 interface parport
1535 parport_port 0xc8b8
1536 parport_cable wiggler
1537 @end example
1538 @end deffn
1539
1540 @deffn {Interface Driver} {presto}
1541 ASIX PRESTO USB JTAG programmer.
1542 @c command: presto_serial str
1543 @c sets serial number
1544 @end deffn
1545
1546 @deffn {Interface Driver} {rlink}
1547 Raisonance RLink USB adapter
1548 @end deffn
1549
1550 @deffn {Interface Driver} {usbprog}
1551 usbprog is a freely programmable USB adapter.
1552 @end deffn
1553
1554 @deffn {Interface Driver} {vsllink}
1555 vsllink is part of Versaloon which is a versatile USB programmer.
1556
1557 @quotation Note
1558 This defines quite a few driver-specific commands,
1559 which are not currently documented here.
1560 @end quotation
1561 @end deffn
1562
1563 @deffn {Interface Driver} {ZY1000}
1564 This is the Zylin ZY1000 JTAG debugger.
1565
1566 @quotation Note
1567 This defines some driver-specific commands,
1568 which are not currently documented here.
1569 @end quotation
1570
1571 @deffn Command power [@option{on}|@option{off}]
1572 Turn power switch to target on/off.
1573 No arguments: print status.
1574 @end deffn
1575
1576 @end deffn
1577
1578 @anchor{JTAG Speed}
1579 @section JTAG Speed
1580 JTAG clock setup is part of system setup.
1581 It @emph{does not belong with interface setup} since any interface
1582 only knows a few of the constraints for the JTAG clock speed.
1583 Sometimes the JTAG speed is
1584 changed during the target initialization process: (1) slow at
1585 reset, (2) program the CPU clocks, (3) run fast.
1586 Both the "slow" and "fast" clock rates are functions of the
1587 oscillators used, the chip, the board design, and sometimes
1588 power management software that may be active.
1589
1590 The speed used during reset can be adjusted using pre_reset
1591 and post_reset event handlers.
1592 @xref{Target Events}.
1593
1594 If your system supports adaptive clocking (RTCK), configuring
1595 JTAG to use that is probably the most robust approach.
1596 However, it introduces delays to synchronize clocks; so it
1597 may not be the fastest solution.
1598
1599 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
1600 instead of @command{jtag_khz}.
1601
1602 @deffn {Command} jtag_khz max_speed_kHz
1603 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
1604 JTAG interfaces usually support a limited number of
1605 speeds. The speed actually used won't be faster
1606 than the speed specified.
1607
1608 As a rule of thumb, if you specify a clock rate make
1609 sure the JTAG clock is no more than @math{1/6th CPU-Clock}.
1610 This is especially true for synthesized cores (ARMxxx-S).
1611
1612 Speed 0 (khz) selects RTCK method.
1613 @xref{FAQ RTCK}.
1614 If your system uses RTCK, you won't need to change the
1615 JTAG clocking after setup.
1616 Not all interfaces, boards, or targets support ``rtck''.
1617 If the interface device can not
1618 support it, an error is returned when you try to use RTCK.
1619 @end deffn
1620
1621 @defun jtag_rclk fallback_speed_kHz
1622 @cindex RTCK
1623 This Tcl proc (defined in startup.tcl) attempts to enable RTCK/RCLK.
1624 If that fails (maybe the interface, board, or target doesn't
1625 support it), falls back to the specified frequency.
1626 @example
1627 # Fall back to 3mhz if RTCK is not supported
1628 jtag_rclk 3000
1629 @end example
1630 @end defun
1631
1632 @node Reset Configuration
1633 @chapter Reset Configuration
1634 @cindex Reset Configuration
1635
1636 Every system configuration may require a different reset
1637 configuration. This can also be quite confusing.
1638 Resets also interact with @var{reset-init} event handlers,
1639 which do things like setting up clocks and DRAM, and
1640 JTAG clock rates. (@xref{JTAG Speed}.)
1641 Please see the various board files for examples.
1642
1643 @quotation Note
1644 To maintainers and integrators:
1645 Reset configuration touches several things at once.
1646 Normally the board configuration file
1647 should define it and assume that the JTAG adapter supports
1648 everything that's wired up to the board's JTAG connector.
1649 However, the target configuration file could also make note
1650 of something the silicon vendor has done inside the chip,
1651 which will be true for most (or all) boards using that chip.
1652 And when the JTAG adapter doesn't support everything, the
1653 system configuration file will need to override parts of
1654 the reset configuration provided by other files.
1655 @end quotation
1656
1657 @section Types of Reset
1658
1659 There are many kinds of reset possible through JTAG, but
1660 they may not all work with a given board and adapter.
1661 That's part of why reset configuration can be error prone.
1662
1663 @itemize @bullet
1664 @item
1665 @emph{System Reset} ... the @emph{SRST} hardware signal
1666 resets all chips connected to the JTAG adapter, such as processors,
1667 power management chips, and I/O controllers. Normally resets triggered
1668 with this signal behave exactly like pressing a RESET button.
1669 @item
1670 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
1671 just the TAP controllers connected to the JTAG adapter.
1672 Such resets should not be visible to the rest of the system; resetting a
1673 device's the TAP controller just puts that controller into a known state.
1674 @item
1675 @emph{Emulation Reset} ... many devices can be reset through JTAG
1676 commands. These resets are often distinguishable from system
1677 resets, either explicitly (a "reset reason" register says so)
1678 or implicitly (not all parts of the chip get reset).
1679 @item
1680 @emph{Other Resets} ... system-on-chip devices often support
1681 several other types of reset.
1682 You may need to arrange that a watchdog timer stops
1683 while debugging, preventing a watchdog reset.
1684 There may be individual module resets.
1685 @end itemize
1686
1687 In the best case, OpenOCD can hold SRST, then reset
1688 the TAPs via TRST and send commands through JTAG to halt the
1689 CPU at the reset vector before the 1st instruction is executed.
1690 Then when it finally releases the SRST signal, the system is
1691 halted under debugger control before any code has executed.
1692 This is the behavior required to support the @command{reset halt}
1693 and @command{reset init} commands; after @command{reset init} a
1694 board-specific script might do things like setting up DRAM.
1695 (@xref{Reset Command}.)
1696
1697 @section SRST and TRST Issues
1698
1699 Because SRST and TRST are hardware signals, they can have a
1700 variety of system-specific constraints. Some of the most
1701 common issues are:
1702
1703 @itemize @bullet
1704
1705 @item @emph{Signal not available} ... Some boards don't wire
1706 SRST or TRST to the JTAG connector. Some JTAG adapters don't
1707 support such signals even if they are wired up.
1708 Use the @command{reset_config} @var{signals} options to say
1709 when one of those signals is not connected.
1710 When SRST is not available, your code might not be able to rely
1711 on controllers having been fully reset during code startup.
1712
1713 @item @emph{Signals shorted} ... Sometimes a chip, board, or
1714 adapter will connect SRST to TRST, instead of keeping them separate.
1715 Use the @command{reset_config} @var{combination} options to say
1716 when those signals aren't properly independent.
1717
1718 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
1719 delay circuit, reset supervisor, or on-chip features can extend
1720 the effect of a JTAG adapter's reset for some time after the adapter
1721 stops issuing the reset. For example, there may be chip or board
1722 requirements that all reset pulses last for at least a
1723 certain amount of time; and reset buttons commonly have
1724 hardware debouncing.
1725 Use the @command{jtag_nsrst_delay} and @command{jtag_ntrst_delay}
1726 commands to say when extra delays are needed.
1727
1728 @item @emph{Drive type} ... Reset lines often have a pullup
1729 resistor, letting the JTAG interface treat them as open-drain
1730 signals. But that's not a requirement, so the adapter may need
1731 to use push/pull output drivers.
1732 Also, with weak pullups it may be advisable to drive
1733 signals to both levels (push/pull) to minimize rise times.
1734 Use the @command{reset_config} @var{trst_type} and
1735 @var{srst_type} parameters to say how to drive reset signals.
1736
1737 @item @emph{Special initialization} ... Targets sometimes need
1738 special JTAG initialization sequences to handle chip-specific
1739 issues (not limited to errata).
1740 For example, certain JTAG commands might need to be issued while
1741 the system as a whole is in a reset state (SRST active)
1742 but the JTAG scan chain is usable (TRST inactive).
1743 (@xref{JTAG Commands}, where the @command{jtag_reset}
1744 command is presented.)
1745 @end itemize
1746
1747 There can also be other issues.
1748 Some devices don't fully conform to the JTAG specifications.
1749 Trivial system-specific differences are common, such as
1750 SRST and TRST using slightly different names.
1751 There are also vendors who distribute key JTAG documentation for
1752 their chips only to developers who have signed a Non-Disclosure
1753 Agreement (NDA).
1754
1755 Sometimes there are chip-specific extensions like a requirement to use
1756 the normally-optional TRST signal (precluding use of JTAG adapters which
1757 don't pass TRST through), or needing extra steps to complete a TAP reset.
1758
1759 In short, SRST and especially TRST handling may be very finicky,
1760 needing to cope with both architecture and board specific constraints.
1761
1762 @section Commands for Handling Resets
1763
1764 @deffn {Command} jtag_nsrst_delay milliseconds
1765 How long (in milliseconds) OpenOCD should wait after deasserting
1766 nSRST (active-low system reset) before starting new JTAG operations.
1767 When a board has a reset button connected to SRST line it will
1768 probably have hardware debouncing, implying you should use this.
1769 @end deffn
1770
1771 @deffn {Command} jtag_ntrst_delay milliseconds
1772 How long (in milliseconds) OpenOCD should wait after deasserting
1773 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
1774 @end deffn
1775
1776 @deffn {Command} reset_config mode_flag ...
1777 This command tells OpenOCD the reset configuration
1778 of your combination of JTAG board and target in target
1779 configuration scripts.
1780
1781 If you have an interface that does not support SRST and
1782 TRST(unlikely), then you may be able to work around that
1783 problem by using a reset_config command to override any
1784 settings in the target configuration script.
1785
1786 SRST and TRST has a fairly well understood definition and
1787 behaviour in the JTAG specification, but vendors take
1788 liberties to achieve various more or less clearly understood
1789 goals. Sometimes documentation is available, other times it
1790 is not. OpenOCD has the reset_config command to allow OpenOCD
1791 to deal with the various common cases.
1792
1793 The @var{mode_flag} options can be specified in any order, but only one
1794 of each type -- @var{signals}, @var{combination}, @var{trst_type},
1795 and @var{srst_type} -- may be specified at a time.
1796 If you don't provide a new value for a given type, its previous
1797 value (perhaps the default) is unchanged.
1798 For example, this means that you don't need to say anything at all about
1799 TRST just to declare that if the JTAG adapter should want to drive SRST,
1800 it must explicitly be driven high (@option{srst_push_pull}).
1801
1802 @var{signals} can specify which of the reset signals are connected.
1803 For example, If the JTAG interface provides SRST, but the board doesn't
1804 connect that signal properly, then OpenOCD can't use it.
1805 Possible values are @option{none} (the default), @option{trst_only},
1806 @option{srst_only} and @option{trst_and_srst}.
1807
1808 @quotation Tip
1809 If your board provides SRST or TRST through the JTAG connector,
1810 you must declare that or else those signals will not be used.
1811 @end quotation
1812
1813 The @var{combination} is an optional value specifying broken reset
1814 signal implementations.
1815 The default behaviour if no option given is @option{separate},
1816 indicating everything behaves normally.
1817 @option{srst_pulls_trst} states that the
1818 test logic is reset together with the reset of the system (e.g. Philips
1819 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
1820 the system is reset together with the test logic (only hypothetical, I
1821 haven't seen hardware with such a bug, and can be worked around).
1822 @option{combined} implies both @option{srst_pulls_trst} and
1823 @option{trst_pulls_srst}.
1824
1825 The optional @var{trst_type} and @var{srst_type} parameters allow the
1826 driver mode of each reset line to be specified. These values only affect
1827 JTAG interfaces with support for different driver modes, like the Amontec
1828 JTAGkey and JTAGAccelerator. Also, they are necessarily ignored if the
1829 relevant signal (TRST or SRST) is not connected.
1830
1831 Possible @var{trst_type} driver modes for the test reset signal (TRST)
1832 are @option{trst_push_pull} (default) and @option{trst_open_drain}.
1833 Most boards connect this signal to a pulldown, so the JTAG TAPs
1834 never leave reset unless they are hooked up to a JTAG adapter.
1835
1836 Possible @var{srst_type} driver modes for the system reset signal (SRST)
1837 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
1838 Most boards connect this signal to a pullup, and allow the
1839 signal to be pulled low by various events including system
1840 powerup and pressing a reset button.
1841 @end deffn
1842
1843
1844 @node TAP Declaration
1845 @chapter TAP Declaration
1846 @cindex TAP declaration
1847 @cindex TAP configuration
1848
1849 @emph{Test Access Ports} (TAPs) are the core of JTAG.
1850 TAPs serve many roles, including:
1851
1852 @itemize @bullet
1853 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target
1854 @item @b{Flash Programing} Some chips program the flash directly via JTAG.
1855 Others do it indirectly, making a CPU do it.
1856 @item @b{Program Download} Using the same CPU support GDB uses,
1857 you can initialize a DRAM controller, download code to DRAM, and then
1858 start running that code.
1859 @item @b{Boundary Scan} Most chips support boundary scan, which
1860 helps test for board assembly problems like solder bridges
1861 and missing connections
1862 @end itemize
1863
1864 OpenOCD must know about the active TAPs on your board(s).
1865 Setting up the TAPs is the core task of your configuration files.
1866 Once those TAPs are set up, you can pass their names to code
1867 which sets up CPUs and exports them as GDB targets,
1868 probes flash memory, performs low-level JTAG operations, and more.
1869
1870 @section Scan Chains
1871
1872 OpenOCD uses a JTAG adapter (interface) to talk to your board,
1873 which has a daisy chain of TAPs.
1874 That daisy chain is called a @dfn{scan chain}.
1875 Simple configurations may have a single TAP in the scan chain,
1876 perhaps for a microcontroller.
1877 Complex configurations might have a dozen or more TAPs:
1878 several in one chip, more in the next, and connecting
1879 to other boards with their own chips and TAPs.
1880
1881 Unfortunately those TAPs can't always be autoconfigured,
1882 because not all devices provide good support for that.
1883 (JTAG doesn't require supporting IDCODE instructions.)
1884 The configuration mechanism currently supported by OpenOCD
1885 requires explicit configuration of all TAP devices using
1886 @command{jtag newtap} commands.
1887 One like this would declare a tap and name it @code{chip1.cpu}:
1888
1889 @example
1890 jtag newtap chip1 cpu -irlen 7 -ircapture 0x01 -irmask 0x55
1891 @end example
1892
1893 Each target configuration file lists the TAPs provided
1894 by a given chip.
1895 Board configuration files combine all the targets on a board,
1896 and so forth.
1897 Note that @emph{the order in which TAPs are declared is very important.}
1898 It must match the order in the JTAG scan chain, both inside
1899 a single chip and between them.
1900 @xref{FAQ TAP Order}.
1901
1902 For example, the ST Microsystems STR912 chip has
1903 three separate TAPs@footnote{See the ST
1904 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
1905 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
1906 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
1907 To configure those taps, @file{target/str912.cfg}
1908 includes commands something like this:
1909
1910 @example
1911 jtag newtap str912 flash ... params ...
1912 jtag newtap str912 cpu ... params ...
1913 jtag newtap str912 bs ... params ...
1914 @end example
1915
1916 Actual config files use a variable instead of literals like
1917 @option{str912}, to support more than one chip of each type.
1918 @xref{Config File Guidelines}.
1919
1920 @section TAP Names
1921
1922 When TAP objects are declared with @command{jtag newtap},
1923 a @dfn{dotted.name} is created for the TAP, combining the
1924 name of a module (usually a chip) and a label for the TAP.
1925 For example: @code{xilinx.tap}, @code{str912.flash},
1926 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
1927 Many other commands use that dotted.name to manipulate or
1928 refer to the TAP. For example, CPU configuration uses the
1929 name, as does declaration of NAND or NOR flash banks.
1930
1931 The components of a dotted name should follow ``C'' symbol
1932 name rules: start with an alphabetic character, then numbers
1933 and underscores are OK; while others (including dots!) are not.
1934
1935 @quotation Tip
1936 In older code, JTAG TAPs were numbered from 0..N.
1937 This feature is still present.
1938 However its use is highly discouraged, and
1939 should not be counted upon.
1940 Update all of your scripts to use TAP names rather than numbers.
1941 Using TAP numbers in target configuration scripts prevents
1942 reusing on boards with multiple targets.
1943 @end quotation
1944
1945 @section TAP Declaration Commands
1946
1947 @c shouldn't this be(come) a {Config Command}?
1948 @anchor{jtag newtap}
1949 @deffn Command {jtag newtap} chipname tapname configparams...
1950 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
1951 and configured according to the various @var{configparams}.
1952
1953 The @var{chipname} is a symbolic name for the chip.
1954 Conventionally target config files use @code{$_CHIPNAME},
1955 defaulting to the model name given by the chip vendor but
1956 overridable.
1957
1958 @cindex TAP naming convention
1959 The @var{tapname} reflects the role of that TAP,
1960 and should follow this convention:
1961
1962 @itemize @bullet
1963 @item @code{bs} -- For boundary scan if this is a seperate TAP;
1964 @item @code{cpu} -- The main CPU of the chip, alternatively
1965 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
1966 @code{arm1} and @code{arm2} on chips two ARMs, and so forth;
1967 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
1968 @item @code{flash} -- If the chip has a flash TAP, like the str912;
1969 @item @code{jrc} -- For JTAG route controller (example: the ICEpick modules
1970 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
1971 @item @code{tap} -- Should be used only FPGA or CPLD like devices
1972 with a single TAP;
1973 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
1974 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
1975 For example, the Freescale IMX31 has a SDMA (Smart DMA) with
1976 a JTAG TAP; that TAP should be named @code{sdma}.
1977 @end itemize
1978
1979 Every TAP requires at least the following @var{configparams}:
1980
1981 @itemize @bullet
1982 @item @code{-ircapture} @var{NUMBER}
1983 @*The IDCODE capture command, such as 0x01.
1984 @item @code{-irlen} @var{NUMBER}
1985 @*The length in bits of the
1986 instruction register, such as 4 or 5 bits.
1987 @item @code{-irmask} @var{NUMBER}
1988 @*A mask for the IR register.
1989 For some devices, there are bits in the IR that aren't used.
1990 This lets OpenOCD mask them off when doing IDCODE comparisons.
1991 In general, this should just be all ones for the size of the IR.
1992 @end itemize
1993
1994 A TAP may also provide optional @var{configparams}:
1995
1996 @itemize @bullet
1997 @item @code{-disable} (or @code{-enable})
1998 @*Use the @code{-disable} paramater to flag a TAP which is not
1999 linked in to the scan chain when it is declared.
2000 You may use @code{-enable} to highlight the default state
2001 (the TAP is linked in).
2002 @xref{Enabling and Disabling TAPs}.
2003 @item @code{-expected-id} @var{number}
2004 @*A non-zero value represents the expected 32-bit IDCODE
2005 found when the JTAG chain is examined.
2006 These codes are not required by all JTAG devices.
2007 @emph{Repeat the option} as many times as required if more than one
2008 ID code could appear (for example, multiple versions).
2009 @end itemize
2010 @end deffn
2011
2012 @c @deffn Command {jtag arp_init-reset}
2013 @c ... more or less "init" ?
2014
2015 @anchor{Enabling and Disabling TAPs}
2016 @section Enabling and Disabling TAPs
2017 @cindex TAP events
2018
2019 In some systems, a @dfn{JTAG Route Controller} (JRC)
2020 is used to enable and/or disable specific JTAG TAPs.
2021 Many ARM based chips from Texas Instruments include
2022 an ``ICEpick'' module, which is a JRC.
2023 Such chips include DaVinci and OMAP3 processors.
2024
2025 A given TAP may not be visible until the JRC has been
2026 told to link it into the scan chain; and if the JRC
2027 has been told to unlink that TAP, it will no longer
2028 be visible.
2029 Such routers address problems that JTAG ``bypass mode''
2030 ignores, such as:
2031
2032 @itemize
2033 @item The scan chain can only go as fast as its slowest TAP.
2034 @item Having many TAPs slows instruction scans, since all
2035 TAPs receive new instructions.
2036 @item TAPs in the scan chain must be powered up, which wastes
2037 power and prevents debugging some power management mechanisms.
2038 @end itemize
2039
2040 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
2041 as implied by the existence of JTAG routers.
2042 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
2043 does include a kind of JTAG router functionality.
2044
2045 @c (a) currently the event handlers don't seem to be able to
2046 @c fail in a way that could lead to no-change-of-state.
2047 @c (b) eventually non-event configuration should be possible,
2048 @c in which case some this documentation must move.
2049
2050 @deffn Command {jtag cget} dotted.name @option{-event} name
2051 @deffnx Command {jtag configure} dotted.name @option{-event} name string
2052 At this writing this mechanism is used only for event handling,
2053 and the only two events relate to TAP enabling and disabling.
2054
2055 The @code{configure} subcommand assigns an event handler,
2056 a TCL string which is evaluated when the event is triggered.
2057 The @code{cget} subcommand returns that handler.
2058 The two possible values for an event @var{name}
2059 are @option{tap-disable} and @option{tap-enable}.
2060
2061 So for example, when defining a TAP for a CPU connected to
2062 a JTAG router, you should define TAP event handlers using
2063 code that looks something like this:
2064
2065 @example
2066 jtag configure CHIP.cpu -event tap-enable @{
2067 echo "Enabling CPU TAP"
2068 ... jtag operations using CHIP.jrc
2069 @}
2070 jtag configure CHIP.cpu -event tap-disable @{
2071 echo "Disabling CPU TAP"
2072 ... jtag operations using CHIP.jrc
2073 @}
2074 @end example
2075 @end deffn
2076
2077 @deffn Command {jtag tapdisable} dotted.name
2078 @deffnx Command {jtag tapenable} dotted.name
2079 @deffnx Command {jtag tapisenabled} dotted.name
2080 These three commands all return the string "1" if the tap
2081 specified by @var{dotted.name} is enabled,
2082 and "0" if it is disbabled.
2083 The @command{tapenable} variant first enables the tap
2084 by sending it a @option{tap-enable} event.
2085 The @command{tapdisable} variant first disables the tap
2086 by sending it a @option{tap-disable} event.
2087
2088 @quotation Note
2089 Humans will find the @command{scan_chain} command more helpful
2090 than the script-oriented @command{tapisenabled}
2091 for querying the state of the JTAG taps.
2092 @end quotation
2093 @end deffn
2094
2095 @node CPU Configuration
2096 @chapter CPU Configuration
2097 @cindex GDB target
2098
2099 This chapter discusses how to create a GDB debug target for a CPU.
2100 You can also access these targets without GDB
2101 (@pxref{Architecture and Core Commands}) and, where relevant,
2102 through various kinds of NAND and NOR flash commands.
2103 Also, if you have multiple CPUs you can have multiple such targets.
2104
2105 Before creating a ``target'', you must have added its TAP to the scan chain.
2106 When you've added that TAP, you will have a @code{dotted.name}
2107 which is used to set up the CPU support.
2108 The chip-specific configuration file will normally configure its CPU(s)
2109 right after it adds all of the chip's TAPs to the scan chain.
2110
2111 @section targets [NAME]
2112 @b{Note:} This command name is PLURAL - not singular.
2113
2114 With NO parameter, this plural @b{targets} command lists all known
2115 targets in a human friendly form.
2116
2117 With a parameter, this plural @b{targets} command sets the current
2118 target to the given name. (i.e.: If there are multiple debug targets)
2119
2120 Example:
2121 @verbatim
2122 (gdb) mon targets
2123 CmdName Type Endian ChainPos State
2124 -- ---------- ---------- ---------- -------- ----------
2125 0: target0 arm7tdmi little 0 halted
2126 @end verbatim
2127
2128 @section target COMMANDS
2129 @b{Note:} This command name is SINGULAR - not plural. It is used to
2130 manipulate specific targets, to create targets and other things.
2131
2132 Once a target is created, a TARGETNAME (object) command is created;
2133 see below for details.
2134
2135 The TARGET command accepts these sub-commands:
2136 @itemize @bullet
2137 @item @b{create} .. parameters ..
2138 @* creates a new target, see below for details.
2139 @item @b{types}
2140 @* Lists all supported target types (perhaps some are not yet in this document).
2141 @item @b{names}
2142 @* Lists all current debug target names, for example: 'str912.cpu' or 'pxa27.cpu' example usage:
2143 @verbatim
2144 foreach t [target names] {
2145 puts [format "Target: %s\n" $t]
2146 }
2147 @end verbatim
2148 @item @b{current}
2149 @* Returns the current target. OpenOCD always has, or refers to the ``current target'' in some way.
2150 By default, commands like: ``mww'' (used to write memory) operate on the current target.
2151 @item @b{number} @b{NUMBER}
2152 @* Internally OpenOCD maintains a list of targets - in numerical index
2153 (0..N-1) this command returns the name of the target at index N.
2154 Example usage:
2155 @verbatim
2156 set thename [target number $x]
2157 puts [format "Target %d is: %s\n" $x $thename]
2158 @end verbatim
2159 @item @b{count}
2160 @* Returns the number of targets known to OpenOCD (see number above)
2161 Example:
2162 @verbatim
2163 set c [target count]
2164 for { set x 0 } { $x < $c } { incr x } {
2165 # Assuming you have created this function
2166 print_target_details $x
2167 }
2168 @end verbatim
2169
2170 @end itemize
2171
2172 @section TARGETNAME (object) commands
2173 @b{Use:} Once a target is created, an ``object name'' that represents the
2174 target is created. By convention, the target name is identical to the
2175 tap name. In a multiple target system, one can precede many common
2176 commands with a specific target name and effect only that target.
2177 @example
2178 str912.cpu mww 0x1234 0x42
2179 omap3530.cpu mww 0x5555 123
2180 @end example
2181
2182 @b{Model:} The Tcl/Tk language has the concept of object commands. A
2183 good example is a on screen button, once a button is created a button
2184 has a name (a path in Tk terms) and that name is useable as a 1st
2185 class command. For example in Tk, one can create a button and later
2186 configure it like this:
2187
2188 @example
2189 # Create
2190 button .foobar -background red -command @{ foo @}
2191 # Modify
2192 .foobar configure -foreground blue
2193 # Query
2194 set x [.foobar cget -background]
2195 # Report
2196 puts [format "The button is %s" $x]
2197 @end example
2198
2199 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
2200 button. Commands available as a ``target object'' are:
2201
2202 @comment START targetobj commands.
2203 @itemize @bullet
2204 @item @b{configure} - configure the target; see Target Config/Cget Options below
2205 @item @b{cget} - query the target configuration; see Target Config/Cget Options below
2206 @item @b{curstate} - current target state (running, halt, etc.
2207 @item @b{eventlist}
2208 @* Intended for a human to see/read the currently configure target events.
2209 @item @b{Various Memory Commands} See the ``mww'' command elsewhere.
2210 @comment start memory
2211 @itemize @bullet
2212 @item @b{mww} ...
2213 @item @b{mwh} ...
2214 @item @b{mwb} ...
2215 @item @b{mdw} ...
2216 @item @b{mdh} ...
2217 @item @b{mdb} ...
2218 @comment end memory
2219 @end itemize
2220 @item @b{Memory To Array, Array To Memory}
2221 @* These are aimed at a machine interface to memory
2222 @itemize @bullet
2223 @item @b{mem2array ARRAYNAME WIDTH ADDRESS COUNT}
2224 @item @b{array2mem ARRAYNAME WIDTH ADDRESS COUNT}
2225 @* Where:
2226 @* @b{ARRAYNAME} is the name of an array variable
2227 @* @b{WIDTH} is 8/16/32 - indicating the memory access size
2228 @* @b{ADDRESS} is the target memory address
2229 @* @b{COUNT} is the number of elements to process
2230 @end itemize
2231 @item @b{Used during ``reset''}
2232 @* These commands are used internally by the OpenOCD scripts to deal
2233 with odd reset situations and are not documented here.
2234 @itemize @bullet
2235 @item @b{arp_examine}
2236 @item @b{arp_poll}
2237 @item @b{arp_reset}
2238 @item @b{arp_halt}
2239 @item @b{arp_waitstate}
2240 @end itemize
2241 @item @b{invoke-event} @b{EVENT-NAME}
2242 @* Invokes the specific event manually for the target
2243 @end itemize
2244
2245 @anchor{Target Events}
2246 @section Target Events
2247 @cindex events
2248 At various times, certain things can happen, or you want them to happen.
2249
2250 Examples:
2251 @itemize @bullet
2252 @item What should happen when GDB connects? Should your target reset?
2253 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
2254 @item During reset, do you need to write to certain memory location to reconfigure the SDRAM?
2255 @end itemize
2256
2257 All of the above items are handled by target events.
2258
2259 To specify an event action, either during target creation, or later
2260 via ``$_TARGETNAME configure'' see this example.
2261
2262 Syntactially, the option is: ``-event NAME BODY'' where NAME is a
2263 target event name, and BODY is a Tcl procedure or string of commands
2264 to execute.
2265
2266 The programmers model is the ``-command'' option used in Tcl/Tk
2267 buttons and events. Below are two identical examples, the first
2268 creates and invokes small procedure. The second inlines the procedure.
2269
2270 @example
2271 proc my_attach_proc @{ @} @{
2272 puts "RESET...."
2273 reset halt
2274 @}
2275 mychip.cpu configure -event gdb-attach my_attach_proc
2276 mychip.cpu configure -event gdb-attach @{
2277 puts "Reset..."
2278 reset halt
2279 @}
2280 @end example
2281
2282 @section Current Events
2283 The following events are available:
2284 @itemize @bullet
2285 @item @b{debug-halted}
2286 @* The target has halted for debug reasons (i.e.: breakpoint)
2287 @item @b{debug-resumed}
2288 @* The target has resumed (i.e.: gdb said run)
2289 @item @b{early-halted}
2290 @* Occurs early in the halt process
2291 @item @b{examine-end}
2292 @* Currently not used (goal: when JTAG examine completes)
2293 @item @b{examine-start}
2294 @* Currently not used (goal: when JTAG examine starts)
2295 @item @b{gdb-attach}
2296 @* When GDB connects
2297 @item @b{gdb-detach}
2298 @* When GDB disconnects
2299 @item @b{gdb-end}
2300 @* When the taret has halted and GDB is not doing anything (see early halt)
2301 @item @b{gdb-flash-erase-start}
2302 @* Before the GDB flash process tries to erase the flash
2303 @item @b{gdb-flash-erase-end}
2304 @* After the GDB flash process has finished erasing the flash
2305 @item @b{gdb-flash-write-start}
2306 @* Before GDB writes to the flash
2307 @item @b{gdb-flash-write-end}
2308 @* After GDB writes to the flash
2309 @item @b{gdb-start}
2310 @* Before the taret steps, gdb is trying to start/resume the target
2311 @item @b{halted}
2312 @* The target has halted
2313 @item @b{old-gdb_program_config}
2314 @* DO NOT USE THIS: Used internally
2315 @item @b{old-pre_resume}
2316 @* DO NOT USE THIS: Used internally
2317 @item @b{reset-assert-pre}
2318 @* Issued as part of @command{reset} processing
2319 after SRST and/or TRST were activated and deactivated,
2320 but before reset is asserted on the tap.
2321 @item @b{reset-assert-post}
2322 @* Issued as part of @command{reset} processing
2323 when reset is asserted on the tap.
2324 @item @b{reset-deassert-pre}
2325 @* Issued as part of @command{reset} processing
2326 when reset is about to be released on the tap.
2327 @item @b{reset-deassert-post}
2328 @* Issued as part of @command{reset} processing
2329 when reset has been released on the tap.
2330 @item @b{reset-end}
2331 @* Issued as the final step in @command{reset} processing.
2332 @item @b{reset-halt-post}
2333 @* Currently not usd
2334 @item @b{reset-halt-pre}
2335 @* Currently not used
2336 @item @b{reset-init}
2337 @* Used by @b{reset init} command for board-specific initialization.
2338 This event fires after @emph{reset-deassert-post}.
2339 This is where you would configure PLLs and clocking, set up DRAM so
2340 you can download programs that don't fit in on-chip SRAM, set up pin
2341 multiplexing, and so on.
2342 @item @b{reset-start}
2343 @* Issued as part of @command{reset} processing
2344 before either SRST or TRST are activated.
2345 @item @b{reset-wait-pos}
2346 @* Currently not used
2347 @item @b{reset-wait-pre}
2348 @* Currently not used
2349 @item @b{resume-start}
2350 @* Before any target is resumed
2351 @item @b{resume-end}
2352 @* After all targets have resumed
2353 @item @b{resume-ok}
2354 @* Success
2355 @item @b{resumed}
2356 @* Target has resumed
2357 @end itemize
2358
2359 @anchor{Target Create}
2360 @section Target Create
2361 @cindex target
2362 @cindex target creation
2363
2364 @example
2365 @b{target} @b{create} <@var{NAME}> <@var{TYPE}> <@var{PARAMS ...}>
2366 @end example
2367 @*This command creates a GDB debug target that refers to a specific JTAG tap.
2368 @comment START params
2369 @itemize @bullet
2370 @item @b{NAME}
2371 @* Is the name of the debug target. By convention it should be the tap
2372 DOTTED.NAME. This name is also used to create the target object
2373 command, and in other places the target needs to be identified.
2374 @item @b{TYPE}
2375 @* Specifies the target type, i.e.: ARM7TDMI, or Cortex-M3. Currently supported targets are:
2376 @comment START types
2377 @itemize @minus
2378 @item @b{arm7tdmi}
2379 @item @b{arm720t}
2380 @item @b{arm9tdmi}
2381 @item @b{arm920t}
2382 @item @b{arm922t}
2383 @item @b{arm926ejs}
2384 @item @b{arm966e}
2385 @item @b{cortex_m3}
2386 @item @b{feroceon}
2387 @item @b{xscale}
2388 @item @b{arm11}
2389 @item @b{mips_m4k}
2390 @comment end TYPES
2391 @end itemize
2392 @item @b{PARAMS}
2393 @*PARAMs are various target configuration parameters. The following ones are mandatory:
2394 @comment START mandatory
2395 @itemize @bullet
2396 @item @b{-endian big|little}
2397 @item @b{-chain-position DOTTED.NAME}
2398 @comment end MANDATORY
2399 @end itemize
2400 @comment END params
2401 @end itemize
2402
2403 @section Target Config/Cget Options
2404 These options can be specified when the target is created, or later
2405 via the configure option or to query the target via cget.
2406
2407 You should specify a working area if you can; typically it uses some
2408 on-chip SRAM. Such a working area can speed up many things, including bulk
2409 writes to target memory; flash operations like checking to see if memory needs
2410 to be erased; GDB memory checksumming; and may help perform otherwise
2411 unavailable operations (like some coprocessor operations on ARM7/9 systems).
2412 @itemize @bullet
2413 @item @b{-type} - returns the target type
2414 @item @b{-event NAME BODY} see Target events
2415 @item @b{-work-area-virt [ADDRESS]} specify/set the work area base address
2416 which will be used when an MMU is active.
2417 @item @b{-work-area-phys [ADDRESS]} specify/set the work area base address
2418 which will be used when an MMU is inactive.
2419 @item @b{-work-area-size [ADDRESS]} specify/set the work area
2420 @item @b{-work-area-backup [0|1]} does the work area get backed up;
2421 by default, it doesn't. When possible, use a working_area that doesn't
2422 need to be backed up, since performing a backup slows down operations.
2423 @item @b{-endian [big|little]}
2424 @item @b{-variant [NAME]} some chips have variants OpenOCD needs to know about
2425 @item @b{-chain-position DOTTED.NAME} the tap name this target refers to.
2426 @end itemize
2427 Example:
2428 @example
2429 for @{ set x 0 @} @{ $x < [target count] @} @{ incr x @} @{
2430 set name [target number $x]
2431 set y [$name cget -endian]
2432 set z [$name cget -type]
2433 puts [format "Chip %d is %s, Endian: %s, type: %s" $x $y $z]
2434 @}
2435 @end example
2436
2437 @b{PROBLEM:} On more complex chips, the work area can become
2438 inaccessible when application code enables or disables the MMU.
2439 For example, the MMU context used to acess the virtual address
2440 will probably matter.
2441
2442 @section Target Variants
2443 @itemize @bullet
2444 @item @b{cortex_m3}
2445 @* Use variant @option{lm3s} when debugging older Stellaris LM3S targets.
2446 This will cause OpenOCD to use a software reset rather than asserting
2447 SRST, to avoid a issue with clearing the debug registers.
2448 This is fixed in Fury Rev B, DustDevil Rev B, Tempest; these revisions will
2449 be detected and the normal reset behaviour used.
2450 @item @b{xscale}
2451 @*Supported variants are
2452 @option{ixp42x}, @option{ixp45x}, @option{ixp46x},
2453 @option{pxa250}, @option{pxa255}, @option{pxa26x}.
2454 @item @b{mips_m4k}
2455 @* Use variant @option{ejtag_srst} when debugging targets that do not
2456 provide a functional SRST line on the EJTAG connector. This causes
2457 OpenOCD to instead use an EJTAG software reset command to reset the
2458 processor. You still need to enable @option{srst} on the reset
2459 configuration command to enable OpenOCD hardware reset functionality.
2460 @comment END variants
2461 @end itemize
2462
2463 @node Flash Commands
2464 @chapter Flash Commands
2465
2466 OpenOCD has different commands for NOR and NAND flash;
2467 the ``flash'' command works with NOR flash, while
2468 the ``nand'' command works with NAND flash.
2469 This partially reflects different hardware technologies:
2470 NOR flash usually supports direct CPU instruction and data bus access,
2471 while data from a NAND flash must be copied to memory before it can be
2472 used. (SPI flash must also be copied to memory before use.)
2473 However, the documentation also uses ``flash'' as a generic term;
2474 for example, ``Put flash configuration in board-specific files''.
2475
2476 @quotation Note
2477 As of 28-nov-2008 OpenOCD does not know how to program a SPI
2478 flash that a micro may boot from. Perhaps you, the reader, would like to
2479 contribute support for this.
2480 @end quotation
2481
2482 Flash Steps:
2483 @enumerate
2484 @item Configure via the command @command{flash bank}
2485 @* Do this in a board-specific configuration file,
2486 passing parameters as needed by the driver.
2487 @item Operate on the flash via @command{flash subcommand}
2488 @* Often commands to manipulate the flash are typed by a human, or run
2489 via a script in some automated way. Common tasks include writing a
2490 boot loader, operating system, or other data.
2491 @item GDB Flashing
2492 @* Flashing via GDB requires the flash be configured via ``flash
2493 bank'', and the GDB flash features be enabled.
2494 @xref{GDB Configuration}.
2495 @end enumerate
2496
2497 Many CPUs have the ablity to ``boot'' from the first flash bank.
2498 This means that misprograming that bank can ``brick'' a system,
2499 so that it can't boot.
2500 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
2501 board by (re)installing working boot firmware.
2502
2503 @section Flash Configuration Commands
2504 @cindex flash configuration
2505
2506 @deffn {Config Command} {flash bank} driver base size chip_width bus_width target [driver_options]
2507 Configures a flash bank which provides persistent storage
2508 for addresses from @math{base} to @math{base + size - 1}.
2509 These banks will often be visible to GDB through the target's memory map.
2510 In some cases, configuring a flash bank will activate extra commands;
2511 see the driver-specific documentation.
2512
2513 @itemize @bullet
2514 @item @var{driver} ... identifies the controller driver
2515 associated with the flash bank being declared.
2516 This is usually @code{cfi} for external flash, or else
2517 the name of a microcontroller with embedded flash memory.
2518 @xref{Flash Driver List}.
2519 @item @var{base} ... Base address of the flash chip.
2520 @item @var{size} ... Size of the chip, in bytes.
2521 For some drivers, this value is detected from the hardware.
2522 @item @var{chip_width} ... Width of the flash chip, in bytes;
2523 ignored for most microcontroller drivers.
2524 @item @var{bus_width} ... Width of the data bus used to access the
2525 chip, in bytes; ignored for most microcontroller drivers.
2526 @item @var{target} ... Names the target used to issue
2527 commands to the flash controller.
2528 @comment Actually, it's currently a controller-specific parameter...
2529 @item @var{driver_options} ... drivers may support, or require,
2530 additional parameters. See the driver-specific documentation
2531 for more information.
2532 @end itemize
2533 @quotation Note
2534 This command is not available after OpenOCD initialization has completed.
2535 Use it in board specific configuration files, not interactively.
2536 @end quotation
2537 @end deffn
2538
2539 @comment the REAL name for this command is "ocd_flash_banks"
2540 @comment less confusing would be: "flash list" (like "nand list")
2541 @deffn Command {flash banks}
2542 Prints a one-line summary of each device declared
2543 using @command{flash bank}, numbered from zero.
2544 Note that this is the @emph{plural} form;
2545 the @emph{singular} form is a very different command.
2546 @end deffn
2547
2548 @deffn Command {flash probe} num
2549 Identify the flash, or validate the parameters of the configured flash. Operation
2550 depends on the flash type.
2551 The @var{num} parameter is a value shown by @command{flash banks}.
2552 Most flash commands will implicitly @emph{autoprobe} the bank;
2553 flash drivers can distinguish between probing and autoprobing,
2554 but most don't bother.
2555 @end deffn
2556
2557 @section Erasing, Reading, Writing to Flash
2558 @cindex flash erasing
2559 @cindex flash reading
2560 @cindex flash writing
2561 @cindex flash programming
2562
2563 One feature distinguishing NOR flash from NAND or serial flash technologies
2564 is that for read access, it acts exactly like any other addressible memory.
2565 This means you can use normal memory read commands like @command{mdw} or
2566 @command{dump_image} with it, with no special @command{flash} subcommands.
2567 @xref{Memory access}, and @ref{Image access}.
2568
2569 Write access works differently. Flash memory normally needs to be erased
2570 before it's written. Erasing a sector turns all of its bits to ones, and
2571 writing can turn ones into zeroes. This is why there are special commands
2572 for interactive erasing and writing, and why GDB needs to know which parts
2573 of the address space hold NOR flash memory.
2574
2575 @quotation Note
2576 Most of these erase and write commands leverage the fact that NOR flash
2577 chips consume target address space. They implicitly refer to the current
2578 JTAG target, and map from an address in that target's address space
2579 back to a flash bank.
2580 @comment In May 2009, those mappings may fail if any bank associated
2581 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
2582 A few commands use abstract addressing based on bank and sector numbers,
2583 and don't depend on searching the current target and its address space.
2584 Avoid confusing the two command models.
2585 @end quotation
2586
2587 Some flash chips implement software protection against accidental writes,
2588 since such buggy writes could in some cases ``brick'' a system.
2589 For such systems, erasing and writing may require sector protection to be
2590 disabled first.
2591 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
2592 and AT91SAM7 on-chip flash.
2593 @xref{flash protect}.
2594
2595 @anchor{flash erase_sector}
2596 @deffn Command {flash erase_sector} num first last
2597 Erase sectors in bank @var{num}, starting at sector @var{first} up to and including
2598 @var{last}. Sector numbering starts at 0.
2599 The @var{num} parameter is a value shown by @command{flash banks}.
2600 @end deffn
2601
2602 @deffn Command {flash erase_address} address length
2603 Erase sectors starting at @var{address} for @var{length} bytes.
2604 The flash bank to use is inferred from the @var{address}, and
2605 the specified length must stay within that bank.
2606 As a special case, when @var{length} is zero and @var{address} is
2607 the start of the bank, the whole flash is erased.
2608 @end deffn
2609
2610 @deffn Command {flash fillw} address word length
2611 @deffnx Command {flash fillh} address halfword length
2612 @deffnx Command {flash fillb} address byte length
2613 Fills flash memory with the specified @var{word} (32 bits),
2614 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
2615 starting at @var{address} and continuing
2616 for @var{length} units (word/halfword/byte).
2617 No erasure is done before writing; when needed, that must be done
2618 before issuing this command.
2619 Writes are done in blocks of up to 1024 bytes, and each write is
2620 verified by reading back the data and comparing it to what was written.
2621 The flash bank to use is inferred from the @var{address} of
2622 each block, and the specified length must stay within that bank.
2623 @end deffn
2624 @comment no current checks for errors if fill blocks touch multiple banks!
2625
2626 @anchor{flash write_bank}
2627 @deffn Command {flash write_bank} num filename offset
2628 Write the binary @file{filename} to flash bank @var{num},
2629 starting at @var{offset} bytes from the beginning of the bank.
2630 The @var{num} parameter is a value shown by @command{flash banks}.
2631 @end deffn
2632
2633 @anchor{flash write_image}
2634 @deffn Command {flash write_image} [erase] filename [offset] [type]
2635 Write the image @file{filename} to the current target's flash bank(s).
2636 A relocation @var{offset} may be specified, in which case it is added
2637 to the base address for each section in the image.
2638 The file [@var{type}] can be specified
2639 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
2640 @option{elf} (ELF file), @option{s19} (Motorola s19).
2641 @option{mem}, or @option{builder}.
2642 The relevant flash sectors will be erased prior to programming
2643 if the @option{erase} parameter is given.
2644 The flash bank to use is inferred from the @var{address} of
2645 each image segment.
2646 @end deffn
2647
2648 @section Other Flash commands
2649 @cindex flash protection
2650
2651 @deffn Command {flash erase_check} num
2652 Check erase state of sectors in flash bank @var{num},
2653 and display that status.
2654 The @var{num} parameter is a value shown by @command{flash banks}.
2655 This is the only operation that
2656 updates the erase state information displayed by @option{flash info}. That means you have
2657 to issue an @command{flash erase_check} command after erasing or programming the device
2658 to get updated information.
2659 (Code execution may have invalidated any state records kept by OpenOCD.)
2660 @end deffn
2661
2662 @deffn Command {flash info} num
2663 Print info about flash bank @var{num}
2664 The @var{num} parameter is a value shown by @command{flash banks}.
2665 The information includes per-sector protect status.
2666 @end deffn
2667
2668 @anchor{flash protect}
2669 @deffn Command {flash protect} num first last (on|off)
2670 Enable (@var{on}) or disable (@var{off}) protection of flash sectors
2671 @var{first} to @var{last} of flash bank @var{num}.
2672 The @var{num} parameter is a value shown by @command{flash banks}.
2673 @end deffn
2674
2675 @deffn Command {flash protect_check} num
2676 Check protection state of sectors in flash bank @var{num}.
2677 The @var{num} parameter is a value shown by @command{flash banks}.
2678 @comment @option{flash erase_sector} using the same syntax.
2679 @end deffn
2680
2681 @anchor{Flash Driver List}
2682 @section Flash Drivers, Options, and Commands
2683 As noted above, the @command{flash bank} command requires a driver name,
2684 and allows driver-specific options and behaviors.
2685 Some drivers also activate driver-specific commands.
2686
2687 @subsection External Flash
2688
2689 @deffn {Flash Driver} cfi
2690 @cindex Common Flash Interface
2691 @cindex CFI
2692 The ``Common Flash Interface'' (CFI) is the main standard for
2693 external NOR flash chips, each of which connects to a
2694 specific external chip select on the CPU.
2695 Frequently the first such chip is used to boot the system.
2696 Your board's @code{reset-init} handler might need to
2697 configure additional chip selects using other commands (like: @command{mww} to
2698 configure a bus and its timings) , or
2699 perhaps configure a GPIO pin that controls the ``write protect'' pin
2700 on the flash chip.
2701 The CFI driver can use a target-specific working area to significantly
2702 speed up operation.
2703
2704 The CFI driver can accept the following optional parameters, in any order:
2705
2706 @itemize
2707 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
2708 like AM29LV010 and similar types.
2709 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
2710 @end itemize
2711
2712 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
2713 wide on a sixteen bit bus:
2714
2715 @example
2716 flash bank cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
2717 flash bank cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
2718 @end example
2719 @end deffn
2720
2721 @subsection Internal Flash (Microcontrollers)
2722
2723 @deffn {Flash Driver} aduc702x
2724 The ADUC702x analog microcontrollers from ST Micro
2725 include internal flash and use ARM7TDMI cores.
2726 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
2727 The setup command only requires the @var{target} argument
2728 since all devices in this family have the same memory layout.
2729
2730 @example
2731 flash bank aduc702x 0 0 0 0 $_TARGETNAME
2732 @end example
2733 @end deffn
2734
2735 @deffn {Flash Driver} at91sam7
2736 All members of the AT91SAM7 microcontroller family from Atmel
2737 include internal flash and use ARM7TDMI cores.
2738 The driver automatically recognizes a number of these chips using
2739 the chip identification register, and autoconfigures itself.
2740
2741 @example
2742 flash bank at91sam7 0 0 0 0 $_TARGETNAME
2743 @end example
2744
2745 For chips which are not recognized by the controller driver, you must
2746 provide additional parameters in the following order:
2747
2748 @itemize
2749 @item @var{chip_model} ... label used with @command{flash info}
2750 @item @var{banks}
2751 @item @var{sectors_per_bank}
2752 @item @var{pages_per_sector}
2753 @item @var{pages_size}
2754 @item @var{num_nvm_bits}
2755 @item @var{freq_khz} ... required if an external clock is provided,
2756 optional (but recommended) when the oscillator frequency is known
2757 @end itemize
2758
2759 It is recommended that you provide zeroes for all of those values
2760 except the clock frequency, so that everything except that frequency
2761 will be autoconfigured.
2762 Knowing the frequency helps ensure correct timings for flash access.
2763
2764 The flash controller handles erases automatically on a page (128/256 byte)
2765 basis, so explicit erase commands are not necessary for flash programming.
2766 However, there is an ``EraseAll`` command that can erase an entire flash
2767 plane (of up to 256KB), and it will be used automatically when you issue
2768 @command{flash erase_sector} or @command{flash erase_address} commands.
2769
2770 @deffn Command {at91sam7 gpnvm} bitnum (set|clear)
2771 Set or clear a ``General Purpose Non-Volatle Memory'' (GPNVM)
2772 bit for the processor. Each processor has a number of such bits,
2773 used for controlling features such as brownout detection (so they
2774 are not truly general purpose).
2775 @quotation Note
2776 This assumes that the first flash bank (number 0) is associated with
2777 the appropriate at91sam7 target.
2778 @end quotation
2779 @end deffn
2780 @end deffn
2781
2782 @deffn {Flash Driver} avr
2783 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
2784 @emph{The current implementation is incomplete.}
2785 @comment - defines mass_erase ... pointless given flash_erase_address
2786 @end deffn
2787
2788 @deffn {Flash Driver} ecosflash
2789 @emph{No idea what this is...}
2790 The @var{ecosflash} driver defines one mandatory parameter,
2791 the name of a modules of target code which is downloaded
2792 and executed.
2793 @end deffn
2794
2795 @deffn {Flash Driver} lpc2000
2796 Most members of the LPC2000 microcontroller family from NXP
2797 include internal flash and use ARM7TDMI cores.
2798 The @var{lpc2000} driver defines two mandatory and one optional parameters,
2799 which must appear in the following order:
2800
2801 @itemize
2802 @item @var{variant} ... required, may be
2803 @var{lpc2000_v1} (older LPC21xx and LPC22xx)
2804 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
2805 @item @var{clock_kHz} ... the frequency, in kiloHertz,
2806 at which the core is running
2807 @item @var{calc_checksum} ... optional (but you probably want to provide this!),
2808 telling the driver to calculate a valid checksum for the exception vector table.
2809 @end itemize
2810
2811 LPC flashes don't require the chip and bus width to be specified.
2812
2813 @example
2814 flash bank lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
2815 lpc2000_v2 14765 calc_checksum
2816 @end example
2817 @end deffn
2818
2819 @deffn {Flash Driver} lpc288x
2820 The LPC2888 microcontroller from NXP needs slightly different flash
2821 support from its lpc2000 siblings.
2822 The @var{lpc288x} driver defines one mandatory parameter,
2823 the programming clock rate in Hz.
2824 LPC flashes don't require the chip and bus width to be specified.
2825
2826 @example
2827 flash bank lpc288x 0 0 0 0 $_TARGETNAME 12000000
2828 @end example
2829 @end deffn
2830
2831 @deffn {Flash Driver} ocl
2832 @emph{No idea what this is, other than using some arm7/arm9 core.}
2833
2834 @example
2835 flash bank ocl 0 0 0 0 $_TARGETNAME
2836 @end example
2837 @end deffn
2838
2839 @deffn {Flash Driver} pic32mx
2840 The PIC32MX microcontrollers are based on the MIPS 4K cores,
2841 and integrate flash memory.
2842 @emph{The current implementation is incomplete.}
2843
2844 @example
2845 flash bank pix32mx 0 0 0 0 $_TARGETNAME
2846 @end example
2847
2848 @comment numerous *disabled* commands are defined:
2849 @comment - chip_erase ... pointless given flash_erase_address
2850 @comment - lock, unlock ... pointless given protect on/off (yes?)
2851 @comment - pgm_word ... shouldn't bank be deduced from address??
2852 Some pic32mx-specific commands are defined:
2853 @deffn Command {pic32mx pgm_word} address value bank
2854 Programs the specified 32-bit @var{value} at the given @var{address}
2855 in the specified chip @var{bank}.
2856 @end deffn
2857 @end deffn
2858
2859 @deffn {Flash Driver} stellaris
2860 All members of the Stellaris LM3Sxxx microcontroller family from
2861 Texas Instruments
2862 include internal flash and use ARM Cortex M3 cores.
2863 The driver automatically recognizes a number of these chips using
2864 the chip identification register, and autoconfigures itself.
2865 @footnote{Currently there is a @command{stellaris mass_erase} command.
2866 That seems pointless since the same effect can be had using the
2867 standard @command{flash erase_address} command.}
2868
2869 @example
2870 flash bank stellaris 0 0 0 0 $_TARGETNAME
2871 @end example
2872 @end deffn
2873
2874 @deffn {Flash Driver} stm32x
2875 All members of the STM32 microcontroller family from ST Microelectronics
2876 include internal flash and use ARM Cortex M3 cores.
2877 The driver automatically recognizes a number of these chips using
2878 the chip identification register, and autoconfigures itself.
2879
2880 @example
2881 flash bank stm32x 0 0 0 0 $_TARGETNAME
2882 @end example
2883
2884 Some stm32x-specific commands
2885 @footnote{Currently there is a @command{stm32x mass_erase} command.
2886 That seems pointless since the same effect can be had using the
2887 standard @command{flash erase_address} command.}
2888 are defined:
2889
2890 @deffn Command {stm32x lock} num
2891 Locks the entire stm32 device.
2892 The @var{num} parameter is a value shown by @command{flash banks}.
2893 @end deffn
2894
2895 @deffn Command {stm32x unlock} num
2896 Unlocks the entire stm32 device.
2897 The @var{num} parameter is a value shown by @command{flash banks}.
2898 @end deffn
2899
2900 @deffn Command {stm32x options_read} num
2901 Read and display the stm32 option bytes written by
2902 the @command{stm32x options_write} command.
2903 The @var{num} parameter is a value shown by @command{flash banks}.
2904 @end deffn
2905
2906 @deffn Command {stm32x options_write} num (SWWDG|HWWDG) (RSTSTNDBY|NORSTSTNDBY) (RSTSTOP|NORSTSTOP)
2907 Writes the stm32 option byte with the specified values.
2908 The @var{num} parameter is a value shown by @command{flash banks}.
2909 @end deffn
2910 @end deffn
2911
2912 @deffn {Flash Driver} str7x
2913 All members of the STR7 microcontroller family from ST Microelectronics
2914 include internal flash and use ARM7TDMI cores.
2915 The @var{str7x} driver defines one mandatory parameter, @var{variant},
2916 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
2917
2918 @example
2919 flash bank str7x 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
2920 @end example
2921 @end deffn
2922
2923 @deffn {Flash Driver} str9x
2924 Most members of the STR9 microcontroller family from ST Microelectronics
2925 include internal flash and use ARM966E cores.
2926 The str9 needs the flash controller to be configured using
2927 the @command{str9x flash_config} command prior to Flash programming.
2928
2929 @example
2930 flash bank str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
2931 str9x flash_config 0 4 2 0 0x80000
2932 @end example
2933
2934 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
2935 Configures the str9 flash controller.
2936 The @var{num} parameter is a value shown by @command{flash banks}.
2937
2938 @itemize @bullet
2939 @item @var{bbsr} - Boot Bank Size register
2940 @item @var{nbbsr} - Non Boot Bank Size register
2941 @item @var{bbadr} - Boot Bank Start Address register
2942 @item @var{nbbadr} - Boot Bank Start Address register
2943 @end itemize
2944 @end deffn
2945
2946 @end deffn
2947
2948 @deffn {Flash Driver} tms470
2949 Most members of the TMS470 microcontroller family from Texas Instruments
2950 include internal flash and use ARM7TDMI cores.
2951 This driver doesn't require the chip and bus width to be specified.
2952
2953 Some tms470-specific commands are defined:
2954
2955 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
2956 Saves programming keys in a register, to enable flash erase and write commands.
2957 @end deffn
2958
2959 @deffn Command {tms470 osc_mhz} clock_mhz
2960 Reports the clock speed, which is used to calculate timings.
2961 @end deffn
2962
2963 @deffn Command {tms470 plldis} (0|1)
2964 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
2965 the flash clock.
2966 @end deffn
2967 @end deffn
2968
2969 @subsection str9xpec driver
2970 @cindex str9xpec
2971
2972 Here is some background info to help
2973 you better understand how this driver works. OpenOCD has two flash drivers for
2974 the str9:
2975 @enumerate
2976 @item
2977 Standard driver @option{str9x} programmed via the str9 core. Normally used for
2978 flash programming as it is faster than the @option{str9xpec} driver.
2979 @item
2980 Direct programming @option{str9xpec} using the flash controller. This is an
2981 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
2982 core does not need to be running to program using this flash driver. Typical use
2983 for this driver is locking/unlocking the target and programming the option bytes.
2984 @end enumerate
2985
2986 Before we run any commands using the @option{str9xpec} driver we must first disable
2987 the str9 core. This example assumes the @option{str9xpec} driver has been
2988 configured for flash bank 0.
2989 @example
2990 # assert srst, we do not want core running
2991 # while accessing str9xpec flash driver
2992 jtag_reset 0 1
2993 # turn off target polling
2994 poll off
2995 # disable str9 core
2996 str9xpec enable_turbo 0
2997 # read option bytes
2998 str9xpec options_read 0
2999 # re-enable str9 core
3000 str9xpec disable_turbo 0
3001 poll on
3002 reset halt
3003 @end example
3004 The above example will read the str9 option bytes.
3005 When performing a unlock remember that you will not be able to halt the str9 - it
3006 has been locked. Halting the core is not required for the @option{str9xpec} driver
3007 as mentioned above, just issue the commands above manually or from a telnet prompt.
3008
3009 @deffn {Flash Driver} str9xpec
3010 Only use this driver for locking/unlocking the device or configuring the option bytes.
3011 Use the standard str9 driver for programming.
3012 Before using the flash commands the turbo mode must be enabled using the
3013 @command{str9xpec enable_turbo} command.
3014
3015 Several str9xpec-specific commands are defined:
3016
3017 @deffn Command {str9xpec disable_turbo} num
3018 Restore the str9 into JTAG chain.
3019 @end deffn
3020
3021 @deffn Command {str9xpec enable_turbo} num
3022 Enable turbo mode, will simply remove the str9 from the chain and talk
3023 directly to the embedded flash controller.
3024 @end deffn
3025
3026 @deffn Command {str9xpec lock} num
3027 Lock str9 device. The str9 will only respond to an unlock command that will
3028 erase the device.
3029 @end deffn
3030
3031 @deffn Command {str9xpec part_id} num
3032 Prints the part identifier for bank @var{num}.
3033 @end deffn
3034
3035 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
3036 Configure str9 boot bank.
3037 @end deffn
3038
3039 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
3040 Configure str9 lvd source.
3041 @end deffn
3042
3043 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
3044 Configure str9 lvd threshold.
3045 @end deffn
3046
3047 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
3048 Configure str9 lvd reset warning source.
3049 @end deffn
3050
3051 @deffn Command {str9xpec options_read} num
3052 Read str9 option bytes.
3053 @end deffn
3054
3055 @deffn Command {str9xpec options_write} num
3056 Write str9 option bytes.
3057 @end deffn
3058
3059 @deffn Command {str9xpec unlock} num
3060 unlock str9 device.
3061 @end deffn
3062
3063 @end deffn
3064
3065
3066 @section mFlash
3067
3068 @subsection mFlash Configuration
3069 @cindex mFlash Configuration
3070
3071 @deffn {Config Command} {mflash bank} soc base RST_pin target
3072 Configures a mflash for @var{soc} host bank at
3073 address @var{base}.
3074 The pin number format depends on the host GPIO naming convention.
3075 Currently, the mflash driver supports s3c2440 and pxa270.
3076
3077 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
3078
3079 @example
3080 mflash bank s3c2440 0x10000000 1b 0
3081 @end example
3082
3083 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
3084
3085 @example
3086 mflash bank pxa270 0x08000000 43 0
3087 @end example
3088 @end deffn
3089
3090 @subsection mFlash commands
3091 @cindex mFlash commands
3092
3093 @deffn Command {mflash config pll} frequency
3094 Configure mflash PLL.
3095 The @var{frequency} is the mflash input frequency, in Hz.
3096 Issuing this command will erase mflash's whole internal nand and write new pll.
3097 After this command, mflash needs power-on-reset for normal operation.
3098 If pll was newly configured, storage and boot(optional) info also need to be update.
3099 @end deffn
3100
3101 @deffn Command {mflash config boot}
3102 Configure bootable option.
3103 If bootable option is set, mflash offer the first 8 sectors
3104 (4kB) for boot.
3105 @end deffn
3106
3107 @deffn Command {mflash config storage}
3108 Configure storage information.
3109 For the normal storage operation, this information must be
3110 written.
3111 @end deffn
3112
3113 @deffn Command {mflash dump} num filename offset size
3114 Dump @var{size} bytes, starting at @var{offset} bytes from the
3115 beginning of the bank @var{num}, to the file named @var{filename}.
3116 @end deffn
3117
3118 @deffn Command {mflash probe}
3119 Probe mflash.
3120 @end deffn
3121
3122 @deffn Command {mflash write} num filename offset
3123 Write the binary file @var{filename} to mflash bank @var{num}, starting at
3124 @var{offset} bytes from the beginning of the bank.
3125 @end deffn
3126
3127 @node NAND Flash Commands
3128 @chapter NAND Flash Commands
3129 @cindex NAND
3130
3131 Compared to NOR or SPI flash, NAND devices are inexpensive
3132 and high density. Today's NAND chips, and multi-chip modules,
3133 commonly hold multiple GigaBytes of data.
3134
3135 NAND chips consist of a number of ``erase blocks'' of a given
3136 size (such as 128 KBytes), each of which is divided into a
3137 number of pages (of perhaps 512 or 2048 bytes each). Each
3138 page of a NAND flash has an ``out of band'' (OOB) area to hold
3139 Error Correcting Code (ECC) and other metadata, usually 16 bytes
3140 of OOB for every 512 bytes of page data.
3141
3142 One key characteristic of NAND flash is that its error rate
3143 is higher than that of NOR flash. In normal operation, that
3144 ECC is used to correct and detect errors. However, NAND
3145 blocks can also wear out and become unusable; those blocks
3146 are then marked "bad". NAND chips are even shipped from the
3147 manufacturer with a few bad blocks. The highest density chips
3148 use a technology (MLC) that wears out more quickly, so ECC
3149 support is increasingly important as a way to detect blocks
3150 that have begun to fail, and help to preserve data integrity
3151 with techniques such as wear leveling.
3152
3153 Software is used to manage the ECC. Some controllers don't
3154 support ECC directly; in those cases, software ECC is used.
3155 Other controllers speed up the ECC calculations with hardware.
3156 Single-bit error correction hardware is routine. Controllers
3157 geared for newer MLC chips may correct 4 or more errors for
3158 every 512 bytes of data.
3159
3160 You will need to make sure that any data you write using
3161 OpenOCD includes the apppropriate kind of ECC. For example,
3162 that may mean passing the @code{oob_softecc} flag when
3163 writing NAND data, or ensuring that the correct hardware
3164 ECC mode is used.
3165
3166 The basic steps for using NAND devices include:
3167 @enumerate
3168 @item Declare via the command @command{nand device}
3169 @* Do this in a board-specific configuration file,
3170 passing parameters as needed by the controller.
3171 @item Configure each device using @command{nand probe}.
3172 @* Do this only after the associated target is set up,
3173 such as in its reset-init script or in procures defined
3174 to access that device.
3175 @item Operate on the flash via @command{nand subcommand}
3176 @* Often commands to manipulate the flash are typed by a human, or run
3177 via a script in some automated way. Common task include writing a
3178 boot loader, operating system, or other data needed to initialize or
3179 de-brick a board.
3180 @end enumerate
3181
3182 @b{NOTE:} At the time this text was written, the largest NAND
3183 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
3184 This is because the variables used to hold offsets and lengths
3185 are only 32 bits wide.
3186 (Larger chips may work in some cases, unless an offset or length
3187 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
3188 Some larger devices will work, since they are actually multi-chip
3189 modules with two smaller chips and individual chipselect lines.
3190
3191 @section NAND Configuration Commands
3192 @cindex NAND configuration
3193
3194 NAND chips must be declared in configuration scripts,
3195 plus some additional configuration that's done after
3196 OpenOCD has initialized.
3197
3198 @deffn {Config Command} {nand device} controller target [configparams...]
3199 Declares a NAND device, which can be read and written to
3200 after it has been configured through @command{nand probe}.
3201 In OpenOCD, devices are single chips; this is unlike some
3202 operating systems, which may manage multiple chips as if
3203 they were a single (larger) device.
3204 In some cases, configuring a device will activate extra
3205 commands; see the controller-specific documentation.
3206
3207 @b{NOTE:} This command is not available after OpenOCD
3208 initialization has completed. Use it in board specific
3209 configuration files, not interactively.
3210
3211 @itemize @bullet
3212 @item @var{controller} ... identifies the controller driver
3213 associated with the NAND device being declared.
3214 @xref{NAND Driver List}.
3215 @item @var{target} ... names the target used when issuing
3216 commands to the NAND controller.
3217 @comment Actually, it's currently a controller-specific parameter...
3218 @item @var{configparams} ... controllers may support, or require,
3219 additional parameters. See the controller-specific documentation
3220 for more information.
3221 @end itemize
3222 @end deffn
3223
3224 @deffn Command {nand list}
3225 Prints a one-line summary of each device declared
3226 using @command{nand device}, numbered from zero.
3227 Note that un-probed devices show no details.
3228 @end deffn
3229
3230 @deffn Command {nand probe} num
3231 Probes the specified device to determine key characteristics
3232 like its page and block sizes, and how many blocks it has.
3233 The @var{num} parameter is the value shown by @command{nand list}.
3234 You must (successfully) probe a device before you can use
3235 it with most other NAND commands.
3236 @end deffn
3237
3238 @section Erasing, Reading, Writing to NAND Flash
3239
3240 @deffn Command {nand dump} num filename offset length [oob_option]
3241 @cindex NAND reading
3242 Reads binary data from the NAND device and writes it to the file,
3243 starting at the specified offset.
3244 The @var{num} parameter is the value shown by @command{nand list}.
3245
3246 Use a complete path name for @var{filename}, so you don't depend
3247 on the directory used to start the OpenOCD server.
3248
3249 The @var{offset} and @var{length} must be exact multiples of the
3250 device's page size. They describe a data region; the OOB data
3251 associated with each such page may also be accessed.
3252
3253 @b{NOTE:} At the time this text was written, no error correction
3254 was done on the data that's read, unless raw access was disabled
3255 and the underlying NAND controller driver had a @code{read_page}
3256 method which handled that error correction.
3257
3258 By default, only page data is saved to the specified file.
3259 Use an @var{oob_option} parameter to save OOB data:
3260 @itemize @bullet
3261 @item no oob_* parameter
3262 @*Output file holds only page data; OOB is discarded.
3263 @item @code{oob_raw}
3264 @*Output file interleaves page data and OOB data;
3265 the file will be longer than "length" by the size of the
3266 spare areas associated with each data page.
3267 Note that this kind of "raw" access is different from
3268 what's implied by @command{nand raw_access}, which just
3269 controls whether a hardware-aware access method is used.
3270 @item @code{oob_only}
3271 @*Output file has only raw OOB data, and will
3272 be smaller than "length" since it will contain only the
3273 spare areas associated with each data page.
3274 @end itemize
3275 @end deffn
3276
3277 @deffn Command {nand erase} num offset length
3278 @cindex NAND erasing
3279 @cindex NAND programming
3280 Erases blocks on the specified NAND device, starting at the
3281 specified @var{offset} and continuing for @var{length} bytes.
3282 Both of those values must be exact multiples of the device's
3283 block size, and the region they specify must fit entirely in the chip.
3284 The @var{num} parameter is the value shown by @command{nand list}.
3285
3286 @b{NOTE:} This command will try to erase bad blocks, when told
3287 to do so, which will probably invalidate the manufacturer's bad
3288 block marker.
3289 For the remainder of the current server session, @command{nand info}
3290 will still report that the block ``is'' bad.
3291 @end deffn
3292
3293 @deffn Command {nand write} num filename offset [option...]
3294 @cindex NAND writing
3295 @cindex NAND programming
3296 Writes binary data from the file into the specified NAND device,
3297 starting at the specified offset. Those pages should already
3298 have been erased; you can't change zero bits to one bits.
3299 The @var{num} parameter is the value shown by @command{nand list}.
3300
3301 Use a complete path name for @var{filename}, so you don't depend
3302 on the directory used to start the OpenOCD server.
3303
3304 The @var{offset} must be an exact multiple of the device's page size.
3305 All data in the file will be written, assuming it doesn't run
3306 past the end of the device.
3307 Only full pages are written, and any extra space in the last
3308 page will be filled with 0xff bytes. (That includes OOB data,
3309 if that's being written.)
3310
3311 @b{NOTE:} At the time this text was written, bad blocks are
3312 ignored. That is, this routine will not skip bad blocks,
3313 but will instead try to write them. This can cause problems.
3314
3315 Provide at most one @var{option} parameter. With some
3316 NAND drivers, the meanings of these parameters may change
3317 if @command{nand raw_access} was used to disable hardware ECC.
3318 @itemize @bullet
3319 @item no oob_* parameter
3320 @*File has only page data, which is written.
3321 If raw acccess is in use, the OOB area will not be written.
3322 Otherwise, if the underlying NAND controller driver has
3323 a @code{write_page} routine, that routine may write the OOB
3324 with hardware-computed ECC data.
3325 @item @code{oob_only}
3326 @*File has only raw OOB data, which is written to the OOB area.
3327 Each page's data area stays untouched. @i{This can be a dangerous
3328 option}, since it can invalidate the ECC data.
3329 You may need to force raw access to use this mode.
3330 @item @code{oob_raw}
3331 @*File interleaves data and OOB data, both of which are written
3332 If raw access is enabled, the data is written first, then the
3333 un-altered OOB.
3334 Otherwise, if the underlying NAND controller driver has
3335 a @code{write_page} routine, that routine may modify the OOB
3336 before it's written, to include hardware-computed ECC data.
3337 @item @code{oob_softecc}
3338 @*File has only page data, which is written.
3339 The OOB area is filled with 0xff, except for a standard 1-bit
3340 software ECC code stored in conventional locations.
3341 You might need to force raw access to use this mode, to prevent
3342 the underlying driver from applying hardware ECC.
3343 @item @code{oob_softecc_kw}
3344 @*File has only page data, which is written.
3345 The OOB area is filled with 0xff, except for a 4-bit software ECC
3346 specific to the boot ROM in Marvell Kirkwood SoCs.
3347 You might need to force raw access to use this mode, to prevent
3348 the underlying driver from applying hardware ECC.
3349 @end itemize
3350 @end deffn
3351
3352 @section Other NAND commands
3353 @cindex NAND other commands
3354
3355 @deffn Command {nand check_bad_blocks} [offset length]
3356 Checks for manufacturer bad block markers on the specified NAND
3357 device. If no parameters are provided, checks the whole
3358 device; otherwise, starts at the specified @var{offset} and
3359 continues for @var{length} bytes.
3360 Both of those values must be exact multiples of the device's
3361 block size, and the region they specify must fit entirely in the chip.
3362 The @var{num} parameter is the value shown by @command{nand list}.
3363
3364 @b{NOTE:} Before using this command you should force raw access
3365 with @command{nand raw_access enable} to ensure that the underlying
3366 driver will not try to apply hardware ECC.
3367 @end deffn
3368
3369 @deffn Command {nand info} num
3370 The @var{num} parameter is the value shown by @command{nand list}.
3371 This prints the one-line summary from "nand list", plus for
3372 devices which have been probed this also prints any known
3373 status for each block.
3374 @end deffn
3375
3376 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
3377 Sets or clears an flag affecting how page I/O is done.
3378 The @var{num} parameter is the value shown by @command{nand list}.
3379
3380 This flag is cleared (disabled) by default, but changing that
3381 value won't affect all NAND devices. The key factor is whether
3382 the underlying driver provides @code{read_page} or @code{write_page}
3383 methods. If it doesn't provide those methods, the setting of
3384 this flag is irrelevant; all access is effectively ``raw''.
3385
3386 When those methods exist, they are normally used when reading
3387 data (@command{nand dump} or reading bad block markers) or
3388 writing it (@command{nand write}). However, enabling
3389 raw access (setting the flag) prevents use of those methods,
3390 bypassing hardware ECC logic.
3391 @i{This can be a dangerous option}, since writing blocks
3392 with the wrong ECC data can cause them to be marked as bad.
3393 @end deffn
3394
3395 @anchor{NAND Driver List}
3396 @section NAND Drivers, Options, and Commands
3397 As noted above, the @command{nand device} command allows
3398 driver-specific options and behaviors.
3399 Some controllers also activate controller-specific commands.
3400
3401 @deffn {NAND Driver} davinci
3402 This driver handles the NAND controllers found on DaVinci family
3403 chips from Texas Instruments.
3404 It takes three extra parameters:
3405 address of the NAND chip;
3406 hardware ECC mode to use (hwecc1, hwecc4, hwecc4_infix);
3407 address of the AEMIF controller on this processor.
3408 @example
3409 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
3410 @end example
3411 All DaVinci processors support the single-bit ECC hardware,
3412 and newer ones also support the four-bit ECC hardware.
3413 The @code{write_page} and @code{read_page} methods are used
3414 to implement those ECC modes, unless they are disabled using
3415 the @command{nand raw_access} command.
3416 @end deffn
3417
3418 @deffn {NAND Driver} lpc3180
3419 These controllers require an extra @command{nand device}
3420 parameter: the clock rate used by the controller.
3421 @deffn Command {lpc3180 select} num [mlc|slc]
3422 Configures use of the MLC or SLC controller mode.
3423 MLC implies use of hardware ECC.
3424 The @var{num} parameter is the value shown by @command{nand list}.
3425 @end deffn
3426
3427 At this writing, this driver includes @code{write_page}
3428 and @code{read_page} methods. Using @command{nand raw_access}
3429 to disable those methods will prevent use of hardware ECC
3430 in the MLC controller mode, but won't change SLC behavior.
3431 @end deffn
3432 @comment current lpc3180 code won't issue 5-byte address cycles
3433
3434 @deffn {NAND Driver} orion
3435 These controllers require an extra @command{nand device}
3436 parameter: the address of the controller.
3437 @example
3438 nand device orion 0xd8000000
3439 @end example
3440 These controllers don't define any specialized commands.
3441 At this writing, their drivers don't include @code{write_page}
3442 or @code{read_page} methods, so @command{nand raw_access} won't
3443 change any behavior.
3444 @end deffn
3445
3446 @deffn {NAND Driver} s3c2410
3447 @deffnx {NAND Driver} s3c2412
3448 @deffnx {NAND Driver} s3c2440
3449 @deffnx {NAND Driver} s3c2443
3450 These S3C24xx family controllers don't have any special
3451 @command{nand device} options, and don't define any
3452 specialized commands.
3453 At this writing, their drivers don't include @code{write_page}
3454 or @code{read_page} methods, so @command{nand raw_access} won't
3455 change any behavior.
3456 @end deffn
3457
3458 @node General Commands
3459 @chapter General Commands
3460 @cindex commands
3461
3462 The commands documented in this chapter here are common commands that
3463 you, as a human, may want to type and see the output of. Configuration type
3464 commands are documented elsewhere.
3465
3466 Intent:
3467 @itemize @bullet
3468 @item @b{Source Of Commands}
3469 @* OpenOCD commands can occur in a configuration script (discussed
3470 elsewhere) or typed manually by a human or supplied programatically,
3471 or via one of several TCP/IP Ports.
3472
3473 @item @b{From the human}
3474 @* A human should interact with the telnet interface (default port: 4444)
3475 or via GDB (default port 3333).
3476
3477 To issue commands from within a GDB session, use the @option{monitor}
3478 command, e.g. use @option{monitor poll} to issue the @option{poll}
3479 command. All output is relayed through the GDB session.
3480
3481 @item @b{Machine Interface}
3482 The Tcl interface's intent is to be a machine interface. The default Tcl
3483 port is 5555.
3484 @end itemize
3485
3486
3487 @section Daemon Commands
3488
3489 @deffn Command sleep msec [@option{busy}]
3490 Wait for at least @var{msec} milliseconds before resuming.
3491 If @option{busy} is passed, busy-wait instead of sleeping.
3492 (This option is strongly discouraged.)
3493 Useful in connection with script files
3494 (@command{script} command and @command{target_name} configuration).
3495 @end deffn
3496
3497 @deffn Command shutdown
3498 Close the OpenOCD daemon, disconnecting all clients (GDB, telnet, other).
3499 @end deffn
3500
3501 @anchor{debug_level}
3502 @deffn Command debug_level [n]
3503 @cindex message level
3504 Display debug level.
3505 If @var{n} (from 0..3) is provided, then set it to that level.
3506 This affects the kind of messages sent to the server log.
3507 Level 0 is error messages only;
3508 level 1 adds warnings;
3509 level 2 (the default) adds informational messages;
3510 and level 3 adds debugging messages.
3511 @end deffn
3512
3513 @deffn Command fast (@option{enable}|@option{disable})
3514 Default disabled.
3515 Set default behaviour of OpenOCD to be "fast and dangerous".
3516
3517 At this writing, this only affects the defaults for two ARM7/ARM9 parameters:
3518 fast memory access, and DCC downloads. Those parameters may still be
3519 individually overridden.
3520
3521 The target specific "dangerous" optimisation tweaking options may come and go
3522 as more robust and user friendly ways are found to ensure maximum throughput
3523 and robustness with a minimum of configuration.
3524
3525 Typically the "fast enable" is specified first on the command line:
3526
3527 @example
3528 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
3529 @end example
3530 @end deffn
3531
3532 @deffn Command echo message
3533 Logs a message at "user" priority.
3534 Output @var{message} to stdout.
3535 @example
3536 echo "Downloading kernel -- please wait"
3537 @end example
3538 @end deffn
3539
3540 @deffn Command log_output [filename]
3541 Redirect logging to @var{filename};
3542 the initial log output channel is stderr.
3543 @end deffn
3544
3545 @section Target State handling
3546 @cindex reset
3547 @cindex halt
3548 @cindex target initialization
3549
3550 In this section ``target'' refers to a CPU configured as
3551 shown earlier (@pxref{CPU Configuration}).
3552 These commands, like many, implicitly refer to
3553 a @dfn{current target} which is used to perform the
3554 various operations. The current target may be changed
3555 by using @command{targets} command with the name of the
3556 target which should become current.
3557
3558 @deffn Command reg [(number|name) [value]]
3559 Access a single register by @var{number} or by its @var{name}.
3560
3561 @emph{With no arguments}:
3562 list all available registers for the current target,
3563 showing number, name, size, value, and cache status.
3564
3565 @emph{With number/name}: display that register's value.
3566
3567 @emph{With both number/name and value}: set register's value.
3568
3569 Cores may have surprisingly many registers in their
3570 Debug and trace infrastructure:
3571
3572 @example
3573 > reg
3574 (0) r0 (/32): 0x0000D3C2 (dirty: 1, valid: 1)
3575 (1) r1 (/32): 0xFD61F31C (dirty: 0, valid: 1)
3576 (2) r2 (/32): 0x00022551 (dirty: 0, valid: 1)
3577 ...
3578 (164) ETM_CONTEXTID_COMPARATOR_MASK (/32): \
3579 0x00000000 (dirty: 0, valid: 0)
3580 >
3581 @end example
3582 @end deffn
3583
3584 @deffn Command poll [@option{on}|@option{off}]
3585 Poll the current target for its current state.
3586 If that target is in debug mode, architecture
3587 specific information about the current state is printed. An optional parameter
3588 allows continuous polling to be enabled and disabled.
3589
3590 @example
3591 > poll
3592 target state: halted
3593 target halted in ARM state due to debug-request, \
3594 current mode: Supervisor
3595 cpsr: 0x800000d3 pc: 0x11081bfc
3596 MMU: disabled, D-Cache: disabled, I-Cache: enabled
3597 >
3598 @end example
3599 @end deffn
3600
3601 @deffn Command halt [ms]
3602 @deffnx Command wait_halt [ms]
3603 The @command{halt} command first sends a halt request to the target,
3604 which @command{wait_halt} doesn't.
3605 Otherwise these behave the same: wait up to @var{ms} milliseconds,
3606 or 5 seconds if there is no parameter, for the target to halt
3607 (and enter debug mode).
3608 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
3609 @end deffn
3610
3611 @deffn Command resume [address]
3612 Resume the target at its current code position,
3613 or the optional @var{address} if it is provided.
3614 OpenOCD will wait 5 seconds for the target to resume.
3615 @end deffn
3616
3617 @deffn Command step [address]
3618 Single-step the target at its current code position,
3619 or the optional @var{address} if it is provided.
3620 @end deffn
3621
3622 @anchor{Reset Command}
3623 @deffn Command reset
3624 @deffnx Command {reset run}
3625 @deffnx Command {reset halt}
3626 @deffnx Command {reset init}
3627 Perform as hard a reset as possible, using SRST if possible.
3628 @emph{All defined targets will be reset, and target
3629 events will fire during the reset sequence.}
3630
3631 The optional parameter specifies what should
3632 happen after the reset.
3633 If there is no parameter, a @command{reset run} is executed.
3634 The other options will not work on all systems.
3635 @xref{Reset Configuration}.
3636
3637 @itemize @minus
3638 @item @b{run} Let the target run
3639 @item @b{halt} Immediately halt the target
3640 @item @b{init} Immediately halt the target, and execute the reset-init script
3641 @end itemize
3642 @end deffn
3643
3644 @deffn Command soft_reset_halt
3645 Requesting target halt and executing a soft reset. This is often used
3646 when a target cannot be reset and halted. The target, after reset is
3647 released begins to execute code. OpenOCD attempts to stop the CPU and
3648 then sets the program counter back to the reset vector. Unfortunately
3649 the code that was executed may have left the hardware in an unknown
3650 state.
3651 @end deffn
3652
3653 @section I/O Utilities
3654
3655 These commands are available when
3656 OpenOCD is built with @option{--enable-ioutil}.
3657 They are mainly useful on embedded targets;
3658 PC type hosts have complimentary tools.
3659
3660 @emph{Note:} there are several more such commands.
3661
3662 @deffn Command meminfo
3663 Display available RAM memory on OpenOCD host.
3664 Used in OpenOCD regression testing scripts.
3665 @end deffn
3666
3667 @anchor{Memory access}
3668 @section Memory access commands
3669 @cindex memory access
3670
3671 These commands allow accesses of a specific size to the memory
3672 system. Often these are used to configure the current target in some
3673 special way. For example - one may need to write certain values to the
3674 SDRAM controller to enable SDRAM.
3675
3676 @enumerate
3677 @item Use the @command{targets} (plural) command
3678 to change the current target.
3679 @item In system level scripts these commands are deprecated.
3680 Please use their TARGET object siblings to avoid making assumptions
3681 about what TAP is the current target, or about MMU configuration.
3682 @end enumerate
3683
3684 @deffn Command mdw addr [count]
3685 @deffnx Command mdh addr [count]
3686 @deffnx Command mdb addr [count]
3687 Display contents of address @var{addr}, as
3688 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
3689 or 8-bit bytes (@command{mdb}).
3690 If @var{count} is specified, displays that many units.
3691 @end deffn
3692
3693 @deffn Command mww addr word
3694 @deffnx Command mwh addr halfword
3695 @deffnx Command mwb addr byte
3696 Writes the specified @var{word} (32 bits),
3697 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
3698 at the specified address @var{addr}.
3699 @end deffn
3700
3701
3702 @anchor{Image access}
3703 @section Image loading commands
3704 @cindex image loading
3705 @cindex image dumping
3706
3707 @anchor{dump_image}
3708 @deffn Command {dump_image} filename address size
3709 Dump @var{size} bytes of target memory starting at @var{address} to the
3710 binary file named @var{filename}.
3711 @end deffn
3712
3713 @deffn Command {fast_load}
3714 Loads an image stored in memory by @command{fast_load_image} to the
3715 current target. Must be preceeded by fast_load_image.
3716 @end deffn
3717
3718 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
3719 Normally you should be using @command{load_image} or GDB load. However, for
3720 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
3721 host), storing the image in memory and uploading the image to the target
3722 can be a way to upload e.g. multiple debug sessions when the binary does not change.
3723 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
3724 memory, i.e. does not affect target. This approach is also useful when profiling
3725 target programming performance as I/O and target programming can easily be profiled
3726 separately.
3727 @end deffn
3728
3729 @anchor{load_image}
3730 @deffn Command {load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
3731 Load image from file @var{filename} to target memory at @var{address}.
3732 The file format may optionally be specified
3733 (@option{bin}, @option{ihex}, or @option{elf})
3734 @end deffn
3735
3736 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
3737 Verify @var{filename} against target memory starting at @var{address}.
3738 The file format may optionally be specified
3739 (@option{bin}, @option{ihex}, or @option{elf})
3740 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
3741 @end deffn
3742
3743
3744 @section Breakpoint and Watchpoint commands
3745 @cindex breakpoint
3746 @cindex watchpoint
3747
3748 CPUs often make debug modules accessible through JTAG, with
3749 hardware support for a handful of code breakpoints and data
3750 watchpoints.
3751 In addition, CPUs almost always support software breakpoints.
3752
3753 @deffn Command {bp} [address len [@option{hw}]]
3754 With no parameters, lists all active breakpoints.
3755 Else sets a breakpoint on code execution starting
3756 at @var{address} for @var{length} bytes.
3757 This is a software breakpoint, unless @option{hw} is specified
3758 in which case it will be a hardware breakpoint.
3759 @end deffn
3760
3761 @deffn Command {rbp} address
3762 Remove the breakpoint at @var{address}.
3763 @end deffn
3764
3765 @deffn Command {rwp} address
3766 Remove data watchpoint on @var{address}
3767 @end deffn
3768
3769 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]
3770 With no parameters, lists all active watchpoints.
3771 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
3772 The watch point is an "access" watchpoint unless
3773 the @option{r} or @option{w} parameter is provided,
3774 defining it as respectively a read or write watchpoint.
3775 If a @var{value} is provided, that value is used when determining if
3776 the watchpoint should trigger. The value may be first be masked
3777 using @var{mask} to mark ``don't care'' fields.
3778 @end deffn
3779
3780 @section Misc Commands
3781 @cindex profiling
3782
3783 @deffn Command {profile} seconds filename
3784 Profiling samples the CPU's program counter as quickly as possible,
3785 which is useful for non-intrusive stochastic profiling.
3786 Saves up to 10000 sampines in @file{filename} using ``gmon.out'' format.
3787 @end deffn
3788
3789 @node Architecture and Core Commands
3790 @chapter Architecture and Core Commands
3791 @cindex Architecture Specific Commands
3792 @cindex Core Specific Commands
3793
3794 Most CPUs have specialized JTAG operations to support debugging.
3795 OpenOCD packages most such operations in its standard command framework.
3796 Some of those operations don't fit well in that framework, so they are
3797 exposed here as architecture or implementation (core) specific commands.
3798
3799 @anchor{ARM Tracing}
3800 @section ARM Tracing
3801 @cindex ETM
3802 @cindex ETB
3803
3804 CPUs based on ARM cores may include standard tracing interfaces,
3805 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
3806 address and data bus trace records to a ``Trace Port''.
3807
3808 @itemize
3809 @item
3810 Development-oriented boards will sometimes provide a high speed
3811 trace connector for collecting that data, when the particular CPU
3812 supports such an interface.
3813 (The standard connector is a 38-pin Mictor, with both JTAG
3814 and trace port support.)
3815 Those trace connectors are supported by higher end JTAG adapters
3816 and some logic analyzer modules; frequently those modules can
3817 buffer several megabytes of trace data.
3818 Configuring an ETM coupled to such an external trace port belongs
3819 in the board-specific configuration file.
3820 @item
3821 If the CPU doesn't provide an external interface, it probably
3822 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
3823 dedicated SRAM. 4KBytes is one common ETB size.
3824 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
3825 (target) configuration file, since it works the same on all boards.
3826 @end itemize
3827
3828 ETM support in OpenOCD doesn't seem to be widely used yet.
3829
3830 @quotation Issues
3831 ETM support may be buggy, and at least some @command{etm config}
3832 parameters should be detected by asking the ETM for them.
3833 It seems like a GDB hookup should be possible,
3834 as well as triggering trace on specific events
3835 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
3836 There should be GUI tools to manipulate saved trace data and help
3837 analyse it in conjunction with the source code.
3838 It's unclear how much of a common interface is shared
3839 with the current XScale trace support, or should be
3840 shared with eventual Nexus-style trace module support.
3841 @end quotation
3842
3843 @subsection ETM Configuration
3844 ETM setup is coupled with the trace port driver configuration.
3845
3846 @deffn {Config Command} {etm config} target width mode clocking driver
3847 Declares the ETM associated with @var{target}, and associates it
3848 with a given trace port @var{driver}. @xref{Trace Port Drivers}.
3849
3850 Several of the parameters must reflect the trace port configuration.
3851 The @var{width} must be either 4, 8, or 16.
3852 The @var{mode} must be @option{normal}, @option{multiplexted},
3853 or @option{demultiplexted}.
3854 The @var{clocking} must be @option{half} or @option{full}.
3855
3856 @quotation Note
3857 You can see the ETM registers using the @command{reg} command, although
3858 not all of those possible registers are present in every ETM.
3859 @end quotation
3860 @end deffn
3861
3862 @deffn Command {etm info}
3863 Displays information about the current target's ETM.
3864 @end deffn
3865
3866 @deffn Command {etm status}
3867 Displays status of the current target's ETM:
3868 is the ETM idle, or is it collecting data?
3869 Did trace data overflow?
3870 Was it triggered?
3871 @end deffn
3872
3873 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
3874 Displays what data that ETM will collect.
3875 If arguments are provided, first configures that data.
3876 When the configuration changes, tracing is stopped
3877 and any buffered trace data is invalidated.
3878
3879 @itemize
3880 @item @var{type} ... one of
3881 @option{none} (save nothing),
3882 @option{data} (save data),
3883 @option{address} (save addresses),
3884 @option{all} (save data and addresses)
3885 @item @var{context_id_bits} ... 0, 8, 16, or 32
3886 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
3887 @item @var{branch_output} ... @option{enable} or @option{disable}
3888 @end itemize
3889 @end deffn
3890
3891 @deffn Command {etm trigger_percent} percent
3892 @emph{Buggy and effectively a NOP ... @var{percent} from 2..100}
3893 @end deffn
3894
3895 @subsection ETM Trace Operation
3896
3897 After setting up the ETM, you can use it to collect data.
3898 That data can be exported to files for later analysis.
3899 It can also be parsed with OpenOCD, for basic sanity checking.
3900
3901 @deffn Command {etm analyze}
3902 Reads trace data into memory, if it wasn't already present.
3903 Decodes and prints the data that was collected.
3904 @end deffn
3905
3906 @deffn Command {etm dump} filename
3907 Stores the captured trace data in @file{filename}.
3908 @end deffn
3909
3910 @deffn Command {etm image} filename [base_address] [type]
3911 Opens an image file.
3912 @end deffn
3913
3914 @deffn Command {etm load} filename
3915 Loads captured trace data from @file{filename}.
3916 @end deffn
3917
3918 @deffn Command {etm start}
3919 Starts trace data collection.
3920 @end deffn
3921
3922 @deffn Command {etm stop}
3923 Stops trace data collection.
3924 @end deffn
3925
3926 @anchor{Trace Port Drivers}
3927 @subsection Trace Port Drivers
3928
3929 To use an ETM trace port it must be associated with a driver.
3930
3931 @deffn {Trace Port Driver} dummy
3932 Use the @option{dummy} driver if you are configuring an ETM that's
3933 not connected to anything (on-chip ETB or off-chip trace connector).
3934 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
3935 any trace data collection.}
3936 @deffn {Config Command} {etm_dummy config} target
3937 Associates the ETM for @var{target} with a dummy driver.
3938 @end deffn
3939 @end deffn
3940
3941 @deffn {Trace Port Driver} etb
3942 Use the @option{etb} driver if you are configuring an ETM
3943 to use on-chip ETB memory.
3944 @deffn {Config Command} {etb config} target etb_tap
3945 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
3946 You can see the ETB registers using the @command{reg} command.
3947 @end deffn
3948 @end deffn
3949
3950 @deffn {Trace Port Driver} oocd_trace
3951 This driver isn't available unless OpenOCD was explicitly configured
3952 with the @option{--enable-oocd_trace} option. You probably don't want
3953 to configure it unless you've built the appropriate prototype hardware;
3954 it's @emph{proof-of-concept} software.
3955
3956 Use the @option{oocd_trace} driver if you are configuring an ETM that's
3957 connected to an off-chip trace connector.
3958
3959 @deffn {Config Command} {oocd_trace config} target tty
3960 Associates the ETM for @var{target} with a trace driver which
3961 collects data through the serial port @var{tty}.
3962 @end deffn
3963
3964 @deffn Command {oocd_trace resync}
3965 Re-synchronizes with the capture clock.
3966 @end deffn
3967
3968 @deffn Command {oocd_trace status}
3969 Reports whether the capture clock is locked or not.
3970 @end deffn
3971 @end deffn
3972
3973
3974 @section ARMv4 and ARMv5 Architecture
3975 @cindex ARMv4
3976 @cindex ARMv5
3977
3978 These commands are specific to ARM architecture v4 and v5,
3979 including all ARM7 or ARM9 systems and Intel XScale.
3980 They are available in addition to other core-specific
3981 commands that may be available.
3982
3983 @deffn Command {armv4_5 core_state} [@option{arm}|@option{thumb}]
3984 Displays the core_state, optionally changing it to process
3985 either @option{arm} or @option{thumb} instructions.
3986 The target may later be resumed in the currently set core_state.
3987 (Processors may also support the Jazelle state, but
3988 that is not currently supported in OpenOCD.)
3989 @end deffn
3990
3991 @deffn Command {armv4_5 disassemble} address count [thumb]
3992 @cindex disassemble
3993 Disassembles @var{count} instructions starting at @var{address}.
3994 If @option{thumb} is specified, Thumb (16-bit) instructions are used;
3995 else ARM (32-bit) instructions are used.
3996 (Processors may also support the Jazelle state, but
3997 those instructions are not currently understood by OpenOCD.)
3998 @end deffn
3999
4000 @deffn Command {armv4_5 reg}
4001 Display a table of all banked core registers, fetching the current value from every
4002 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
4003 register value.
4004 @end deffn
4005
4006 @subsection ARM7 and ARM9 specific commands
4007 @cindex ARM7
4008 @cindex ARM9
4009
4010 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
4011 ARM9TDMI, ARM920T or ARM926EJ-S.
4012 They are available in addition to the ARMv4/5 commands,
4013 and any other core-specific commands that may be available.
4014
4015 @deffn Command {arm7_9 dbgrq} (@option{enable}|@option{disable})
4016 Control use of the EmbeddedIce DBGRQ signal to force entry into debug mode,
4017 instead of breakpoints. This should be
4018 safe for all but ARM7TDMI--S cores (like Philips LPC).
4019 @end deffn
4020
4021 @deffn Command {arm7_9 dcc_downloads} (@option{enable}|@option{disable})
4022 @cindex DCC
4023 Control the use of the debug communications channel (DCC) to write larger (>128 byte)
4024 amounts of memory. DCC downloads offer a huge speed increase, but might be
4025 unsafe, especially with targets running at very low speeds. This command was introduced
4026 with OpenOCD rev. 60, and requires a few bytes of working area.
4027 @end deffn
4028
4029 @anchor{arm7_9 fast_memory_access}
4030 @deffn Command {arm7_9 fast_memory_access} (@option{enable}|@option{disable})
4031 Enable or disable memory writes and reads that don't check completion of
4032 the operation. This provides a huge speed increase, especially with USB JTAG
4033 cables (FT2232), but might be unsafe if used with targets running at very low
4034 speeds, like the 32kHz startup clock of an AT91RM9200.
4035 @end deffn
4036
4037 @deffn {Debug Command} {arm7_9 write_core_reg} num mode word
4038 @emph{This is intended for use while debugging OpenOCD; you probably
4039 shouldn't use it.}
4040
4041 Writes a 32-bit @var{word} to register @var{num} (from 0 to 16)
4042 as used in the specified @var{mode}
4043 (where e.g. mode 16 is "user" and mode 19 is "supervisor";
4044 the M4..M0 bits of the PSR).
4045 Registers 0..15 are the normal CPU registers such as r0(0), r1(1) ... pc(15).
4046 Register 16 is the mode-specific SPSR,
4047 unless the specified mode is 0xffffffff (32-bit all-ones)
4048 in which case register 16 is the CPSR.
4049 The write goes directly to the CPU, bypassing the register cache.
4050 @end deffn
4051
4052 @deffn {Debug Command} {arm7_9 write_xpsr} word (@option{0}|@option{1})
4053 @emph{This is intended for use while debugging OpenOCD; you probably
4054 shouldn't use it.}
4055
4056 If the second parameter is zero, writes @var{word} to the
4057 Current Program Status register (CPSR).
4058 Else writes @var{word} to the current mode's Saved PSR (SPSR).
4059 In both cases, this bypasses the register cache.
4060 @end deffn
4061
4062 @deffn {Debug Command} {arm7_9 write_xpsr_im8} byte rotate (@option{0}|@option{1})
4063 @emph{This is intended for use while debugging OpenOCD; you probably
4064 shouldn't use it.}
4065
4066 Writes eight bits to the CPSR or SPSR,
4067 first rotating them by @math{2*rotate} bits,
4068 and bypassing the register cache.
4069 This has lower JTAG overhead than writing the entire CPSR or SPSR
4070 with @command{arm7_9 write_xpsr}.
4071 @end deffn
4072
4073 @subsection ARM720T specific commands
4074 @cindex ARM720T
4075
4076 These commands are available to ARM720T based CPUs,
4077 which are implementations of the ARMv4T architecture
4078 based on the ARM7TDMI-S integer core.
4079 They are available in addition to the ARMv4/5 and ARM7/ARM9 commands.
4080
4081 @deffn Command {arm720t cp15} regnum [value]
4082 Display cp15 register @var{regnum};
4083 else if a @var{value} is provided, that value is written to that register.
4084 @end deffn
4085
4086 @deffn Command {arm720t mdw_phys} addr [count]
4087 @deffnx Command {arm720t mdh_phys} addr [count]
4088 @deffnx Command {arm720t mdb_phys} addr [count]
4089 Display contents of physical address @var{addr}, as
4090 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4091 or 8-bit bytes (@command{mdb_phys}).
4092 If @var{count} is specified, displays that many units.
4093 @end deffn
4094
4095 @deffn Command {arm720t mww_phys} addr word
4096 @deffnx Command {arm720t mwh_phys} addr halfword
4097 @deffnx Command {arm720t mwb_phys} addr byte
4098 Writes the specified @var{word} (32 bits),
4099 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4100 at the specified physical address @var{addr}.
4101 @end deffn
4102
4103 @deffn Command {arm720t virt2phys} va
4104 Translate a virtual address @var{va} to a physical address
4105 and display the result.
4106 @end deffn
4107
4108 @subsection ARM9TDMI specific commands
4109 @cindex ARM9TDMI
4110
4111 Many ARM9-family CPUs are built around ARM9TDMI integer cores,
4112 or processors resembling ARM9TDMI, and can use these commands.
4113 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
4114
4115 @deffn Command {arm9tdmi vector_catch} (@option{all}|@option{none}|list)
4116 Catch arm9 interrupt vectors, can be @option{all}, @option{none},
4117 or a list with one or more of the following:
4118 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
4119 @option{irq} @option{fiq}.
4120 @end deffn
4121
4122 @subsection ARM920T specific commands
4123 @cindex ARM920T
4124
4125 These commands are available to ARM920T based CPUs,
4126 which are implementations of the ARMv4T architecture
4127 built using the ARM9TDMI integer core.
4128 They are available in addition to the ARMv4/5, ARM7/ARM9,
4129 and ARM9TDMI commands.
4130
4131 @deffn Command {arm920t cache_info}
4132 Print information about the caches found. This allows to see whether your target
4133 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
4134 @end deffn
4135
4136 @deffn Command {arm920t cp15} regnum [value]
4137 Display cp15 register @var{regnum};
4138 else if a @var{value} is provided, that value is written to that register.
4139 @end deffn
4140
4141 @deffn Command {arm920t cp15i} opcode [value [address]]
4142 Interpreted access using cp15 @var{opcode}.
4143 If no @var{value} is provided, the result is displayed.
4144 Else if that value is written using the specified @var{address},
4145 or using zero if no other address is not provided.
4146 @end deffn
4147
4148 @deffn Command {arm920t mdw_phys} addr [count]
4149 @deffnx Command {arm920t mdh_phys} addr [count]
4150 @deffnx Command {arm920t mdb_phys} addr [count]
4151 Display contents of physical address @var{addr}, as
4152 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4153 or 8-bit bytes (@command{mdb_phys}).
4154 If @var{count} is specified, displays that many units.
4155 @end deffn
4156
4157 @deffn Command {arm920t mww_phys} addr word
4158 @deffnx Command {arm920t mwh_phys} addr halfword
4159 @deffnx Command {arm920t mwb_phys} addr byte
4160 Writes the specified @var{word} (32 bits),
4161 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4162 at the specified physical address @var{addr}.
4163 @end deffn
4164
4165 @deffn Command {arm920t read_cache} filename
4166 Dump the content of ICache and DCache to a file named @file{filename}.
4167 @end deffn
4168
4169 @deffn Command {arm920t read_mmu} filename
4170 Dump the content of the ITLB and DTLB to a file named @file{filename}.
4171 @end deffn
4172
4173 @deffn Command {arm920t virt2phys} va
4174 Translate a virtual address @var{va} to a physical address
4175 and display the result.
4176 @end deffn
4177
4178 @subsection ARM926ej-s specific commands
4179 @cindex ARM926ej-s
4180
4181 These commands are available to ARM926ej-s based CPUs,
4182 which are implementations of the ARMv5TEJ architecture
4183 based on the ARM9EJ-S integer core.
4184 They are available in addition to the ARMv4/5, ARM7/ARM9,
4185 and ARM9TDMI commands.
4186
4187 @deffn Command {arm926ejs cache_info}
4188 Print information about the caches found.
4189 @end deffn
4190
4191 @deffn Command {arm926ejs cp15} opcode1 opcode2 CRn CRm regnum [value]
4192 Accesses cp15 register @var{regnum} using
4193 @var{opcode1}, @var{opcode2}, @var{CRn}, and @var{CRm}.
4194 If a @var{value} is provided, that value is written to that register.
4195 Else that register is read and displayed.
4196 @end deffn
4197
4198 @deffn Command {arm926ejs mdw_phys} addr [count]
4199 @deffnx Command {arm926ejs mdh_phys} addr [count]
4200 @deffnx Command {arm926ejs mdb_phys} addr [count]
4201 Display contents of physical address @var{addr}, as
4202 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4203 or 8-bit bytes (@command{mdb_phys}).
4204 If @var{count} is specified, displays that many units.
4205 @end deffn
4206
4207 @deffn Command {arm926ejs mww_phys} addr word
4208 @deffnx Command {arm926ejs mwh_phys} addr halfword
4209 @deffnx Command {arm926ejs mwb_phys} addr byte
4210 Writes the specified @var{word} (32 bits),
4211 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4212 at the specified physical address @var{addr}.
4213 @end deffn
4214
4215 @deffn Command {arm926ejs virt2phys} va
4216 Translate a virtual address @var{va} to a physical address
4217 and display the result.
4218 @end deffn
4219
4220 @subsection ARM966E specific commands
4221 @cindex ARM966E
4222
4223 These commands are available to ARM966 based CPUs,
4224 which are implementations of the ARMv5TE architecture.
4225 They are available in addition to the ARMv4/5, ARM7/ARM9,
4226 and ARM9TDMI commands.
4227
4228 @deffn Command {arm966e cp15} regnum [value]
4229 Display cp15 register @var{regnum};
4230 else if a @var{value} is provided, that value is written to that register.
4231 @end deffn
4232
4233 @subsection XScale specific commands
4234 @cindex XScale
4235
4236 These commands are available to XScale based CPUs,
4237 which are implementations of the ARMv5TE architecture.
4238
4239 @deffn Command {xscale analyze_trace}
4240 Displays the contents of the trace buffer.
4241 @end deffn
4242
4243 @deffn Command {xscale cache_clean_address} address
4244 Changes the address used when cleaning the data cache.
4245 @end deffn
4246
4247 @deffn Command {xscale cache_info}
4248 Displays information about the CPU caches.
4249 @end deffn
4250
4251 @deffn Command {xscale cp15} regnum [value]
4252 Display cp15 register @var{regnum};
4253 else if a @var{value} is provided, that value is written to that register.
4254 @end deffn
4255
4256 @deffn Command {xscale debug_handler} target address
4257 Changes the address used for the specified target's debug handler.
4258 @end deffn
4259
4260 @deffn Command {xscale dcache} (@option{enable}|@option{disable})
4261 Enables or disable the CPU's data cache.
4262 @end deffn
4263
4264 @deffn Command {xscale dump_trace} filename
4265 Dumps the raw contents of the trace buffer to @file{filename}.
4266 @end deffn
4267
4268 @deffn Command {xscale icache} (@option{enable}|@option{disable})
4269 Enables or disable the CPU's instruction cache.
4270 @end deffn
4271
4272 @deffn Command {xscale mmu} (@option{enable}|@option{disable})
4273 Enables or disable the CPU's memory management unit.
4274 @end deffn
4275
4276 @deffn Command {xscale trace_buffer} (@option{enable}|@option{disable}) [@option{fill} [n] | @option{wrap}]
4277 Enables or disables the trace buffer,
4278 and controls how it is emptied.
4279 @end deffn
4280
4281 @deffn Command {xscale trace_image} filename [offset [type]]
4282 Opens a trace image from @file{filename}, optionally rebasing
4283 its segment addresses by @var{offset}.
4284 The image @var{type} may be one of
4285 @option{bin} (binary), @option{ihex} (Intel hex),
4286 @option{elf} (ELF file), @option{s19} (Motorola s19),
4287 @option{mem}, or @option{builder}.
4288 @end deffn
4289
4290 @deffn Command {xscale vector_catch} mask
4291 Provide a bitmask showing the vectors to catch.
4292 @end deffn
4293
4294 @section ARMv6 Architecture
4295 @cindex ARMv6
4296
4297 @subsection ARM11 specific commands
4298 @cindex ARM11
4299
4300 @deffn Command {arm11 mcr} p1 p2 p3 p4 p5
4301 Read coprocessor register
4302 @end deffn
4303
4304 @deffn Command {arm11 memwrite burst} [value]
4305 Displays the value of the memwrite burst-enable flag,
4306 which is enabled by default.
4307 If @var{value} is defined, first assigns that.
4308 @end deffn
4309
4310 @deffn Command {arm11 memwrite error_fatal} [value]
4311 Displays the value of the memwrite error_fatal flag,
4312 which is enabled by default.
4313 If @var{value} is defined, first assigns that.
4314 @end deffn
4315
4316 @deffn Command {arm11 mrc} p1 p2 p3 p4 p5 value
4317 Write coprocessor register
4318 @end deffn
4319
4320 @deffn Command {arm11 no_increment} [value]
4321 Displays the value of the flag controlling whether
4322 some read or write operations increment the pointer
4323 (the default behavior) or not (acting like a FIFO).
4324 If @var{value} is defined, first assigns that.
4325 @end deffn
4326
4327 @deffn Command {arm11 step_irq_enable} [value]
4328 Displays the value of the flag controlling whether
4329 IRQs are enabled during single stepping;
4330 they is disabled by default.
4331 If @var{value} is defined, first assigns that.
4332 @end deffn
4333
4334 @section ARMv7 Architecture
4335 @cindex ARMv7
4336
4337 @subsection ARMv7 Debug Access Port (DAP) specific commands
4338 @cindex Debug Access Port
4339 @cindex DAP
4340 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
4341 included on cortex-m3 and cortex-a8 systems.
4342 They are available in addition to other core-specific commands that may be available.
4343
4344 @deffn Command {dap info} [num]
4345 Displays dap info for ap @var{num}, defaulting to the currently selected AP.
4346 @end deffn
4347
4348 @deffn Command {dap apsel} [num]
4349 Select AP @var{num}, defaulting to 0.
4350 @end deffn
4351
4352 @deffn Command {dap apid} [num]
4353 Displays id register from AP @var{num},
4354 defaulting to the currently selected AP.
4355 @end deffn
4356
4357 @deffn Command {dap baseaddr} [num]
4358 Displays debug base address from AP @var{num},
4359 defaulting to the currently selected AP.
4360 @end deffn
4361
4362 @deffn Command {dap memaccess} [value]
4363 Displays the number of extra tck for mem-ap memory bus access [0-255].
4364 If @var{value} is defined, first assigns that.
4365 @end deffn
4366
4367 @subsection Cortex-M3 specific commands
4368 @cindex Cortex-M3
4369
4370 @deffn Command {cortex_m3 maskisr} (@option{on}|@option{off})
4371 Control masking (disabling) interrupts during target step/resume.
4372 @end deffn
4373
4374 @section Target DCC Requests
4375 @cindex Linux-ARM DCC support
4376 @cindex libdcc
4377 @cindex DCC
4378 OpenOCD can handle certain target requests; currently debugmsgs
4379 @command{target_request debugmsgs}
4380 are only supported for arm7_9 and cortex_m3.
4381
4382 See libdcc in the contrib dir for more details.
4383 Linux-ARM kernels have a ``Kernel low-level debugging
4384 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
4385 depends on CONFIG_DEBUG_LL) which uses this mechanism to
4386 deliver messages before a serial console can be activated.
4387
4388 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
4389 Displays current handling of target DCC message requests.
4390 These messages may be sent to the debugger while the target is running.
4391 The optional @option{enable} and @option{charmsg} parameters
4392 both enable the messages, while @option{disable} disables them.
4393 With @option{charmsg} the DCC words each contain one character,
4394 as used by Linux with CONFIG_DEBUG_ICEDCC;
4395 otherwise the libdcc format is used.
4396 @end deffn
4397
4398 @node JTAG Commands
4399 @chapter JTAG Commands
4400 @cindex JTAG Commands
4401 Most general purpose JTAG commands have been presented earlier.
4402 (@xref{JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
4403 Lower level JTAG commands, as presented here,
4404 may be needed to work with targets which require special
4405 attention during operations such as reset or initialization.
4406
4407 To use these commands you will need to understand some
4408 of the basics of JTAG, including:
4409
4410 @itemize @bullet
4411 @item A JTAG scan chain consists of a sequence of individual TAP
4412 devices such as a CPUs.
4413 @item Control operations involve moving each TAP through the same
4414 standard state machine (in parallel)
4415 using their shared TMS and clock signals.
4416 @item Data transfer involves shifting data through the chain of
4417 instruction or data registers of each TAP, writing new register values
4418 while the reading previous ones.
4419 @item Data register sizes are a function of the instruction active in
4420 a given TAP, while instruction register sizes are fixed for each TAP.
4421 All TAPs support a BYPASS instruction with a single bit data register.
4422 @item The way OpenOCD differentiates between TAP devices is by
4423 shifting different instructions into (and out of) their instruction
4424 registers.
4425 @end itemize
4426
4427 @section Low Level JTAG Commands
4428
4429 These commands are used by developers who need to access
4430 JTAG instruction or data registers, possibly controlling
4431 the order of TAP state transitions.
4432 If you're not debugging OpenOCD internals, or bringing up a
4433 new JTAG adapter or a new type of TAP device (like a CPU or
4434 JTAG router), you probably won't need to use these commands.
4435
4436 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
4437 Loads the data register of @var{tap} with a series of bit fields
4438 that specify the entire register.
4439 Each field is @var{numbits} bits long with
4440 a numeric @var{value} (hexadecimal encouraged).
4441 The return value holds the original value of each
4442 of those fields.
4443
4444 For example, a 38 bit number might be specified as one
4445 field of 32 bits then one of 6 bits.
4446 @emph{For portability, never pass fields which are more
4447 than 32 bits long. Many OpenOCD implementations do not
4448 support 64-bit (or larger) integer values.}
4449
4450 All TAPs other than @var{tap} must be in BYPASS mode.
4451 The single bit in their data registers does not matter.
4452
4453 When @var{tap_state} is specified, the JTAG state machine is left
4454 in that state.
4455 For example @sc{drpause} might be specified, so that more
4456 instructions can be issued before re-entering the @sc{run/idle} state.
4457 If the end state is not specified, the @sc{run/idle} state is entered.
4458
4459 @quotation Warning
4460 OpenOCD does not record information about data register lengths,
4461 so @emph{it is important that you get the bit field lengths right}.
4462 Remember that different JTAG instructions refer to different
4463 data registers, which may have different lengths.
4464 Moreover, those lengths may not be fixed;
4465 the SCAN_N instruction can change the length of
4466 the register accessed by the INTEST instruction
4467 (by connecting a different scan chain).
4468 @end quotation
4469 @end deffn
4470
4471 @deffn Command {flush_count}
4472 Returns the number of times the JTAG queue has been flushed.
4473 This may be used for performance tuning.
4474
4475 For example, flushing a queue over USB involves a
4476 minimum latency, often several milliseconds, which does
4477 not change with the amount of data which is written.
4478 You may be able to identify performance problems by finding
4479 tasks which waste bandwidth by flushing small transfers too often,
4480 instead of batching them into larger operations.
4481 @end deffn
4482
4483 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
4484 For each @var{tap} listed, loads the instruction register
4485 with its associated numeric @var{instruction}.
4486 (The number of bits in that instruction may be displayed
4487 using the @command{scan_chain} command.)
4488 For other TAPs, a BYPASS instruction is loaded.
4489
4490 When @var{tap_state} is specified, the JTAG state machine is left
4491 in that state.
4492 For example @sc{irpause} might be specified, so the data register
4493 can be loaded before re-entering the @sc{run/idle} state.
4494 If the end state is not specified, the @sc{run/idle} state is entered.
4495
4496 @quotation Note
4497 OpenOCD currently supports only a single field for instruction
4498 register values, unlike data register values.
4499 For TAPs where the instruction register length is more than 32 bits,
4500 portable scripts currently must issue only BYPASS instructions.
4501 @end quotation
4502 @end deffn
4503
4504 @deffn Command {jtag_reset} trst srst
4505 Set values of reset signals.
4506 The @var{trst} and @var{srst} parameter values may be
4507 @option{0}, indicating that reset is inactive (pulled or driven high),
4508 or @option{1}, indicating it is active (pulled or driven low).
4509 The @command{reset_config} command should already have been used
4510 to configure how the board and JTAG adapter treat these two
4511 signals, and to say if either signal is even present.
4512 @xref{Reset Configuration}.
4513 @end deffn
4514
4515 @deffn Command {runtest} @var{num_cycles}
4516 Move to the @sc{run/idle} state, and execute at least
4517 @var{num_cycles} of the JTAG clock (TCK).
4518 Instructions often need some time
4519 to execute before they take effect.
4520 @end deffn
4521
4522 @deffn Command {scan_chain}
4523 Displays the TAPs in the scan chain configuration,
4524 and their status.
4525 The set of TAPs listed by this command is fixed by
4526 exiting the OpenOCD configuration stage,
4527 but systems with a JTAG router can
4528 enable or disable TAPs dynamically.
4529 In addition to the enable/disable status, the contents of
4530 each TAP's instruction register can also change.
4531 @end deffn
4532
4533 @c tms_sequence (short|long)
4534 @c ... temporary, debug-only, probably gone before 0.2 ships
4535
4536 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
4537 Verify values captured during @sc{ircapture} and returned
4538 during IR scans. Default is enabled, but this can be
4539 overridden by @command{verify_jtag}.
4540 @end deffn
4541
4542 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
4543 Enables verification of DR and IR scans, to help detect
4544 programming errors. For IR scans, @command{verify_ircapture}
4545 must also be enabled.
4546 Default is enabled.
4547 @end deffn
4548
4549 @section TAP state names
4550 @cindex TAP state names
4551
4552 The @var{tap_state} names used by OpenOCD in the @command{drscan},
4553 and @command{irscan} commands are:
4554
4555 @itemize @bullet
4556 @item @b{RESET} ... should act as if TRST were active
4557 @item @b{RUN/IDLE} ... don't assume this always means IDLE
4558 @item @b{DRSELECT}
4559 @item @b{DRCAPTURE}
4560 @item @b{DRSHIFT} ... TDI/TDO shifting through the data register
4561 @item @b{DREXIT1}
4562 @item @b{DRPAUSE} ... data register ready for update or more shifting
4563 @item @b{DREXIT2}
4564 @item @b{DRUPDATE}
4565 @item @b{IRSELECT}
4566 @item @b{IRCAPTURE}
4567 @item @b{IRSHIFT} ... TDI/TDO shifting through the instruction register
4568 @item @b{IREXIT1}
4569 @item @b{IRPAUSE} ... instruction register ready for update or more shifting
4570 @item @b{IREXIT2}
4571 @item @b{IRUPDATE}
4572 @end itemize
4573
4574 Note that only six of those states are fully ``stable'' in the
4575 face of TMS fixed (usually low)
4576 and a free-running JTAG clock. For all the
4577 others, the next TCK transition changes to a new state.
4578
4579 @itemize @bullet
4580 @item From @sc{drshift} and @sc{irshift}, clock transitions will
4581 produce side effects by changing register contents. The values
4582 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
4583 may not be as expected.
4584 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
4585 choices after @command{drscan} or @command{irscan} commands,
4586 since they are free of JTAG side effects.
4587 However, @sc{run/idle} may have side effects that appear at other
4588 levels, such as advancing the ARM9E-S instruction pipeline.
4589 Consult the documentation for the TAP(s) you are working with.
4590 @end itemize
4591
4592 @node TFTP
4593 @chapter TFTP
4594 @cindex TFTP
4595 If OpenOCD runs on an embedded host(as ZY1000 does), then TFTP can
4596 be used to access files on PCs (either the developer's PC or some other PC).
4597
4598 The way this works on the ZY1000 is to prefix a filename by
4599 "/tftp/ip/" and append the TFTP path on the TFTP
4600 server (tftpd). For example,
4601
4602 @example
4603 load_image /tftp/10.0.0.96/c:\temp\abc.elf
4604 @end example
4605
4606 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
4607 if the file was hosted on the embedded host.
4608
4609 In order to achieve decent performance, you must choose a TFTP server
4610 that supports a packet size bigger than the default packet size (512 bytes). There
4611 are numerous TFTP servers out there (free and commercial) and you will have to do
4612 a bit of googling to find something that fits your requirements.
4613
4614 @node Sample Scripts
4615 @chapter Sample Scripts
4616 @cindex scripts
4617
4618 This page shows how to use the Target Library.
4619
4620 The configuration script can be divided into the following sections:
4621 @itemize @bullet
4622 @item Daemon configuration
4623 @item Interface
4624 @item JTAG scan chain
4625 @item Target configuration
4626 @item Flash configuration
4627 @end itemize
4628
4629 Detailed information about each section can be found at OpenOCD configuration.
4630
4631 @section AT91R40008 example
4632 @cindex AT91R40008 example
4633 To start OpenOCD with a target script for the AT91R40008 CPU and reset
4634 the CPU upon startup of the OpenOCD daemon.
4635 @example
4636 openocd -f interface/parport.cfg -f target/at91r40008.cfg \
4637 -c "init" -c "reset"
4638 @end example
4639
4640
4641 @node GDB and OpenOCD
4642 @chapter GDB and OpenOCD
4643 @cindex GDB
4644 OpenOCD complies with the remote gdbserver protocol, and as such can be used
4645 to debug remote targets.
4646
4647 @anchor{Connecting to GDB}
4648 @section Connecting to GDB
4649 @cindex Connecting to GDB
4650 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
4651 instance GDB 6.3 has a known bug that produces bogus memory access
4652 errors, which has since been fixed: look up 1836 in
4653 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
4654
4655 OpenOCD can communicate with GDB in two ways:
4656
4657 @enumerate
4658 @item
4659 A socket (TCP/IP) connection is typically started as follows:
4660 @example
4661 target remote localhost:3333
4662 @end example
4663 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
4664 @item
4665 A pipe connection is typically started as follows:
4666 @example
4667 target remote | openocd --pipe
4668 @end example
4669 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
4670 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
4671 session.
4672 @end enumerate
4673
4674 To list the available OpenOCD commands type @command{monitor help} on the
4675 GDB command line.
4676
4677 OpenOCD supports the gdb @option{qSupported} packet, this enables information
4678 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
4679 packet size and the device's memory map.
4680
4681 Previous versions of OpenOCD required the following GDB options to increase
4682 the packet size and speed up GDB communication:
4683 @example
4684 set remote memory-write-packet-size 1024
4685 set remote memory-write-packet-size fixed
4686 set remote memory-read-packet-size 1024
4687 set remote memory-read-packet-size fixed
4688 @end example
4689 This is now handled in the @option{qSupported} PacketSize and should not be required.
4690
4691 @section Programming using GDB
4692 @cindex Programming using GDB
4693
4694 By default the target memory map is sent to GDB. This can be disabled by
4695 the following OpenOCD configuration option:
4696 @example
4697 gdb_memory_map disable
4698 @end example
4699 For this to function correctly a valid flash configuration must also be set
4700 in OpenOCD. For faster performance you should also configure a valid
4701 working area.
4702
4703 Informing GDB of the memory map of the target will enable GDB to protect any
4704 flash areas of the target and use hardware breakpoints by default. This means
4705 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
4706 using a memory map. @xref{gdb_breakpoint_override}.
4707
4708 To view the configured memory map in GDB, use the GDB command @option{info mem}
4709 All other unassigned addresses within GDB are treated as RAM.
4710
4711 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
4712 This can be changed to the old behaviour by using the following GDB command
4713 @example
4714 set mem inaccessible-by-default off
4715 @end example
4716
4717 If @command{gdb_flash_program enable} is also used, GDB will be able to
4718 program any flash memory using the vFlash interface.
4719
4720 GDB will look at the target memory map when a load command is given, if any
4721 areas to be programmed lie within the target flash area the vFlash packets
4722 will be used.
4723
4724 If the target needs configuring before GDB programming, an event
4725 script can be executed:
4726 @example
4727 $_TARGETNAME configure -event EVENTNAME BODY
4728 @end example
4729
4730 To verify any flash programming the GDB command @option{compare-sections}
4731 can be used.
4732
4733 @node Tcl Scripting API
4734 @chapter Tcl Scripting API
4735 @cindex Tcl Scripting API
4736 @cindex Tcl scripts
4737 @section API rules
4738
4739 The commands are stateless. E.g. the telnet command line has a concept
4740 of currently active target, the Tcl API proc's take this sort of state
4741 information as an argument to each proc.
4742
4743 There are three main types of return values: single value, name value
4744 pair list and lists.
4745
4746 Name value pair. The proc 'foo' below returns a name/value pair
4747 list.
4748
4749 @verbatim
4750
4751 > set foo(me) Duane
4752 > set foo(you) Oyvind
4753 > set foo(mouse) Micky
4754 > set foo(duck) Donald
4755
4756 If one does this:
4757
4758 > set foo
4759
4760 The result is:
4761
4762 me Duane you Oyvind mouse Micky duck Donald
4763
4764 Thus, to get the names of the associative array is easy:
4765
4766 foreach { name value } [set foo] {
4767 puts "Name: $name, Value: $value"
4768 }
4769 @end verbatim
4770
4771 Lists returned must be relatively small. Otherwise a range
4772 should be passed in to the proc in question.
4773
4774 @section Internal low-level Commands
4775
4776 By low-level, the intent is a human would not directly use these commands.
4777
4778 Low-level commands are (should be) prefixed with "ocd_", e.g.
4779 @command{ocd_flash_banks}
4780 is the low level API upon which @command{flash banks} is implemented.
4781
4782 @itemize @bullet
4783 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
4784
4785 Read memory and return as a Tcl array for script processing
4786 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
4787
4788 Convert a Tcl array to memory locations and write the values
4789 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
4790
4791 Return information about the flash banks
4792 @end itemize
4793
4794 OpenOCD commands can consist of two words, e.g. "flash banks". The
4795 startup.tcl "unknown" proc will translate this into a Tcl proc
4796 called "flash_banks".
4797
4798 @section OpenOCD specific Global Variables
4799
4800 @subsection HostOS
4801
4802 Real Tcl has ::tcl_platform(), and platform::identify, and many other
4803 variables. JimTCL, as implemented in OpenOCD creates $HostOS which
4804 holds one of the following values:
4805
4806 @itemize @bullet
4807 @item @b{winxx} Built using Microsoft Visual Studio
4808 @item @b{linux} Linux is the underlying operating sytem
4809 @item @b{darwin} Darwin (mac-os) is the underlying operating sytem.
4810 @item @b{cygwin} Running under Cygwin
4811 @item @b{mingw32} Running under MingW32
4812 @item @b{other} Unknown, none of the above.
4813 @end itemize
4814
4815 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
4816
4817 @quotation Note
4818 We should add support for a variable like Tcl variable
4819 @code{tcl_platform(platform)}, it should be called
4820 @code{jim_platform} (because it
4821 is jim, not real tcl).
4822 @end quotation
4823
4824 @node Upgrading
4825 @chapter Deprecated/Removed Commands
4826 @cindex Deprecated/Removed Commands
4827 Certain OpenOCD commands have been deprecated or
4828 removed during the various revisions.
4829
4830 Upgrade your scripts as soon as possible.
4831 These descriptions for old commands may be removed
4832 a year after the command itself was removed.
4833 This means that in January 2010 this chapter may
4834 become much shorter.
4835
4836 @itemize @bullet
4837 @item @b{arm7_9 fast_writes}
4838 @cindex arm7_9 fast_writes
4839 @*Use @command{arm7_9 fast_memory_access} instead.
4840 @item @b{endstate}
4841 @cindex endstate
4842 @*An buggy old command that would not really work since background polling would wipe out the global endstate
4843 @xref{arm7_9 fast_memory_access}.
4844 @item @b{arm7_9 force_hw_bkpts}
4845 @*Use @command{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
4846 for flash if the GDB memory map has been set up(default when flash is declared in
4847 target configuration). @xref{gdb_breakpoint_override}.
4848 @item @b{arm7_9 sw_bkpts}
4849 @*On by default. @xref{gdb_breakpoint_override}.
4850 @item @b{daemon_startup}
4851 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
4852 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
4853 and @option{target cortex_m3 little reset_halt 0}.
4854 @item @b{dump_binary}
4855 @*use @option{dump_image} command with same args. @xref{dump_image}.
4856 @item @b{flash erase}
4857 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
4858 @item @b{flash write}
4859 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
4860 @item @b{flash write_binary}
4861 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
4862 @item @b{flash auto_erase}
4863 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
4864
4865 @item @b{jtag_device}
4866 @*use the @command{jtag newtap} command, converting from positional syntax
4867 to named prefixes, and naming the TAP.
4868 @xref{jtag newtap}.
4869 Note that if you try to use the old command, a message will tell you the
4870 right new command to use; and that the fourth parameter in the old syntax
4871 was never actually used.
4872 @example
4873 OLD: jtag_device 8 0x01 0xe3 0xfe
4874 NEW: jtag newtap CHIPNAME TAPNAME \
4875 -irlen 8 -ircapture 0x01 -irmask 0xe3
4876 @end example
4877
4878 @item @b{jtag_speed} value
4879 @*@xref{JTAG Speed}.
4880 Usually, a value of zero means maximum
4881 speed. The actual effect of this option depends on the JTAG interface used.
4882 @itemize @minus
4883 @item wiggler: maximum speed / @var{number}
4884 @item ft2232: 6MHz / (@var{number}+1)
4885 @item amt jtagaccel: 8 / 2**@var{number}
4886 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
4887 @item rlink: 24MHz / @var{number}, but only for certain values of @var{number}
4888 @comment end speed list.
4889 @end itemize
4890
4891 @item @b{load_binary}
4892 @*use @option{load_image} command with same args. @xref{load_image}.
4893 @item @b{run_and_halt_time}
4894 @*This command has been removed for simpler reset behaviour, it can be simulated with the
4895 following commands:
4896 @smallexample
4897 reset run
4898 sleep 100
4899 halt
4900 @end smallexample
4901 @item @b{target} <@var{type}> <@var{endian}> <@var{jtag-position}>
4902 @*use the create subcommand of @option{target}.
4903 @item @b{target_script} <@var{target#}> <@var{eventname}> <@var{scriptname}>
4904 @*use <@var{target_name}> configure -event <@var{eventname}> "script <@var{scriptname}>"
4905 @item @b{working_area}
4906 @*use the @option{configure} subcommand of @option{target} to set the work-area-virt, work-area-phy, work-area-size, and work-area-backup properties of the target.
4907 @end itemize
4908
4909 @node FAQ
4910 @chapter FAQ
4911 @cindex faq
4912 @enumerate
4913 @anchor{FAQ RTCK}
4914 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
4915 @cindex RTCK
4916 @cindex adaptive clocking
4917 @*
4918
4919 In digital circuit design it is often refered to as ``clock
4920 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
4921 operating at some speed, your target is operating at another. The two
4922 clocks are not synchronised, they are ``asynchronous''
4923
4924 In order for the two to work together they must be synchronised. Otherwise
4925 the two systems will get out of sync with each other and nothing will
4926 work. There are 2 basic options:
4927 @enumerate
4928 @item
4929 Use a special circuit.
4930 @item
4931 One clock must be some multiple slower than the other.
4932 @end enumerate
4933
4934 @b{Does this really matter?} For some chips and some situations, this
4935 is a non-issue (i.e.: A 500MHz ARM926) but for others - for example some
4936 Atmel SAM7 and SAM9 chips start operation from reset at 32kHz -
4937 program/enable the oscillators and eventually the main clock. It is in
4938 those critical times you must slow the JTAG clock to sometimes 1 to
4939 4kHz.
4940
4941 Imagine debugging a 500MHz ARM926 hand held battery powered device
4942 that ``deep sleeps'' at 32kHz between every keystroke. It can be
4943 painful.
4944
4945 @b{Solution #1 - A special circuit}
4946
4947 In order to make use of this, your JTAG dongle must support the RTCK
4948 feature. Not all dongles support this - keep reading!
4949
4950 The RTCK signal often found in some ARM chips is used to help with
4951 this problem. ARM has a good description of the problem described at
4952 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
4953 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
4954 work? / how does adaptive clocking work?''.
4955
4956 The nice thing about adaptive clocking is that ``battery powered hand
4957 held device example'' - the adaptiveness works perfectly all the
4958 time. One can set a break point or halt the system in the deep power
4959 down code, slow step out until the system speeds up.
4960
4961 @b{Solution #2 - Always works - but may be slower}
4962
4963 Often this is a perfectly acceptable solution.
4964
4965 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
4966 the target clock speed. But what that ``magic division'' is varies
4967 depending on the chips on your board. @b{ARM rule of thumb} Most ARM
4968 based systems require an 8:1 division. @b{Xilinx rule of thumb} is
4969 1/12 the clock speed.
4970
4971 Note: Many FTDI2232C based JTAG dongles are limited to 6MHz.
4972
4973 You can still debug the 'low power' situations - you just need to
4974 manually adjust the clock speed at every step. While painful and
4975 tedious, it is not always practical.
4976
4977 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
4978 have a special debug mode in your application that does a ``high power
4979 sleep''. If you are careful - 98% of your problems can be debugged
4980 this way.
4981
4982 To set the JTAG frequency use the command:
4983
4984 @example
4985 # Example: 1.234MHz
4986 jtag_khz 1234
4987 @end example
4988
4989
4990 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
4991
4992 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
4993 around Windows filenames.
4994
4995 @example
4996 > echo \a
4997
4998 > echo @{\a@}
4999 \a
5000 > echo "\a"
5001
5002 >
5003 @end example
5004
5005
5006 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
5007
5008 Make sure you have Cygwin installed, or at least a version of OpenOCD that
5009 claims to come with all the necessary DLLs. When using Cygwin, try launching
5010 OpenOCD from the Cygwin shell.
5011
5012 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
5013 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
5014 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
5015
5016 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
5017 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
5018 software breakpoints consume one of the two available hardware breakpoints.
5019
5020 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
5021
5022 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
5023 clock at the time you're programming the flash. If you've specified the crystal's
5024 frequency, make sure the PLL is disabled. If you've specified the full core speed
5025 (e.g. 60MHz), make sure the PLL is enabled.
5026
5027 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
5028 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
5029 out while waiting for end of scan, rtck was disabled".
5030
5031 Make sure your PC's parallel port operates in EPP mode. You might have to try several
5032 settings in your PC BIOS (ECP, EPP, and different versions of those).
5033
5034 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
5035 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
5036 memory read caused data abort".
5037
5038 The errors are non-fatal, and are the result of GDB trying to trace stack frames
5039 beyond the last valid frame. It might be possible to prevent this by setting up
5040 a proper "initial" stack frame, if you happen to know what exactly has to
5041 be done, feel free to add this here.
5042
5043 @b{Simple:} In your startup code - push 8 registers of zeros onto the
5044 stack before calling main(). What GDB is doing is ``climbing'' the run
5045 time stack by reading various values on the stack using the standard
5046 call frame for the target. GDB keeps going - until one of 2 things
5047 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
5048 stackframes have been processed. By pushing zeros on the stack, GDB
5049 gracefully stops.
5050
5051 @b{Debugging Interrupt Service Routines} - In your ISR before you call
5052 your C code, do the same - artifically push some zeros onto the stack,
5053 remember to pop them off when the ISR is done.
5054
5055 @b{Also note:} If you have a multi-threaded operating system, they
5056 often do not @b{in the intrest of saving memory} waste these few
5057 bytes. Painful...
5058
5059
5060 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
5061 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
5062
5063 This warning doesn't indicate any serious problem, as long as you don't want to
5064 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
5065 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
5066 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
5067 independently. With this setup, it's not possible to halt the core right out of
5068 reset, everything else should work fine.
5069
5070 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
5071 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
5072 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
5073 quit with an error message. Is there a stability issue with OpenOCD?
5074
5075 No, this is not a stability issue concerning OpenOCD. Most users have solved
5076 this issue by simply using a self-powered USB hub, which they connect their
5077 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
5078 supply stable enough for the Amontec JTAGkey to be operated.
5079
5080 @b{Laptops running on battery have this problem too...}
5081
5082 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
5083 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
5084 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
5085 What does that mean and what might be the reason for this?
5086
5087 First of all, the reason might be the USB power supply. Try using a self-powered
5088 hub instead of a direct connection to your computer. Secondly, the error code 4
5089 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
5090 chip ran into some sort of error - this points us to a USB problem.
5091
5092 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
5093 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
5094 What does that mean and what might be the reason for this?
5095
5096 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
5097 has closed the connection to OpenOCD. This might be a GDB issue.
5098
5099 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
5100 are described, there is a parameter for specifying the clock frequency
5101 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
5102 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
5103 specified in kilohertz. However, I do have a quartz crystal of a
5104 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
5105 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
5106 clock frequency?
5107
5108 No. The clock frequency specified here must be given as an integral number.
5109 However, this clock frequency is used by the In-Application-Programming (IAP)
5110 routines of the LPC2000 family only, which seems to be very tolerant concerning
5111 the given clock frequency, so a slight difference between the specified clock
5112 frequency and the actual clock frequency will not cause any trouble.
5113
5114 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
5115
5116 Well, yes and no. Commands can be given in arbitrary order, yet the
5117 devices listed for the JTAG scan chain must be given in the right
5118 order (jtag newdevice), with the device closest to the TDO-Pin being
5119 listed first. In general, whenever objects of the same type exist
5120 which require an index number, then these objects must be given in the
5121 right order (jtag newtap, targets and flash banks - a target
5122 references a jtag newtap and a flash bank references a target).
5123
5124 You can use the ``scan_chain'' command to verify and display the tap order.
5125
5126 Also, some commands can't execute until after @command{init} has been
5127 processed. Such commands include @command{nand probe} and everything
5128 else that needs to write to controller registers, perhaps for setting
5129 up DRAM and loading it with code.
5130
5131 @anchor{FAQ TAP Order}
5132 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
5133 particular order?
5134
5135 Yes; whenever you have more than one, you must declare them in
5136 the same order used by the hardware.
5137
5138 Many newer devices have multiple JTAG TAPs. For example: ST
5139 Microsystems STM32 chips have two TAPs, a ``boundary scan TAP'' and
5140 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
5141 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
5142 connected to the boundary scan TAP, which then connects to the
5143 Cortex-M3 TAP, which then connects to the TDO pin.
5144
5145 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
5146 (2) The boundary scan TAP. If your board includes an additional JTAG
5147 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
5148 place it before or after the STM32 chip in the chain. For example:
5149
5150 @itemize @bullet
5151 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
5152 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
5153 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
5154 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
5155 @item Xilinx TDO Pin -> OpenOCD TDO (input)
5156 @end itemize
5157
5158 The ``jtag device'' commands would thus be in the order shown below. Note:
5159
5160 @itemize @bullet
5161 @item jtag newtap Xilinx tap -irlen ...
5162 @item jtag newtap stm32 cpu -irlen ...
5163 @item jtag newtap stm32 bs -irlen ...
5164 @item # Create the debug target and say where it is
5165 @item target create stm32.cpu -chain-position stm32.cpu ...
5166 @end itemize
5167
5168
5169 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
5170 log file, I can see these error messages: Error: arm7_9_common.c:561
5171 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
5172
5173 TODO.
5174
5175 @end enumerate
5176
5177 @node Tcl Crash Course
5178 @chapter Tcl Crash Course
5179 @cindex Tcl
5180
5181 Not everyone knows Tcl - this is not intended to be a replacement for
5182 learning Tcl, the intent of this chapter is to give you some idea of
5183 how the Tcl scripts work.
5184
5185 This chapter is written with two audiences in mind. (1) OpenOCD users
5186 who need to understand a bit more of how JIM-Tcl works so they can do
5187 something useful, and (2) those that want to add a new command to
5188 OpenOCD.
5189
5190 @section Tcl Rule #1
5191 There is a famous joke, it goes like this:
5192 @enumerate
5193 @item Rule #1: The wife is always correct
5194 @item Rule #2: If you think otherwise, See Rule #1
5195 @end enumerate
5196
5197 The Tcl equal is this:
5198
5199 @enumerate
5200 @item Rule #1: Everything is a string
5201 @item Rule #2: If you think otherwise, See Rule #1
5202 @end enumerate
5203
5204 As in the famous joke, the consequences of Rule #1 are profound. Once
5205 you understand Rule #1, you will understand Tcl.
5206
5207 @section Tcl Rule #1b
5208 There is a second pair of rules.
5209 @enumerate
5210 @item Rule #1: Control flow does not exist. Only commands
5211 @* For example: the classic FOR loop or IF statement is not a control
5212 flow item, they are commands, there is no such thing as control flow
5213 in Tcl.
5214 @item Rule #2: If you think otherwise, See Rule #1
5215 @* Actually what happens is this: There are commands that by
5216 convention, act like control flow key words in other languages. One of
5217 those commands is the word ``for'', another command is ``if''.
5218 @end enumerate
5219
5220 @section Per Rule #1 - All Results are strings
5221 Every Tcl command results in a string. The word ``result'' is used
5222 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
5223 Everything is a string}
5224
5225 @section Tcl Quoting Operators
5226 In life of a Tcl script, there are two important periods of time, the
5227 difference is subtle.
5228 @enumerate
5229 @item Parse Time
5230 @item Evaluation Time
5231 @end enumerate
5232
5233 The two key items here are how ``quoted things'' work in Tcl. Tcl has
5234 three primary quoting constructs, the [square-brackets] the
5235 @{curly-braces@} and ``double-quotes''
5236
5237 By now you should know $VARIABLES always start with a $DOLLAR
5238 sign. BTW: To set a variable, you actually use the command ``set'', as
5239 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
5240 = 1'' statement, but without the equal sign.
5241
5242 @itemize @bullet
5243 @item @b{[square-brackets]}
5244 @* @b{[square-brackets]} are command substitutions. It operates much
5245 like Unix Shell `back-ticks`. The result of a [square-bracket]
5246 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
5247 string}. These two statements are roughly identical:
5248 @example
5249 # bash example
5250 X=`date`
5251 echo "The Date is: $X"
5252 # Tcl example
5253 set X [date]
5254 puts "The Date is: $X"
5255 @end example
5256 @item @b{``double-quoted-things''}
5257 @* @b{``double-quoted-things''} are just simply quoted
5258 text. $VARIABLES and [square-brackets] are expanded in place - the
5259 result however is exactly 1 string. @i{Remember Rule #1 - Everything
5260 is a string}
5261 @example
5262 set x "Dinner"
5263 puts "It is now \"[date]\", $x is in 1 hour"
5264 @end example
5265 @item @b{@{Curly-Braces@}}
5266 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
5267 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
5268 'single-quote' operators in BASH shell scripts, with the added
5269 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
5270 nested 3 times@}@}@} NOTE: [date] is perhaps a bad example, as of
5271 28/nov/2008, Jim/OpenOCD does not have a date command.
5272 @end itemize
5273
5274 @section Consequences of Rule 1/2/3/4
5275
5276 The consequences of Rule 1 are profound.
5277
5278 @subsection Tokenisation & Execution.
5279
5280 Of course, whitespace, blank lines and #comment lines are handled in
5281 the normal way.
5282
5283 As a script is parsed, each (multi) line in the script file is
5284 tokenised and according to the quoting rules. After tokenisation, that
5285 line is immedatly executed.
5286
5287 Multi line statements end with one or more ``still-open''
5288 @{curly-braces@} which - eventually - closes a few lines later.
5289
5290 @subsection Command Execution
5291
5292 Remember earlier: There are no ``control flow''
5293 statements in Tcl. Instead there are COMMANDS that simply act like
5294 control flow operators.
5295
5296 Commands are executed like this:
5297
5298 @enumerate
5299 @item Parse the next line into (argc) and (argv[]).
5300 @item Look up (argv[0]) in a table and call its function.
5301 @item Repeat until End Of File.
5302 @end enumerate
5303
5304 It sort of works like this:
5305 @example
5306 for(;;)@{
5307 ReadAndParse( &argc, &argv );
5308
5309 cmdPtr = LookupCommand( argv[0] );
5310
5311 (*cmdPtr->Execute)( argc, argv );
5312 @}
5313 @end example
5314
5315 When the command ``proc'' is parsed (which creates a procedure
5316 function) it gets 3 parameters on the command line. @b{1} the name of
5317 the proc (function), @b{2} the list of parameters, and @b{3} the body
5318 of the function. Not the choice of words: LIST and BODY. The PROC
5319 command stores these items in a table somewhere so it can be found by
5320 ``LookupCommand()''
5321
5322 @subsection The FOR command
5323
5324 The most interesting command to look at is the FOR command. In Tcl,
5325 the FOR command is normally implemented in C. Remember, FOR is a
5326 command just like any other command.
5327
5328 When the ascii text containing the FOR command is parsed, the parser
5329 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
5330 are:
5331
5332 @enumerate 0
5333 @item The ascii text 'for'
5334 @item The start text
5335 @item The test expression
5336 @item The next text
5337 @item The body text
5338 @end enumerate
5339
5340 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
5341 Remember @i{Rule #1 - Everything is a string.} The key point is this:
5342 Often many of those parameters are in @{curly-braces@} - thus the
5343 variables inside are not expanded or replaced until later.
5344
5345 Remember that every Tcl command looks like the classic ``main( argc,
5346 argv )'' function in C. In JimTCL - they actually look like this:
5347
5348 @example
5349 int
5350 MyCommand( Jim_Interp *interp,
5351 int *argc,
5352 Jim_Obj * const *argvs );
5353 @end example
5354
5355 Real Tcl is nearly identical. Although the newer versions have
5356 introduced a byte-code parser and intepreter, but at the core, it
5357 still operates in the same basic way.
5358
5359 @subsection FOR command implementation
5360
5361 To understand Tcl it is perhaps most helpful to see the FOR
5362 command. Remember, it is a COMMAND not a control flow structure.
5363
5364 In Tcl there are two underlying C helper functions.
5365
5366 Remember Rule #1 - You are a string.
5367
5368 The @b{first} helper parses and executes commands found in an ascii
5369 string. Commands can be seperated by semicolons, or newlines. While
5370 parsing, variables are expanded via the quoting rules.
5371
5372 The @b{second} helper evaluates an ascii string as a numerical
5373 expression and returns a value.
5374
5375 Here is an example of how the @b{FOR} command could be
5376 implemented. The pseudo code below does not show error handling.
5377 @example
5378 void Execute_AsciiString( void *interp, const char *string );
5379
5380 int Evaluate_AsciiExpression( void *interp, const char *string );
5381
5382 int
5383 MyForCommand( void *interp,
5384 int argc,
5385 char **argv )
5386 @{
5387 if( argc != 5 )@{
5388 SetResult( interp, "WRONG number of parameters");
5389 return ERROR;
5390 @}
5391
5392 // argv[0] = the ascii string just like C
5393
5394 // Execute the start statement.
5395 Execute_AsciiString( interp, argv[1] );
5396
5397 // Top of loop test
5398 for(;;)@{
5399 i = Evaluate_AsciiExpression(interp, argv[2]);
5400 if( i == 0 )
5401 break;
5402
5403 // Execute the body
5404 Execute_AsciiString( interp, argv[3] );
5405
5406 // Execute the LOOP part
5407 Execute_AsciiString( interp, argv[4] );
5408 @}
5409
5410 // Return no error
5411 SetResult( interp, "" );
5412 return SUCCESS;
5413 @}
5414 @end example
5415
5416 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
5417 in the same basic way.
5418
5419 @section OpenOCD Tcl Usage
5420
5421 @subsection source and find commands
5422 @b{Where:} In many configuration files
5423 @* Example: @b{ source [find FILENAME] }
5424 @*Remember the parsing rules
5425 @enumerate
5426 @item The FIND command is in square brackets.
5427 @* The FIND command is executed with the parameter FILENAME. It should
5428 find the full path to the named file. The RESULT is a string, which is
5429 substituted on the orginal command line.
5430 @item The command source is executed with the resulting filename.
5431 @* SOURCE reads a file and executes as a script.
5432 @end enumerate
5433 @subsection format command
5434 @b{Where:} Generally occurs in numerous places.
5435 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
5436 @b{sprintf()}.
5437 @b{Example}
5438 @example
5439 set x 6
5440 set y 7
5441 puts [format "The answer: %d" [expr $x * $y]]
5442 @end example
5443 @enumerate
5444 @item The SET command creates 2 variables, X and Y.
5445 @item The double [nested] EXPR command performs math
5446 @* The EXPR command produces numerical result as a string.
5447 @* Refer to Rule #1
5448 @item The format command is executed, producing a single string
5449 @* Refer to Rule #1.
5450 @item The PUTS command outputs the text.
5451 @end enumerate
5452 @subsection Body or Inlined Text
5453 @b{Where:} Various TARGET scripts.
5454 @example
5455 #1 Good
5456 proc someproc @{@} @{
5457 ... multiple lines of stuff ...
5458 @}
5459 $_TARGETNAME configure -event FOO someproc
5460 #2 Good - no variables
5461 $_TARGETNAME confgure -event foo "this ; that;"
5462 #3 Good Curly Braces
5463 $_TARGETNAME configure -event FOO @{
5464 puts "Time: [date]"
5465 @}
5466 #4 DANGER DANGER DANGER
5467 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
5468 @end example
5469 @enumerate
5470 @item The $_TARGETNAME is an OpenOCD variable convention.
5471 @*@b{$_TARGETNAME} represents the last target created, the value changes
5472 each time a new target is created. Remember the parsing rules. When
5473 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
5474 the name of the target which happens to be a TARGET (object)
5475 command.
5476 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
5477 @*There are 4 examples:
5478 @enumerate
5479 @item The TCLBODY is a simple string that happens to be a proc name
5480 @item The TCLBODY is several simple commands seperated by semicolons
5481 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
5482 @item The TCLBODY is a string with variables that get expanded.
5483 @end enumerate
5484
5485 In the end, when the target event FOO occurs the TCLBODY is
5486 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
5487 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
5488
5489 Remember the parsing rules. In case #3, @{curly-braces@} mean the
5490 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
5491 and the text is evaluated. In case #4, they are replaced before the
5492 ``Target Object Command'' is executed. This occurs at the same time
5493 $_TARGETNAME is replaced. In case #4 the date will never
5494 change. @{BTW: [date] is perhaps a bad example, as of 28/nov/2008,
5495 Jim/OpenOCD does not have a date command@}
5496 @end enumerate
5497 @subsection Global Variables
5498 @b{Where:} You might discover this when writing your own procs @* In
5499 simple terms: Inside a PROC, if you need to access a global variable
5500 you must say so. See also ``upvar''. Example:
5501 @example
5502 proc myproc @{ @} @{
5503 set y 0 #Local variable Y
5504 global x #Global variable X
5505 puts [format "X=%d, Y=%d" $x $y]
5506 @}
5507 @end example
5508 @section Other Tcl Hacks
5509 @b{Dynamic variable creation}
5510 @example
5511 # Dynamically create a bunch of variables.
5512 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
5513 # Create var name
5514 set vn [format "BIT%d" $x]
5515 # Make it a global
5516 global $vn
5517 # Set it.
5518 set $vn [expr (1 << $x)]
5519 @}
5520 @end example
5521 @b{Dynamic proc/command creation}
5522 @example
5523 # One "X" function - 5 uart functions.
5524 foreach who @{A B C D E@}
5525 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
5526 @}
5527 @end example
5528
5529 @node Target Library
5530 @chapter Target Library
5531 @cindex Target Library
5532
5533 OpenOCD comes with a target configuration script library. These scripts can be
5534 used as-is or serve as a starting point.
5535
5536 The target library is published together with the OpenOCD executable and
5537 the path to the target library is in the OpenOCD script search path.
5538 Similarly there are example scripts for configuring the JTAG interface.
5539
5540 The command line below uses the example parport configuration script
5541 that ship with OpenOCD, then configures the str710.cfg target and
5542 finally issues the init and reset commands. The communication speed
5543 is set to 10kHz for reset and 8MHz for post reset.
5544
5545 @example
5546 openocd -f interface/parport.cfg -f target/str710.cfg \
5547 -c "init" -c "reset"
5548 @end example
5549
5550 To list the target scripts available:
5551
5552 @example
5553 $ ls /usr/local/lib/openocd/target
5554
5555 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
5556 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
5557 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
5558 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
5559 @end example
5560
5561 @include fdl.texi
5562
5563 @node OpenOCD Concept Index
5564 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
5565 @comment case issue with ``Index.html'' and ``index.html''
5566 @comment Occurs when creating ``--html --no-split'' output
5567 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
5568 @unnumbered OpenOCD Concept Index
5569
5570 @printindex cp
5571
5572 @node Command and Driver Index
5573 @unnumbered Command and Driver Index
5574 @printindex fn
5575
5576 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)