David Brownell <david-b@pacbell.net>:
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @end itemize
27
28 @quotation
29 Permission is granted to copy, distribute and/or modify this document
30 under the terms of the GNU Free Documentation License, Version 1.2 or
31 any later version published by the Free Software Foundation; with no
32 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
33 Texts. A copy of the license is included in the section entitled ``GNU
34 Free Documentation License''.
35 @end quotation
36 @end copying
37
38 @titlepage
39 @titlefont{@emph{Open On-Chip Debugger:}}
40 @sp 1
41 @title OpenOCD User's Guide
42 @subtitle for release @value{VERSION}
43 @subtitle @value{UPDATED}
44
45 @page
46 @vskip 0pt plus 1filll
47 @insertcopying
48 @end titlepage
49
50 @summarycontents
51 @contents
52
53 @ifnottex
54 @node Top
55 @top OpenOCD User's Guide
56
57 @insertcopying
58 @end ifnottex
59
60 @menu
61 * About:: About OpenOCD
62 * Developers:: OpenOCD Developers
63 * Building OpenOCD:: Building OpenOCD From SVN
64 * JTAG Hardware Dongles:: JTAG Hardware Dongles
65 * Running:: Running OpenOCD
66 * OpenOCD Project Setup:: OpenOCD Project Setup
67 * Config File Guidelines:: Config File Guidelines
68 * About JIM-Tcl:: About JIM-Tcl
69 * Daemon Configuration:: Daemon Configuration
70 * Interface - Dongle Configuration:: Interface - Dongle Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * NAND Flash Commands:: NAND Flash Commands
76 * General Commands:: General Commands
77 * Architecture and Core Commands:: Architecture and Core Commands
78 * JTAG Commands:: JTAG Commands
79 * TFTP:: TFTP
80 * GDB and OpenOCD:: Using GDB and OpenOCD
81 * Tcl Scripting API:: Tcl Scripting API
82 * Upgrading:: Deprecated/Removed Commands
83 * Target Library:: Target Library
84 * FAQ:: Frequently Asked Questions
85 * Tcl Crash Course:: Tcl Crash Course
86 * License:: GNU Free Documentation License
87
88 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
89 @comment case issue with ``Index.html'' and ``index.html''
90 @comment Occurs when creating ``--html --no-split'' output
91 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
92 * OpenOCD Concept Index:: Concept Index
93 * Command and Driver Index:: Command and Driver Index
94 @end menu
95
96 @node About
97 @unnumbered About
98 @cindex about
99
100 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
101 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
102 Since that time, the project has grown into an active open-source project,
103 supported by a diverse community of software and hardware developers from
104 around the world.
105
106 @section What is OpenOCD?
107
108 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
109 in-system programming and boundary-scan testing for embedded target
110 devices.
111
112 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
113 with the JTAG (IEEE 1149.1) compliant TAPs on your target board.
114 A @dfn{TAP} is a ``Test Access Port'', a module which processes
115 special instructions and data. TAPs are daisy-chained within and
116 between chips and boards.
117
118 @b{Dongles:} OpenOCD currently supports many types of hardware dongles: USB
119 based, parallel port based, and other standalone boxes that run
120 OpenOCD internally. @xref{JTAG Hardware Dongles}.
121
122 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
123 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x) and
124 Cortex-M3 (Stellaris LM3 and ST STM32) based cores to be
125 debugged via the GDB protocol.
126
127 @b{Flash Programing:} Flash writing is supported for external CFI
128 compatible NOR flashes (Intel and AMD/Spansion command set) and several
129 internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3, and
130 STM32x). Preliminary support for various NAND flash controllers
131 (LPC3180, Orion, S3C24xx, more) controller is included.
132
133 @section OpenOCD Web Site
134
135 The OpenOCD web site provides the latest public news from the community:
136
137 @uref{http://openocd.berlios.de/web/}
138
139 @section Latest User's Guide:
140
141 The user's guide you are now reading may not be the latest one
142 available. A version for more recent code may be available.
143 Its HTML form is published irregularly at:
144
145 @uref{http://openocd.berlios.de/doc/html/index.html}
146
147 PDF form is likewise published at:
148
149 @uref{http://openocd.berlios.de/doc/pdf/openocd.pdf}
150
151 @section OpenOCD User's Forum
152
153 There is an OpenOCD forum (phpBB) hosted by SparkFun:
154
155 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
156
157
158 @node Developers
159 @chapter OpenOCD Developer Resources
160 @cindex developers
161
162 If you are interested in improving the state of OpenOCD's debugging and
163 testing support, new contributions will be welcome. Motivated developers
164 can produce new target, flash or interface drivers, improve the
165 documentation, as well as more conventional bug fixes and enhancements.
166
167 The resources in this chapter are available for developers wishing to explore
168 or expand the OpenOCD source code.
169
170 @section OpenOCD Subversion Repository
171
172 The ``Building From Source'' section provides instructions to retrieve
173 and and build the latest version of the OpenOCD source code.
174 @xref{Building OpenOCD}.
175
176 Developers that want to contribute patches to the OpenOCD system are
177 @b{strongly} encouraged to base their work off of the most recent trunk
178 revision. Patches created against older versions may require additional
179 work from their submitter in order to be updated for newer releases.
180
181 @section Doxygen Developer Manual
182
183 During the development of the 0.2.0 release, the OpenOCD project began
184 providing a Doxygen reference manual. This document contains more
185 technical information about the software internals, development
186 processes, and similar documentation:
187
188 @uref{http://openocd.berlios.de/doc/doxygen/index.html}
189
190 This document is a work-in-progress, but contributions would be welcome
191 to fill in the gaps. All of the source files are provided in-tree,
192 listed in the Doxyfile configuration in the top of the repository trunk.
193
194 @section OpenOCD Developer Mailing List
195
196 The OpenOCD Developer Mailing List provides the primary means of
197 communication between developers:
198
199 @uref{https://lists.berlios.de/mailman/listinfo/openocd-development}
200
201 All drivers developers are enouraged to also subscribe to the list of
202 SVN commits to keep pace with the ongoing changes:
203
204 @uref{https://lists.berlios.de/mailman/listinfo/openocd-svn}
205
206
207 @node Building OpenOCD
208 @chapter Building OpenOCD
209 @cindex building
210
211 @section Pre-Built Tools
212 If you are interested in getting actual work done rather than building
213 OpenOCD, then check if your interface supplier provides binaries for
214 you. Chances are that that binary is from some SVN version that is more
215 stable than SVN trunk where bleeding edge development takes place.
216
217 @section Packagers Please Read!
218
219 You are a @b{PACKAGER} of OpenOCD if you
220
221 @enumerate
222 @item @b{Sell dongles} and include pre-built binaries
223 @item @b{Supply tools} i.e.: A complete development solution
224 @item @b{Supply IDEs} like Eclipse, or RHIDE, etc.
225 @item @b{Build packages} i.e.: RPM files, or DEB files for a Linux Distro
226 @end enumerate
227
228 As a @b{PACKAGER}, you will experience first reports of most issues.
229 When you fix those problems for your users, your solution may help
230 prevent hundreds (if not thousands) of other questions from other users.
231
232 If something does not work for you, please work to inform the OpenOCD
233 developers know how to improve the system or documentation to avoid
234 future problems, and follow-up to help us ensure the issue will be fully
235 resolved in our future releases.
236
237 That said, the OpenOCD developers would also like you to follow a few
238 suggestions:
239
240 @enumerate
241 @item @b{Send patches, including config files, upstream.}
242 @item @b{Always build with printer ports enabled.}
243 @item @b{Try to use LIBFTDI + LIBUSB where possible. You cover more bases.}
244 @end enumerate
245
246 @itemize @bullet
247 @item @b{Why YES to LIBFTDI + LIBUSB?}
248 @itemize @bullet
249 @item @b{LESS} work - libusb perhaps already there
250 @item @b{LESS} work - identical code, multiple platforms
251 @item @b{MORE} dongles are supported
252 @item @b{MORE} platforms are supported
253 @item @b{MORE} complete solution
254 @end itemize
255 @item @b{Why not LIBFTDI + LIBUSB} (i.e.: ftd2xx instead)?
256 @itemize @bullet
257 @item @b{LESS} speed - some say it is slower
258 @item @b{LESS} complex to distribute (external dependencies)
259 @end itemize
260 @end itemize
261
262 @section Building From Source
263
264 You can download the current SVN version with an SVN client of your choice from the
265 following repositories:
266
267 @uref{svn://svn.berlios.de/openocd/trunk}
268
269 or
270
271 @uref{http://svn.berlios.de/svnroot/repos/openocd/trunk}
272
273 Using the SVN command line client, you can use the following command to fetch the
274 latest version (make sure there is no (non-svn) directory called "openocd" in the
275 current directory):
276
277 @example
278 svn checkout svn://svn.berlios.de/openocd/trunk openocd
279 @end example
280
281 If you prefer GIT based tools, the @command{git-svn} package works too:
282
283 @example
284 git svn clone -s svn://svn.berlios.de/openocd
285 @end example
286
287 Building OpenOCD from a repository requires a recent version of the
288 GNU autotools (autoconf >= 2.59 and automake >= 1.9).
289 For building on Windows,
290 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
291 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
292 paths, resulting in obscure dependency errors (This is an observation I've gathered
293 from the logs of one user - correct me if I'm wrong).
294
295 You further need the appropriate driver files, if you want to build support for
296 a FTDI FT2232 based interface:
297
298 @itemize @bullet
299 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
300 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
301 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
302 homepage (@uref{http://www.amontec.com}). The JTAGkey uses a non-standard VID/PID.
303 @end itemize
304
305 libftdi is supported under Windows. Do not use versions earlier than 0.14.
306
307 In general, the D2XX driver provides superior performance (several times as fast),
308 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
309 a kernel module, only a user space library.
310
311 To build OpenOCD (on both Linux and Cygwin), use the following commands:
312
313 @example
314 ./bootstrap
315 @end example
316
317 Bootstrap generates the configure script, and prepares building on your system.
318
319 @example
320 ./configure [options, see below]
321 @end example
322
323 Configure generates the Makefiles used to build OpenOCD.
324
325 @example
326 make
327 make install
328 @end example
329
330 Make builds OpenOCD, and places the final executable in ./src/, the last step, ``make install'' is optional.
331
332 The configure script takes several options, specifying which JTAG interfaces
333 should be included (among other things):
334
335 @itemize @bullet
336 @item
337 @option{--enable-parport} - Enable building the PC parallel port driver.
338 @item
339 @option{--enable-parport_ppdev} - Enable use of ppdev (/dev/parportN) for parport.
340 @item
341 @option{--enable-parport_giveio} - Enable use of giveio for parport instead of ioperm.
342 @item
343 @option{--enable-amtjtagaccel} - Enable building the Amontec JTAG-Accelerator driver.
344 @item
345 @option{--enable-ecosboard} - Enable building support for eCosBoard based JTAG debugger.
346 @item
347 @option{--enable-ioutil} - Enable ioutil functions - useful for standalone OpenOCD implementations.
348 @item
349 @option{--enable-httpd} - Enable builtin httpd server - useful for standalone OpenOCD implementations.
350 @item
351 @option{--enable-ep93xx} - Enable building support for EP93xx based SBCs.
352 @item
353 @option{--enable-at91rm9200} - Enable building support for AT91RM9200 based SBCs.
354 @item
355 @option{--enable-gw16012} - Enable building support for the Gateworks GW16012 JTAG programmer.
356 @item
357 @option{--enable-ft2232_ftd2xx} - Numerous USB type ARM JTAG dongles use the FT2232C chip from this FTDICHIP.COM chip (closed source).
358 @item
359 @option{--enable-ft2232_libftdi} - An open source (free) alternative to FTDICHIP.COM ftd2xx solution (Linux, MacOS, Cygwin).
360 @item
361 @option{--with-ftd2xx-win32-zipdir=PATH} - If using FTDICHIP.COM ft2232c driver,
362 give the directory where the Win32 FTDICHIP.COM 'CDM' driver zip file was unpacked.
363 @item
364 @option{--with-ftd2xx-linux-tardir=PATH} - If using FTDICHIP.COM ft2232c driver
365 on Linux, give the directory where the Linux driver's TAR.GZ file was unpacked.
366 @item
367 @option{--with-ftd2xx-lib=shared|static} - Linux only. Default: static. Specifies how the FTDICHIP.COM libftd2xx driver should be linked. Note: 'static' only works in conjunction with @option{--with-ftd2xx-linux-tardir}. The 'shared' value is supported (12/26/2008), however you must manually install the required header files and shared libraries in an appropriate place. This uses ``libusb'' internally.
368 @item
369 @option{--enable-presto_libftdi} - Enable building support for ASIX Presto programmer using the libftdi driver.
370 @item
371 @option{--enable-presto_ftd2xx} - Enable building support for ASIX Presto programmer using the FTD2XX driver.
372 @item
373 @option{--enable-usbprog} - Enable building support for the USBprog JTAG programmer.
374 @item
375 @option{--enable-oocd_trace} - Enable building support for the OpenOCD+trace ETM capture device.
376 @item
377 @option{--enable-jlink} - Enable building support for the Segger J-Link JTAG programmer.
378 @item
379 @option{--enable-vsllink} - Enable building support for the Versaloon-Link JTAG programmer.
380 @item
381 @option{--enable-rlink} - Enable building support for the Raisonance RLink JTAG programmer.
382 @item
383 @option{--enable-arm-jtag-ew} - Enable building support for the Olimex ARM-JTAG-EW programmer.
384 @item
385 @option{--enable-dummy} - Enable building the dummy port driver.
386 @end itemize
387
388 @section Parallel Port Dongles
389
390 If you want to access the parallel port using the PPDEV interface you have to specify
391 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
392 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
393 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
394
395 The same is true for the @option{--enable-parport_giveio} option, you have to
396 use both the @option{--enable-parport} AND the @option{--enable-parport_giveio} option if you want to use giveio instead of ioperm parallel port access method.
397
398 @section FT2232C Based USB Dongles
399
400 There are 2 methods of using the FTD2232, either (1) using the
401 FTDICHIP.COM closed source driver, or (2) the open (and free) driver
402 libftdi. Some claim the (closed) FTDICHIP.COM solution is faster.
403
404 The FTDICHIP drivers come as either a (win32) ZIP file, or a (Linux)
405 TAR.GZ file. You must unpack them ``some where'' convient. As of this
406 writing (12/26/2008) FTDICHIP does not supply means to install these
407 files ``in an appropriate place'' As a result, there are two
408 ``./configure'' options that help.
409
410 Below is an example build process:
411
412 @enumerate
413 @item Check out the latest version of ``openocd'' from SVN.
414
415 @item If you are using the FTDICHIP.COM driver, download
416 and unpack the Windows or Linux FTD2xx drivers
417 (@uref{http://www.ftdichip.com/Drivers/D2XX.htm}).
418 If you are using the libftdi driver, install that package
419 (e.g. @command{apt-get install libftdi} on systems with APT).
420
421 @example
422 /home/duane/ftd2xx.win32 => the Cygwin/Win32 ZIP file contents
423 /home/duane/libftd2xx0.4.16 => the Linux TAR.GZ file contents
424 @end example
425
426 @item Configure with options resembling the following.
427
428 @enumerate a
429 @item Cygwin FTDICHIP solution:
430 @example
431 ./configure --prefix=/home/duane/mytools \
432 --enable-ft2232_ftd2xx \
433 --with-ftd2xx-win32-zipdir=/home/duane/ftd2xx.win32
434 @end example
435
436 @item Linux FTDICHIP solution:
437 @example
438 ./configure --prefix=/home/duane/mytools \
439 --enable-ft2232_ftd2xx \
440 --with-ft2xx-linux-tardir=/home/duane/libftd2xx0.4.16
441 @end example
442
443 @item Cygwin/Linux LIBFTDI solution ... assuming that
444 @itemize
445 @item For Windows -- that the Windows port of LIBUSB is in place.
446 @item For Linux -- that libusb has been built/installed and is in place.
447 @item That libftdi has been built and installed (relies on libusb).
448 @end itemize
449
450 Then configure the libftdi solution like this:
451
452 @example
453 ./configure --prefix=/home/duane/mytools \
454 --enable-ft2232_libftdi
455 @end example
456 @end enumerate
457
458 @item Then just type ``make'', and perhaps ``make install''.
459 @end enumerate
460
461
462 @section Miscellaneous Configure Options
463
464 @itemize @bullet
465 @item
466 @option{--disable-option-checking} - Ignore unrecognized @option{--enable} and @option{--with} options.
467 @item
468 @option{--enable-gccwarnings} - Enable extra gcc warnings during build.
469 Default is enabled.
470 @item
471 @option{--enable-release} - Enable building of an OpenOCD release, generally
472 this is for developers. It simply omits the svn version string when the
473 openocd @option{-v} is executed.
474 @end itemize
475
476 @node JTAG Hardware Dongles
477 @chapter JTAG Hardware Dongles
478 @cindex dongles
479 @cindex FTDI
480 @cindex wiggler
481 @cindex zy1000
482 @cindex printer port
483 @cindex USB Adapter
484 @cindex rtck
485
486 Defined: @b{dongle}: A small device that plugins into a computer and serves as
487 an adapter .... [snip]
488
489 In the OpenOCD case, this generally refers to @b{a small adapater} one
490 attaches to your computer via USB or the Parallel Printer Port. The
491 execption being the Zylin ZY1000 which is a small box you attach via
492 an ethernet cable. The Zylin ZY1000 has the advantage that it does not
493 require any drivers to be installed on the developer PC. It also has
494 a built in web interface. It supports RTCK/RCLK or adaptive clocking
495 and has a built in relay to power cycle targets remotely.
496
497
498 @section Choosing a Dongle
499
500 There are three things you should keep in mind when choosing a dongle.
501
502 @enumerate
503 @item @b{Voltage} What voltage is your target? 1.8, 2.8, 3.3, or 5V? Does your dongle support it?
504 @item @b{Connection} Printer Ports - Does your computer have one?
505 @item @b{Connection} Is that long printer bit-bang cable practical?
506 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
507 @end enumerate
508
509 @section Stand alone Systems
510
511 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
512 dongle, but a standalone box. The ZY1000 has the advantage that it does
513 not require any drivers installed on the developer PC. It also has
514 a built in web interface. It supports RTCK/RCLK or adaptive clocking
515 and has a built in relay to power cycle targets remotely.
516
517 @section USB FT2232 Based
518
519 There are many USB JTAG dongles on the market, many of them are based
520 on a chip from ``Future Technology Devices International'' (FTDI)
521 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
522 See: @url{http://www.ftdichip.com} for more information.
523 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
524 chips are starting to become available in JTAG adapters.
525
526 As of 28/Nov/2008, the following are supported:
527
528 @itemize @bullet
529 @item @b{usbjtag}
530 @* Link @url{http://www.hs-augsburg.de/~hhoegl/proj/usbjtag/usbjtag.html}
531 @item @b{jtagkey}
532 @* See: @url{http://www.amontec.com/jtagkey.shtml}
533 @item @b{oocdlink}
534 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
535 @item @b{signalyzer}
536 @* See: @url{http://www.signalyzer.com}
537 @item @b{evb_lm3s811}
538 @* See: @url{http://www.luminarymicro.com} - The Stellaris LM3S811 eval board has an FTD2232C chip built in.
539 @item @b{olimex-jtag}
540 @* See: @url{http://www.olimex.com}
541 @item @b{flyswatter}
542 @* See: @url{http://www.tincantools.com}
543 @item @b{turtelizer2}
544 @* See:
545 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
546 @url{http://www.ethernut.de}
547 @item @b{comstick}
548 @* Link: @url{http://www.hitex.com/index.php?id=383}
549 @item @b{stm32stick}
550 @* Link @url{http://www.hitex.com/stm32-stick}
551 @item @b{axm0432_jtag}
552 @* Axiom AXM-0432 Link @url{http://www.axman.com}
553 @item @b{cortino}
554 @* Link @url{http://www.hitex.com/index.php?id=cortino}
555 @end itemize
556
557 @section USB JLINK based
558 There are several OEM versions of the Segger @b{JLINK} adapter. It is
559 an example of a micro controller based JTAG adapter, it uses an
560 AT91SAM764 internally.
561
562 @itemize @bullet
563 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
564 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
565 @item @b{SEGGER JLINK}
566 @* Link: @url{http://www.segger.com/jlink.html}
567 @item @b{IAR J-Link}
568 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
569 @end itemize
570
571 @section USB RLINK based
572 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer, permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for SWD and not JTAG, thus not supported.
573
574 @itemize @bullet
575 @item @b{Raisonance RLink}
576 @* Link: @url{http://www.raisonance.com/products/RLink.php}
577 @item @b{STM32 Primer}
578 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
579 @item @b{STM32 Primer2}
580 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
581 @end itemize
582
583 @section USB Other
584 @itemize @bullet
585 @item @b{USBprog}
586 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
587
588 @item @b{USB - Presto}
589 @* Link: @url{http://tools.asix.net/prg_presto.htm}
590
591 @item @b{Versaloon-Link}
592 @* Link: @url{http://www.simonqian.com/en/Versaloon}
593
594 @item @b{ARM-JTAG-EW}
595 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
596 @end itemize
597
598 @section IBM PC Parallel Printer Port Based
599
600 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
601 and the MacGraigor Wiggler. There are many clones and variations of
602 these on the market.
603
604 @itemize @bullet
605
606 @item @b{Wiggler} - There are many clones of this.
607 @* Link: @url{http://www.macraigor.com/wiggler.htm}
608
609 @item @b{DLC5} - From XILINX - There are many clones of this
610 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
611 produced, PDF schematics are easily found and it is easy to make.
612
613 @item @b{Amontec - JTAG Accelerator}
614 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
615
616 @item @b{GW16402}
617 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
618
619 @item @b{Wiggler2}
620 @*@uref{http://www.ccac.rwth-aachen.de/@/~michaels/@/index.php/hardware/@/armjtag,
621 Improved parallel-port wiggler-style JTAG adapter}
622
623 @item @b{Wiggler_ntrst_inverted}
624 @* Yet another variation - See the source code, src/jtag/parport.c
625
626 @item @b{old_amt_wiggler}
627 @* Unknown - probably not on the market today
628
629 @item @b{arm-jtag}
630 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
631
632 @item @b{chameleon}
633 @* Link: @url{http://www.amontec.com/chameleon.shtml}
634
635 @item @b{Triton}
636 @* Unknown.
637
638 @item @b{Lattice}
639 @* ispDownload from Lattice Semiconductor
640 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
641
642 @item @b{flashlink}
643 @* From ST Microsystems;
644 @uref{http://www.st.com/stonline/@/products/literature/um/7889.pdf,
645 FlashLINK JTAG programing cable for PSD and uPSD}
646
647 @end itemize
648
649 @section Other...
650 @itemize @bullet
651
652 @item @b{ep93xx}
653 @* An EP93xx based Linux machine using the GPIO pins directly.
654
655 @item @b{at91rm9200}
656 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
657
658 @end itemize
659
660 @node Running
661 @chapter Running
662 @cindex running OpenOCD
663 @cindex --configfile
664 @cindex --debug_level
665 @cindex --logfile
666 @cindex --search
667
668 The @option{--help} option shows:
669 @verbatim
670 bash$ openocd --help
671
672 --help | -h display this help
673 --version | -v display OpenOCD version
674 --file | -f use configuration file <name>
675 --search | -s dir to search for config files and scripts
676 --debug | -d set debug level <0-3>
677 --log_output | -l redirect log output to file <name>
678 --command | -c run <command>
679 --pipe | -p use pipes when talking to gdb
680 @end verbatim
681
682 By default OpenOCD reads the file configuration file ``openocd.cfg''
683 in the current directory. To specify a different (or multiple)
684 configuration file, you can use the ``-f'' option. For example:
685
686 @example
687 openocd -f config1.cfg -f config2.cfg -f config3.cfg
688 @end example
689
690 Once started, OpenOCD runs as a daemon, waiting for connections from
691 clients (Telnet, GDB, Other).
692
693 If you are having problems, you can enable internal debug messages via
694 the ``-d'' option.
695
696 Also it is possible to interleave commands w/config scripts using the
697 @option{-c} command line switch.
698
699 To enable debug output (when reporting problems or working on OpenOCD
700 itself), use the @option{-d} command line switch. This sets the
701 @option{debug_level} to "3", outputting the most information,
702 including debug messages. The default setting is "2", outputting only
703 informational messages, warnings and errors. You can also change this
704 setting from within a telnet or gdb session using @option{debug_level
705 <n>} @xref{debug_level}.
706
707 You can redirect all output from the daemon to a file using the
708 @option{-l <logfile>} switch.
709
710 Search paths for config/script files can be added to OpenOCD by using
711 the @option{-s <search>} switch. The current directory and the OpenOCD
712 target library is in the search path by default.
713
714 For details on the @option{-p} option. @xref{Connecting to GDB}.
715
716 Note! OpenOCD will launch the GDB & telnet server even if it can not
717 establish a connection with the target. In general, it is possible for
718 the JTAG controller to be unresponsive until the target is set up
719 correctly via e.g. GDB monitor commands in a GDB init script.
720
721 @node OpenOCD Project Setup
722 @chapter OpenOCD Project Setup
723
724 To use OpenOCD with your development projects, you need to do more than
725 just connecting the JTAG adapter hardware (dongle) to your development board
726 and then starting the OpenOCD server.
727 You also need to configure that server so that it knows
728 about that adapter and board, and helps your work.
729
730 @section Hooking up the JTAG Adapter
731
732 Today's most common case is a dongle with a JTAG cable on one side
733 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
734 and a USB cable on the other.
735 Instead of USB, some cables use Ethernet;
736 older ones may use a PC parallel port, or even a serial port.
737
738 @enumerate
739 @item @emph{Start with power to your target board turned off},
740 and nothing connected to your JTAG adapter.
741 If you're particularly paranoid, unplug power to the board.
742 It's important to have the ground signal properly set up,
743 unless you are using a JTAG adapter which provides
744 galvanic isolation between the target board and the
745 debugging host.
746
747 @item @emph{Be sure it's the right kind of JTAG connector.}
748 If your dongle has a 20-pin ARM connector, you need some kind
749 of adapter (or octopus, see below) to hook it up to
750 boards using 14-pin or 10-pin connectors ... or to 20-pin
751 connectors which don't use ARM's pinout.
752
753 In the same vein, make sure the voltage levels are compatible.
754 Not all JTAG adapters have the level shifters needed to work
755 with 1.2 Volt boards.
756
757 @item @emph{Be certain the cable is properly oriented} or you might
758 damage your board. In most cases there are only two possible
759 ways to connect the cable.
760 Connect the JTAG cable from your adapter to the board.
761 Be sure it's firmly connected.
762
763 In the best case, the connector is keyed to physically
764 prevent you from inserting it wrong.
765 This is most often done using a slot on the board's male connector
766 housing, which must match a key on the JTAG cable's female connector.
767 If there's no housing, then you must look carefully and
768 make sure pin 1 on the cable hooks up to pin 1 on the board.
769 Ribbon cables are frequently all grey except for a wire on one
770 edge, which is red. The red wire is pin 1.
771
772 Sometimes dongles provide cables where one end is an ``octopus'' of
773 color coded single-wire connectors, instead of a connector block.
774 These are great when converting from one JTAG pinout to another,
775 but are tedious to set up.
776 Use these with connector pinout diagrams to help you match up the
777 adapter signals to the right board pins.
778
779 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
780 A USB, parallel, or serial port connector will go to the host which
781 you are using to run OpenOCD.
782 For Ethernet, consult the documentation and your network administrator.
783
784 For USB based JTAG adapters you have an easy sanity check at this point:
785 does the host operating system see the JTAG adapter?
786
787 @item @emph{Connect the adapter's power supply, if needed.}
788 This step is primarily for non-USB adapters,
789 but sometimes USB adapters need extra power.
790
791 @item @emph{Power up the target board.}
792 Unless you just let the magic smoke escape,
793 you're now ready to set up the OpenOCD server
794 so you can use JTAG to work with that board.
795
796 @end enumerate
797
798 Talk with the OpenOCD server using
799 telnet (@code{telnet localhost 4444} on many systems) or GDB.
800 @xref{GDB and OpenOCD}.
801
802 @section Project Directory
803
804 There are many ways you can configure OpenOCD and start it up.
805
806 A simple way to organize them all involves keeping a
807 single directory for your work with a given board.
808 When you start OpenOCD from that directory,
809 it searches there first for configuration files
810 and for code you upload to the target board.
811 It is also be the natural place to write files,
812 such as log files and data you download from the board.
813
814 @section Configuration Basics
815
816 There are two basic ways of configuring OpenOCD, and
817 a variety of ways you can mix them.
818 Think of the difference as just being how you start the server:
819
820 @itemize
821 @item Many @option{-f file} or @option{-c command} options on the command line
822 @item No options, but a @dfn{user config file}
823 in the current directory named @file{openocd.cfg}
824 @end itemize
825
826 Here is an example @file{openocd.cfg} file for a setup
827 using a Signalyzer FT2232-based JTAG adapter to talk to
828 a board with an Atmel AT91SAM7X256 microcontroller:
829
830 @example
831 source [find interface/signalyzer.cfg]
832
833 # GDB can also flash my flash!
834 gdb_memory_map enable
835 gdb_flash_program enable
836
837 source [find target/sam7x256.cfg]
838 @end example
839
840 Here is the command line equivalent of that configuration:
841
842 @example
843 openocd -f interface/signalyzer.cfg \
844 -c "gdb_memory_map enable" \
845 -c "gdb_flash_program enable" \
846 -f target/sam7x256.cfg
847 @end example
848
849 You could wrap such long command lines in shell scripts,
850 each supporting a different development task.
851 One might re-flash the board with specific firmware version.
852 Another might set up a particular debugging or run-time environment.
853
854 Here we will focus on the simpler solution: one user config
855 file, including basic configuration plus any TCL procedures
856 to simplify your work.
857
858 @section User Config Files
859 @cindex config file
860 @cindex user config file
861
862 A user configuration file ties together all the parts of a project
863 in one place.
864 One of the following will match your situation best:
865
866 @itemize
867 @item Ideally almost everything comes from configuration files
868 provided by someone else.
869 For example, OpenOCD distributes a @file{scripts} directory
870 (probably in @file{/usr/share/openocd/scripts} on Linux);
871 board and tool vendors can provide these too.
872 The AT91SAM7X256 example above works this way.
873
874 Three main types of non-user configuration file each have their
875 own subdirectory in the @file{scripts} directory:
876
877 @enumerate
878 @item @b{interface} -- one for each kind of JTAG adapter/dongle
879 @item @b{board} -- one for each different board
880 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
881 @end enumerate
882
883 Best case: include just two files, and they handle everything else.
884 The first is an interface config file.
885 The second is board-specific, and it sets up the JTAG TAPs and
886 their GDB targets (by deferring to some @file{target.cfg} file),
887 declares all flash memory, and leaves you nothing to do except
888 meet your deadline:
889
890 @example
891 source [find interface/olimex-jtag-tiny.cfg]
892 source [find board/csb337.cfg]
893 @end example
894
895 Boards with a single microcontroller often won't need more
896 than the target config file, as in the AT91SAM7X256 example.
897 That's because there is no external memory (flash, DDR RAM), and
898 the board differences are encapsulated by application code.
899
900 @item You can often reuse some standard config files but
901 need to write a few new ones, probably a @file{board.cfg} file.
902 You will be using commands described later in this User's Guide,
903 and working with the guidelines in the next chapter.
904
905 For example, there may be configuration files for your JTAG adapter
906 and target chip, but you need a new board-specific config file
907 giving access to your particular flash chips.
908 Or you might need to write another target chip configuration file
909 for a new chip built around the Cortex M3 core.
910
911 @quotation Note
912 When you write new configuration files, please submit
913 them for inclusion in the next OpenOCD release.
914 For example, a @file{board/newboard.cfg} file will help the
915 next users of that board, and a @file{target/newcpu.cfg}
916 will help support users of any board using that chip.
917 @end quotation
918
919 @item
920 You may may need to write some C code.
921 It may be as simple as a supporting a new new ft2232 or parport
922 based dongle; a bit more involved, like a NAND or NOR flash
923 controller driver; or a big piece of work like supporting
924 a new chip architecture.
925 @end itemize
926
927 Reuse the existing config files when you can.
928 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
929 You may find a board configuration that's a good example to follow.
930
931 When you write config files, separate the reusable parts
932 (things every user of that interface, chip, or board needs)
933 from ones specific to your environment and debugging approach.
934
935 For example, a @code{gdb-attach} event handler that invokes
936 the @command{reset init} command will interfere with debugging
937 early boot code, which performs some of the same actions
938 that the @code{reset-init} event handler does.
939 Likewise, the @command{arm9tdmi vector_catch} command (or
940 its @command{xscale vector_catch} sibling) can be a timesaver
941 during some debug sessions, but don't make everyone use that either.
942 Keep those kinds of debugging aids in your user config file.
943
944 @section Project-Specific Utilities
945
946 A few project-specific utility
947 routines may well speed up your work.
948 Write them, and keep them in your project's user config file.
949
950 For example, if you are making a boot loader work on a
951 board, it's nice to be able to debug the ``after it's
952 loaded to RAM'' parts separately from the finicky early
953 code which sets up the DDR RAM controller and clocks.
954 A script like this one, or a more GDB-aware sibling,
955 may help:
956
957 @example
958 proc ramboot @{ @} @{
959 # Reset, running the target's "reset-init" scripts
960 # to initialize clocks and the DDR RAM controller.
961 # Leave the CPU halted.
962 reset init
963
964 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
965 load_image u-boot.bin 0x20000000
966
967 # Start running.
968 resume 0x20000000
969 @}
970 @end example
971
972 Then once that code is working you will need to make it
973 boot from NOR flash; a different utility would help.
974 Alternatively, some developers write to flash using GDB.
975 (You might use a similar script if you're working with a flash
976 based microcontroller application instead of a boot loader.)
977
978 @example
979 proc newboot @{ @} @{
980 # Reset, leaving the CPU halted. The "reset-init" event
981 # proc gives faster access to the CPU and to NOR flash;
982 # "reset halt" would be slower.
983 reset init
984
985 # Write standard version of U-Boot into the first two
986 # sectors of NOR flash ... the standard version should
987 # do the same lowlevel init as "reset-init".
988 flash protect 0 0 1 off
989 flash erase_sector 0 0 1
990 flash write_bank 0 u-boot.bin 0x0
991 flash protect 0 0 1 on
992
993 # Reboot from scratch using that new boot loader.
994 reset run
995 @}
996 @end example
997
998 You may need more complicated utility procedures when booting
999 from NAND.
1000 That often involves an extra bootloader stage,
1001 running from on-chip SRAM to perform DDR RAM setup so it can load
1002 the main bootloader code (which won't fit into that SRAM).
1003
1004 Other helper scripts might be used to write production system images,
1005 involving considerably more than just a three stage bootloader.
1006
1007
1008 @node Config File Guidelines
1009 @chapter Config File Guidelines
1010
1011 This section/chapter is aimed at developers and integrators of
1012 OpenOCD. These are guidelines for creating new boards and new target
1013 configurations as of 28/Nov/2008.
1014
1015 However, you, the user of OpenOCD, should be somewhat familiar with
1016 this section as it should help explain some of the internals of what
1017 you might be looking at.
1018
1019 The user should find the following directories under @t{$(INSTALLDIR)/lib/openocd} :
1020
1021 @itemize @bullet
1022 @item @b{interface}
1023 @*Think JTAG Dongle. Files that configure the JTAG dongle go here.
1024 @item @b{board}
1025 @* Think Circuit Board, PWA, PCB, they go by many names. Board files
1026 contain initialization items that are specific to a board - for
1027 example: The SDRAM initialization sequence for the board, or the type
1028 of external flash and what address it is found at. Any initialization
1029 sequence to enable that external flash or SDRAM should be found in the
1030 board file. Boards may also contain multiple targets, i.e.: Two CPUs, or
1031 a CPU and an FPGA or CPLD.
1032 @item @b{target}
1033 @* Think chip. The ``target'' directory represents the JTAG TAPs
1034 on a chip
1035 which OpenOCD should control, not a board. Two common types of targets
1036 are ARM chips and FPGA or CPLD chips.
1037 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
1038 the target config file defines all of them.
1039 @end itemize
1040
1041 @b{If needed...} The user in their ``openocd.cfg'' file or the board
1042 file might override a specific feature in any of the above files by
1043 setting a variable or two before sourcing the target file. Or adding
1044 various commands specific to their situation.
1045
1046 @section Interface Config Files
1047 @cindex config file
1048
1049 The user should be able to source one of these files via a command like this:
1050
1051 @example
1052 source [find interface/FOOBAR.cfg]
1053 Or:
1054 openocd -f interface/FOOBAR.cfg
1055 @end example
1056
1057 A preconfigured interface file should exist for every interface in use
1058 today, that said, perhaps some interfaces have only been used by the
1059 sole developer who created it.
1060
1061 Interface files should be found in @t{$(INSTALLDIR)/lib/openocd/interface}
1062
1063 @section Board Config Files
1064 @cindex config file
1065
1066 @b{Note: BOARD directory NEW as of 28/nov/2008}
1067
1068 The user should be able to source one of these files via a command like this:
1069
1070 @example
1071 source [find board/FOOBAR.cfg]
1072 Or:
1073 openocd -f board/FOOBAR.cfg
1074 @end example
1075
1076
1077 The board file should contain one or more @t{source [find
1078 target/FOO.cfg]} statements along with any board specific things.
1079
1080 In summary the board files should contain (if present)
1081
1082 @enumerate
1083 @item External flash configuration (i.e.: NOR flash on CS0, two NANDs on CS2)
1084 @item SDRAM configuration (size, speed, etc.
1085 @item Board specific IO configuration (i.e.: GPIO pins might disable a 2nd flash)
1086 @item Multiple TARGET source statements
1087 @item Reset configuration
1088 @item All things that are not ``inside a chip''
1089 @item Things inside a chip go in a 'target' file
1090 @end enumerate
1091
1092 @section Target Config Files
1093 @cindex config file
1094
1095 The user should be able to source one of these files via a command like this:
1096
1097 @example
1098 source [find target/FOOBAR.cfg]
1099 Or:
1100 openocd -f target/FOOBAR.cfg
1101 @end example
1102
1103 In summary the target files should contain
1104
1105 @enumerate
1106 @item Set defaults
1107 @item Add TAPs to the scan chain
1108 @item Add CPU targets
1109 @item CPU/Chip/CPU-Core specific features
1110 @item On-Chip flash
1111 @end enumerate
1112
1113 @subsection Important variable names
1114
1115 By default, the end user should never need to set these
1116 variables. However, if the user needs to override a setting they only
1117 need to set the variable in a simple way.
1118
1119 @itemize @bullet
1120 @item @b{CHIPNAME}
1121 @* This gives a name to the overall chip, and is used as part of the
1122 tap identifier dotted name.
1123 @item @b{ENDIAN}
1124 @* By default little - unless the chip or board is not normally used that way.
1125 @item @b{CPUTAPID}
1126 @* When OpenOCD examines the JTAG chain, it will attempt to identify
1127 every chip. If the @t{-expected-id} is nonzero, OpenOCD attempts
1128 to verify the tap id number verses configuration file and may issue an
1129 error or warning like this. The hope is that this will help to pinpoint
1130 problems in OpenOCD configurations.
1131
1132 @example
1133 Info: JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1134 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1135 Error: ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678,
1136 Got: 0x3f0f0f0f
1137 Error: ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1138 Error: ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1139 @end example
1140
1141 @item @b{_TARGETNAME}
1142 @* By convention, this variable is created by the target configuration
1143 script. The board configuration file may make use of this variable to
1144 configure things like a ``reset init'' script, or other things
1145 specific to that board and that target.
1146
1147 If the chip has 2 targets, use the names @b{_TARGETNAME0},
1148 @b{_TARGETNAME1}, ... etc.
1149
1150 @b{Remember:} The ``board file'' may include multiple targets.
1151
1152 At no time should the name ``target0'' (the default target name if
1153 none was specified) be used. The name ``target0'' is a hard coded name
1154 - the next target on the board will be some other number.
1155 In the same way, avoid using target numbers even when they are
1156 permitted; use the right target name(s) for your board.
1157
1158 The user (or board file) should reasonably be able to:
1159
1160 @example
1161 source [find target/FOO.cfg]
1162 $_TARGETNAME configure ... FOO specific parameters
1163
1164 source [find target/BAR.cfg]
1165 $_TARGETNAME configure ... BAR specific parameters
1166 @end example
1167
1168 @end itemize
1169
1170 @subsection Tcl Variables Guide Line
1171 The Full Tcl/Tk language supports ``namespaces'' - JIM-Tcl does not.
1172
1173 Thus the rule we follow in OpenOCD is this: Variables that begin with
1174 a leading underscore are temporary in nature, and can be modified and
1175 used at will within a ?TARGET? configuration file.
1176
1177 @b{EXAMPLE:} The user should be able to do this:
1178
1179 @example
1180 # Board has 3 chips,
1181 # PXA270 #1 network side, big endian
1182 # PXA270 #2 video side, little endian
1183 # Xilinx Glue logic
1184 set CHIPNAME network
1185 set ENDIAN big
1186 source [find target/pxa270.cfg]
1187 # variable: _TARGETNAME = network.cpu
1188 # other commands can refer to the "network.cpu" tap.
1189 $_TARGETNAME configure .... params for this CPU..
1190
1191 set ENDIAN little
1192 set CHIPNAME video
1193 source [find target/pxa270.cfg]
1194 # variable: _TARGETNAME = video.cpu
1195 # other commands can refer to the "video.cpu" tap.
1196 $_TARGETNAME configure .... params for this CPU..
1197
1198 unset ENDIAN
1199 set CHIPNAME xilinx
1200 source [find target/spartan3.cfg]
1201
1202 # Since $_TARGETNAME is temporal..
1203 # these names still work!
1204 network.cpu configure ... params
1205 video.cpu configure ... params
1206 @end example
1207
1208 @subsection Default Value Boiler Plate Code
1209
1210 All target configuration files should start with this (or a modified form)
1211
1212 @example
1213 # SIMPLE example
1214 if @{ [info exists CHIPNAME] @} @{
1215 set _CHIPNAME $CHIPNAME
1216 @} else @{
1217 set _CHIPNAME sam7x256
1218 @}
1219
1220 if @{ [info exists ENDIAN] @} @{
1221 set _ENDIAN $ENDIAN
1222 @} else @{
1223 set _ENDIAN little
1224 @}
1225
1226 if @{ [info exists CPUTAPID ] @} @{
1227 set _CPUTAPID $CPUTAPID
1228 @} else @{
1229 set _CPUTAPID 0x3f0f0f0f
1230 @}
1231 @end example
1232
1233 @subsection Adding TAPs to the Scan Chain
1234 After the ``defaults'' are set up,
1235 add the TAPs on each chip to the JTAG scan chain.
1236 @xref{TAP Declaration}, and the naming convention
1237 for taps.
1238
1239 In the simplest case the chip has only one TAP,
1240 probably for a CPU or FPGA.
1241 The config file for the Atmel AT91SAM7X256
1242 looks (in part) like this:
1243
1244 @example
1245 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf \
1246 -expected-id $_CPUTAPID
1247 @end example
1248
1249 A board with two such at91sam7 chips would be able
1250 to source such a config file twice, with different
1251 values for @code{CHIPNAME}, so
1252 it adds a different TAP each time.
1253
1254 There are more complex examples too, with chips that have
1255 multiple TAPs. Ones worth looking at include:
1256
1257 @itemize
1258 @item @file{target/omap3530.cfg} -- with a disabled ARM, and a JRC
1259 (there's a DSP too, which is not listed)
1260 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1261 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1262 is not currently used)
1263 @end itemize
1264
1265 @subsection Add CPU targets
1266
1267 After adding a TAP for a CPU, you should set it up so that
1268 GDB and other commands can use it.
1269 @xref{CPU Configuration}.
1270 For the at91sam7 example above, the command can look like this:
1271
1272 @example
1273 set _TARGETNAME $_CHIPNAME.cpu
1274 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1275 @end example
1276
1277 Work areas are small RAM areas associated with CPU targets.
1278 They are used by OpenOCD to speed up downloads,
1279 and to download small snippets of code to program flash chips.
1280 If the chip includes a form of ``on-chip-ram'' - and many do - define
1281 a work area if you can.
1282 Again using the at91sam7 as an example, this can look like:
1283
1284 @example
1285 $_TARGETNAME configure -work-area-phys 0x00200000 \
1286 -work-area-size 0x4000 -work-area-backup 0
1287 @end example
1288
1289 @subsection Chip Reset Setup
1290
1291 As a rule, you should put the @command{reset_config} command
1292 into the board file. Most things you think you know about a
1293 chip can be tweaked by the board.
1294
1295 Some chips have specific ways the TRST and SRST signals are
1296 managed. In the unusual case that these are @emph{chip specific}
1297 and can never be changed by board wiring, they could go here.
1298
1299 Some chips need special attention during reset handling if
1300 they're going to be used with JTAG.
1301 An example might be needing to send some commands right
1302 after the target's TAP has been reset, providing a
1303 @code{reset-deassert-post} event handler that writes a chip
1304 register to report that JTAG debugging is being done.
1305
1306 @subsection ARM Core Specific Hacks
1307
1308 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1309 special high speed download features - enable it.
1310
1311 If present, the MMU, the MPU and the CACHE should be disabled.
1312
1313 Some ARM cores are equipped with trace support, which permits
1314 examination of the instruction and data bus activity. Trace
1315 activity is controlled through an ``Embedded Trace Module'' (ETM)
1316 on one of the core's scan chains. The ETM emits voluminous data
1317 through a ``trace port''. (@xref{ARM Tracing}.)
1318 If you are using an external trace port,
1319 configure it in your board config file.
1320 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1321 configure it in your target config file.
1322
1323 @example
1324 etm config $_TARGETNAME 16 normal full etb
1325 etb config $_TARGETNAME $_CHIPNAME.etb
1326 @end example
1327
1328 @subsection Internal Flash Configuration
1329
1330 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1331
1332 @b{Never ever} in the ``target configuration file'' define any type of
1333 flash that is external to the chip. (For example a BOOT flash on
1334 Chip Select 0.) Such flash information goes in a board file - not
1335 the TARGET (chip) file.
1336
1337 Examples:
1338 @itemize @bullet
1339 @item at91sam7x256 - has 256K flash YES enable it.
1340 @item str912 - has flash internal YES enable it.
1341 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1342 @item pxa270 - again - CS0 flash - it goes in the board file.
1343 @end itemize
1344
1345 @node About JIM-Tcl
1346 @chapter About JIM-Tcl
1347 @cindex JIM Tcl
1348 @cindex tcl
1349
1350 OpenOCD includes a small ``TCL Interpreter'' known as JIM-TCL. You can
1351 learn more about JIM here: @url{http://jim.berlios.de}
1352
1353 @itemize @bullet
1354 @item @b{JIM vs. Tcl}
1355 @* JIM-TCL is a stripped down version of the well known Tcl language,
1356 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
1357 fewer features. JIM-Tcl is a single .C file and a single .H file and
1358 impliments the basic Tcl command set along. In contrast: Tcl 8.6 is a
1359 4.2 MB .zip file containing 1540 files.
1360
1361 @item @b{Missing Features}
1362 @* Our practice has been: Add/clone the real Tcl feature if/when
1363 needed. We welcome JIM Tcl improvements, not bloat.
1364
1365 @item @b{Scripts}
1366 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
1367 command interpreter today (28/nov/2008) is a mixture of (newer)
1368 JIM-Tcl commands, and (older) the orginal command interpreter.
1369
1370 @item @b{Commands}
1371 @* At the OpenOCD telnet command line (or via the GDB mon command) one
1372 can type a Tcl for() loop, set variables, etc.
1373
1374 @item @b{Historical Note}
1375 @* JIM-Tcl was introduced to OpenOCD in spring 2008.
1376
1377 @item @b{Need a crash course in Tcl?}
1378 @*@xref{Tcl Crash Course}.
1379 @end itemize
1380
1381 @node Daemon Configuration
1382 @chapter Daemon Configuration
1383 @cindex initialization
1384 The commands here are commonly found in the openocd.cfg file and are
1385 used to specify what TCP/IP ports are used, and how GDB should be
1386 supported.
1387
1388 @section Configuration Stage
1389 @cindex configuration stage
1390 @cindex configuration command
1391
1392 When the OpenOCD server process starts up, it enters a
1393 @emph{configuration stage} which is the only time that
1394 certain commands, @emph{configuration commands}, may be issued.
1395 Those configuration commands include declaration of TAPs
1396 and other basic setup.
1397 The server must leave the configuration stage before it
1398 may access or activate TAPs.
1399 After it leaves this stage, configuration commands may no
1400 longer be issued.
1401
1402 @deffn {Config Command} init
1403 This command terminates the configuration stage and
1404 enters the normal command mode. This can be useful to add commands to
1405 the startup scripts and commands such as resetting the target,
1406 programming flash, etc. To reset the CPU upon startup, add "init" and
1407 "reset" at the end of the config script or at the end of the OpenOCD
1408 command line using the @option{-c} command line switch.
1409
1410 If this command does not appear in any startup/configuration file
1411 OpenOCD executes the command for you after processing all
1412 configuration files and/or command line options.
1413
1414 @b{NOTE:} This command normally occurs at or near the end of your
1415 openocd.cfg file to force OpenOCD to ``initialize'' and make the
1416 targets ready. For example: If your openocd.cfg file needs to
1417 read/write memory on your target, @command{init} must occur before
1418 the memory read/write commands. This includes @command{nand probe}.
1419 @end deffn
1420
1421 @section TCP/IP Ports
1422 @cindex TCP port
1423 @cindex server
1424 @cindex port
1425 The OpenOCD server accepts remote commands in several syntaxes.
1426 Each syntax uses a different TCP/IP port, which you may specify
1427 only during configuration (before those ports are opened).
1428
1429 @deffn {Command} gdb_port (number)
1430 @cindex GDB server
1431 Specify or query the first port used for incoming GDB connections.
1432 The GDB port for the
1433 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
1434 When not specified during the configuration stage,
1435 the port @var{number} defaults to 3333.
1436 @end deffn
1437
1438 @deffn {Command} tcl_port (number)
1439 Specify or query the port used for a simplified RPC
1440 connection that can be used by clients to issue TCL commands and get the
1441 output from the Tcl engine.
1442 Intended as a machine interface.
1443 When not specified during the configuration stage,
1444 the port @var{number} defaults to 6666.
1445 @end deffn
1446
1447 @deffn {Command} telnet_port (number)
1448 Specify or query the
1449 port on which to listen for incoming telnet connections.
1450 This port is intended for interaction with one human through TCL commands.
1451 When not specified during the configuration stage,
1452 the port @var{number} defaults to 4444.
1453 @end deffn
1454
1455 @anchor{GDB Configuration}
1456 @section GDB Configuration
1457 @cindex GDB
1458 @cindex GDB configuration
1459 You can reconfigure some GDB behaviors if needed.
1460 The ones listed here are static and global.
1461 @xref{Target Configuration}, about configuring individual targets.
1462 @xref{Target Events}, about configuring target-specific event handling.
1463
1464 @anchor{gdb_breakpoint_override}
1465 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
1466 Force breakpoint type for gdb @command{break} commands.
1467 This option supports GDB GUIs which don't
1468 distinguish hard versus soft breakpoints, if the default OpenOCD and
1469 GDB behaviour is not sufficient. GDB normally uses hardware
1470 breakpoints if the memory map has been set up for flash regions.
1471 @end deffn
1472
1473 @deffn {Config command} gdb_detach (@option{resume}|@option{reset}|@option{halt}|@option{nothing})
1474 Configures what OpenOCD will do when GDB detaches from the daemon.
1475 Default behaviour is @option{resume}.
1476 @end deffn
1477
1478 @anchor{gdb_flash_program}
1479 @deffn {Config command} gdb_flash_program (@option{enable}|@option{disable})
1480 Set to @option{enable} to cause OpenOCD to program the flash memory when a
1481 vFlash packet is received.
1482 The default behaviour is @option{enable}.
1483 @end deffn
1484
1485 @deffn {Config command} gdb_memory_map (@option{enable}|@option{disable})
1486 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
1487 requested. GDB will then know when to set hardware breakpoints, and program flash
1488 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
1489 for flash programming to work.
1490 Default behaviour is @option{enable}.
1491 @xref{gdb_flash_program}.
1492 @end deffn
1493
1494 @deffn {Config command} gdb_report_data_abort (@option{enable}|@option{disable})
1495 Specifies whether data aborts cause an error to be reported
1496 by GDB memory read packets.
1497 The default behaviour is @option{disable};
1498 use @option{enable} see these errors reported.
1499 @end deffn
1500
1501 @anchor{Event Polling}
1502 @section Event Polling
1503
1504 Hardware debuggers are parts of asynchronous systems,
1505 where significant events can happen at any time.
1506 The OpenOCD server needs to detect some of these events,
1507 so it can report them to through TCL command line
1508 or to GDB.
1509
1510 Examples of such events include:
1511
1512 @itemize
1513 @item One of the targets can stop running ... maybe it triggers
1514 a code breakpoint or data watchpoint, or halts itself.
1515 @item Messages may be sent over ``debug message'' channels ... many
1516 targets support such messages sent over JTAG,
1517 for receipt by the person debugging or tools.
1518 @item Loss of power ... some adapters can detect these events.
1519 @item Resets not issued through JTAG ... such reset sources
1520 can include button presses or other system hardware, sometimes
1521 including the target itself (perhaps through a watchdog).
1522 @item Debug instrumentation sometimes supports event triggering
1523 such as ``trace buffer full'' (so it can quickly be emptied)
1524 or other signals (to correlate with code behavior).
1525 @end itemize
1526
1527 None of those events are signaled through standard JTAG signals.
1528 However, most conventions for JTAG connectors include voltage
1529 level and system reset (SRST) signal detection.
1530 Some connectors also include instrumentation signals, which
1531 can imply events when those signals are inputs.
1532
1533 In general, OpenOCD needs to periodically check for those events,
1534 either by looking at the status of signals on the JTAG connector
1535 or by sending synchronous ``tell me your status'' JTAG requests
1536 to the various active targets.
1537 There is a command to manage and monitor that polling,
1538 which is normally done in the background.
1539
1540 @deffn Command poll [@option{on}|@option{off}]
1541 Poll the current target for its current state.
1542 (Also, @pxref{target curstate}.)
1543 If that target is in debug mode, architecture
1544 specific information about the current state is printed.
1545 An optional parameter
1546 allows background polling to be enabled and disabled.
1547
1548 You could use this from the TCL command shell, or
1549 from GDB using @command{monitor poll} command.
1550 @example
1551 > poll
1552 background polling: on
1553 target state: halted
1554 target halted in ARM state due to debug-request, \
1555 current mode: Supervisor
1556 cpsr: 0x800000d3 pc: 0x11081bfc
1557 MMU: disabled, D-Cache: disabled, I-Cache: enabled
1558 >
1559 @end example
1560 @end deffn
1561
1562 @node Interface - Dongle Configuration
1563 @chapter Interface - Dongle Configuration
1564 JTAG Adapters/Interfaces/Dongles are normally configured
1565 through commands in an interface configuration
1566 file which is sourced by your @file{openocd.cfg} file, or
1567 through a command line @option{-f interface/....cfg} option.
1568
1569 @example
1570 source [find interface/olimex-jtag-tiny.cfg]
1571 @end example
1572
1573 These commands tell
1574 OpenOCD what type of JTAG adapter you have, and how to talk to it.
1575 A few cases are so simple that you only need to say what driver to use:
1576
1577 @example
1578 # jlink interface
1579 interface jlink
1580 @end example
1581
1582 Most adapters need a bit more configuration than that.
1583
1584
1585 @section Interface Configuration
1586
1587 The interface command tells OpenOCD what type of JTAG dongle you are
1588 using. Depending on the type of dongle, you may need to have one or
1589 more additional commands.
1590
1591 @deffn {Config Command} {interface} name
1592 Use the interface driver @var{name} to connect to the
1593 target.
1594 @end deffn
1595
1596 @deffn Command {interface_list}
1597 List the interface drivers that have been built into
1598 the running copy of OpenOCD.
1599 @end deffn
1600
1601 @deffn Command {jtag interface}
1602 Returns the name of the interface driver being used.
1603 @end deffn
1604
1605 @section Interface Drivers
1606
1607 Each of the interface drivers listed here must be explicitly
1608 enabled when OpenOCD is configured, in order to be made
1609 available at run time.
1610
1611 @deffn {Interface Driver} {amt_jtagaccel}
1612 Amontec Chameleon in its JTAG Accelerator configuration,
1613 connected to a PC's EPP mode parallel port.
1614 This defines some driver-specific commands:
1615
1616 @deffn {Config Command} {parport_port} number
1617 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1618 the number of the @file{/dev/parport} device.
1619 @end deffn
1620
1621 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
1622 Displays status of RTCK option.
1623 Optionally sets that option first.
1624 @end deffn
1625 @end deffn
1626
1627 @deffn {Interface Driver} {arm-jtag-ew}
1628 Olimex ARM-JTAG-EW USB adapter
1629 This has one driver-specific command:
1630
1631 @deffn Command {armjtagew_info}
1632 Logs some status
1633 @end deffn
1634 @end deffn
1635
1636 @deffn {Interface Driver} {at91rm9200}
1637 Supports bitbanged JTAG from the local system,
1638 presuming that system is an Atmel AT91rm9200
1639 and a specific set of GPIOs is used.
1640 @c command: at91rm9200_device NAME
1641 @c chooses among list of bit configs ... only one option
1642 @end deffn
1643
1644 @deffn {Interface Driver} {dummy}
1645 A dummy software-only driver for debugging.
1646 @end deffn
1647
1648 @deffn {Interface Driver} {ep93xx}
1649 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1650 @end deffn
1651
1652 @deffn {Interface Driver} {ft2232}
1653 FTDI FT2232 (USB) based devices over one of the userspace libraries.
1654 These interfaces have several commands, used to configure the driver
1655 before initializing the JTAG scan chain:
1656
1657 @deffn {Config Command} {ft2232_device_desc} description
1658 Provides the USB device description (the @emph{iProduct string})
1659 of the FTDI FT2232 device. If not
1660 specified, the FTDI default value is used. This setting is only valid
1661 if compiled with FTD2XX support.
1662 @end deffn
1663
1664 @deffn {Config Command} {ft2232_serial} serial-number
1665 Specifies the @var{serial-number} of the FTDI FT2232 device to use,
1666 in case the vendor provides unique IDs and more than one FT2232 device
1667 is connected to the host.
1668 If not specified, serial numbers are not considered.
1669 @end deffn
1670
1671 @deffn {Config Command} {ft2232_layout} name
1672 Each vendor's FT2232 device can use different GPIO signals
1673 to control output-enables, reset signals, and LEDs.
1674 Currently valid layout @var{name} values include:
1675 @itemize @minus
1676 @item @b{axm0432_jtag} Axiom AXM-0432
1677 @item @b{comstick} Hitex STR9 comstick
1678 @item @b{cortino} Hitex Cortino JTAG interface
1679 @item @b{evb_lm3s811} Luminary Micro EVB_LM3S811 as a JTAG interface,
1680 either for the local Cortex-M3 (SRST only)
1681 or in a passthrough mode (neither SRST nor TRST)
1682 @item @b{flyswatter} Tin Can Tools Flyswatter
1683 @item @b{icebear} ICEbear JTAG adapter from Section 5
1684 @item @b{jtagkey} Amontec JTAGkey and JTAGkey-Tiny (and compatibles)
1685 @item @b{m5960} American Microsystems M5960
1686 @item @b{olimex-jtag} Olimex ARM-USB-OCD and ARM-USB-Tiny
1687 @item @b{oocdlink} OOCDLink
1688 @c oocdlink ~= jtagkey_prototype_v1
1689 @item @b{sheevaplug} Marvell Sheevaplug development kit
1690 @item @b{signalyzer} Xverve Signalyzer
1691 @item @b{stm32stick} Hitex STM32 Performance Stick
1692 @item @b{turtelizer2} egnite Software turtelizer2
1693 @item @b{usbjtag} "USBJTAG-1" layout described in the OpenOCD diploma thesis
1694 @end itemize
1695 @end deffn
1696
1697 @deffn {Config Command} {ft2232_vid_pid} [vid pid]+
1698 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1699 default values are used.
1700 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
1701 @example
1702 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1703 @end example
1704 @end deffn
1705
1706 @deffn {Config Command} {ft2232_latency} ms
1707 On some systems using FT2232 based JTAG interfaces the FT_Read function call in
1708 ft2232_read() fails to return the expected number of bytes. This can be caused by
1709 USB communication delays and has proved hard to reproduce and debug. Setting the
1710 FT2232 latency timer to a larger value increases delays for short USB packets but it
1711 also reduces the risk of timeouts before receiving the expected number of bytes.
1712 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1713 @end deffn
1714
1715 For example, the interface config file for a
1716 Turtelizer JTAG Adapter looks something like this:
1717
1718 @example
1719 interface ft2232
1720 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter"
1721 ft2232_layout turtelizer2
1722 ft2232_vid_pid 0x0403 0xbdc8
1723 @end example
1724 @end deffn
1725
1726 @deffn {Interface Driver} {gw16012}
1727 Gateworks GW16012 JTAG programmer.
1728 This has one driver-specific command:
1729
1730 @deffn {Config Command} {parport_port} number
1731 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1732 the number of the @file{/dev/parport} device.
1733 @end deffn
1734 @end deffn
1735
1736 @deffn {Interface Driver} {jlink}
1737 Segger jlink USB adapter
1738 @c command: jlink_info
1739 @c dumps status
1740 @c command: jlink_hw_jtag (2|3)
1741 @c sets version 2 or 3
1742 @end deffn
1743
1744 @deffn {Interface Driver} {parport}
1745 Supports PC parallel port bit-banging cables:
1746 Wigglers, PLD download cable, and more.
1747 These interfaces have several commands, used to configure the driver
1748 before initializing the JTAG scan chain:
1749
1750 @deffn {Config Command} {parport_cable} name
1751 The layout of the parallel port cable used to connect to the target.
1752 Currently valid cable @var{name} values include:
1753
1754 @itemize @minus
1755 @item @b{altium} Altium Universal JTAG cable.
1756 @item @b{arm-jtag} Same as original wiggler except SRST and
1757 TRST connections reversed and TRST is also inverted.
1758 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
1759 in configuration mode. This is only used to
1760 program the Chameleon itself, not a connected target.
1761 @item @b{dlc5} The Xilinx Parallel cable III.
1762 @item @b{flashlink} The ST Parallel cable.
1763 @item @b{lattice} Lattice ispDOWNLOAD Cable
1764 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
1765 some versions of
1766 Amontec's Chameleon Programmer. The new version available from
1767 the website uses the original Wiggler layout ('@var{wiggler}')
1768 @item @b{triton} The parallel port adapter found on the
1769 ``Karo Triton 1 Development Board''.
1770 This is also the layout used by the HollyGates design
1771 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1772 @item @b{wiggler} The original Wiggler layout, also supported by
1773 several clones, such as the Olimex ARM-JTAG
1774 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
1775 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
1776 @end itemize
1777 @end deffn
1778
1779 @deffn {Config Command} {parport_port} number
1780 Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1781 the @file{/dev/parport} device
1782
1783 When using PPDEV to access the parallel port, use the number of the parallel port:
1784 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1785 you may encounter a problem.
1786 @end deffn
1787
1788 @deffn {Config Command} {parport_write_on_exit} (on|off)
1789 This will configure the parallel driver to write a known
1790 cable-specific value to the parallel interface on exiting OpenOCD
1791 @end deffn
1792
1793 For example, the interface configuration file for a
1794 classic ``Wiggler'' cable might look something like this:
1795
1796 @example
1797 interface parport
1798 parport_port 0xc8b8
1799 parport_cable wiggler
1800 @end example
1801 @end deffn
1802
1803 @deffn {Interface Driver} {presto}
1804 ASIX PRESTO USB JTAG programmer.
1805 @c command: presto_serial str
1806 @c sets serial number
1807 @end deffn
1808
1809 @deffn {Interface Driver} {rlink}
1810 Raisonance RLink USB adapter
1811 @end deffn
1812
1813 @deffn {Interface Driver} {usbprog}
1814 usbprog is a freely programmable USB adapter.
1815 @end deffn
1816
1817 @deffn {Interface Driver} {vsllink}
1818 vsllink is part of Versaloon which is a versatile USB programmer.
1819
1820 @quotation Note
1821 This defines quite a few driver-specific commands,
1822 which are not currently documented here.
1823 @end quotation
1824 @end deffn
1825
1826 @deffn {Interface Driver} {ZY1000}
1827 This is the Zylin ZY1000 JTAG debugger.
1828
1829 @quotation Note
1830 This defines some driver-specific commands,
1831 which are not currently documented here.
1832 @end quotation
1833
1834 @deffn Command power [@option{on}|@option{off}]
1835 Turn power switch to target on/off.
1836 No arguments: print status.
1837 @end deffn
1838
1839 @end deffn
1840
1841 @anchor{JTAG Speed}
1842 @section JTAG Speed
1843 JTAG clock setup is part of system setup.
1844 It @emph{does not belong with interface setup} since any interface
1845 only knows a few of the constraints for the JTAG clock speed.
1846 Sometimes the JTAG speed is
1847 changed during the target initialization process: (1) slow at
1848 reset, (2) program the CPU clocks, (3) run fast.
1849 Both the "slow" and "fast" clock rates are functions of the
1850 oscillators used, the chip, the board design, and sometimes
1851 power management software that may be active.
1852
1853 The speed used during reset can be adjusted using pre_reset
1854 and post_reset event handlers.
1855 @xref{Target Events}.
1856
1857 If your system supports adaptive clocking (RTCK), configuring
1858 JTAG to use that is probably the most robust approach.
1859 However, it introduces delays to synchronize clocks; so it
1860 may not be the fastest solution.
1861
1862 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
1863 instead of @command{jtag_khz}.
1864
1865 @deffn {Command} jtag_khz max_speed_kHz
1866 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
1867 JTAG interfaces usually support a limited number of
1868 speeds. The speed actually used won't be faster
1869 than the speed specified.
1870
1871 As a rule of thumb, if you specify a clock rate make
1872 sure the JTAG clock is no more than @math{1/6th CPU-Clock}.
1873 This is especially true for synthesized cores (ARMxxx-S).
1874
1875 Speed 0 (khz) selects RTCK method.
1876 @xref{FAQ RTCK}.
1877 If your system uses RTCK, you won't need to change the
1878 JTAG clocking after setup.
1879 Not all interfaces, boards, or targets support ``rtck''.
1880 If the interface device can not
1881 support it, an error is returned when you try to use RTCK.
1882 @end deffn
1883
1884 @defun jtag_rclk fallback_speed_kHz
1885 @cindex RTCK
1886 This Tcl proc (defined in startup.tcl) attempts to enable RTCK/RCLK.
1887 If that fails (maybe the interface, board, or target doesn't
1888 support it), falls back to the specified frequency.
1889 @example
1890 # Fall back to 3mhz if RTCK is not supported
1891 jtag_rclk 3000
1892 @end example
1893 @end defun
1894
1895 @node Reset Configuration
1896 @chapter Reset Configuration
1897 @cindex Reset Configuration
1898
1899 Every system configuration may require a different reset
1900 configuration. This can also be quite confusing.
1901 Resets also interact with @var{reset-init} event handlers,
1902 which do things like setting up clocks and DRAM, and
1903 JTAG clock rates. (@xref{JTAG Speed}.)
1904 Please see the various board files for examples.
1905
1906 @quotation Note
1907 To maintainers and integrators:
1908 Reset configuration touches several things at once.
1909 Normally the board configuration file
1910 should define it and assume that the JTAG adapter supports
1911 everything that's wired up to the board's JTAG connector.
1912 However, the target configuration file could also make note
1913 of something the silicon vendor has done inside the chip,
1914 which will be true for most (or all) boards using that chip.
1915 And when the JTAG adapter doesn't support everything, the
1916 system configuration file will need to override parts of
1917 the reset configuration provided by other files.
1918 @end quotation
1919
1920 @section Types of Reset
1921
1922 There are many kinds of reset possible through JTAG, but
1923 they may not all work with a given board and adapter.
1924 That's part of why reset configuration can be error prone.
1925
1926 @itemize @bullet
1927 @item
1928 @emph{System Reset} ... the @emph{SRST} hardware signal
1929 resets all chips connected to the JTAG adapter, such as processors,
1930 power management chips, and I/O controllers. Normally resets triggered
1931 with this signal behave exactly like pressing a RESET button.
1932 @item
1933 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
1934 just the TAP controllers connected to the JTAG adapter.
1935 Such resets should not be visible to the rest of the system; resetting a
1936 device's the TAP controller just puts that controller into a known state.
1937 @item
1938 @emph{Emulation Reset} ... many devices can be reset through JTAG
1939 commands. These resets are often distinguishable from system
1940 resets, either explicitly (a "reset reason" register says so)
1941 or implicitly (not all parts of the chip get reset).
1942 @item
1943 @emph{Other Resets} ... system-on-chip devices often support
1944 several other types of reset.
1945 You may need to arrange that a watchdog timer stops
1946 while debugging, preventing a watchdog reset.
1947 There may be individual module resets.
1948 @end itemize
1949
1950 In the best case, OpenOCD can hold SRST, then reset
1951 the TAPs via TRST and send commands through JTAG to halt the
1952 CPU at the reset vector before the 1st instruction is executed.
1953 Then when it finally releases the SRST signal, the system is
1954 halted under debugger control before any code has executed.
1955 This is the behavior required to support the @command{reset halt}
1956 and @command{reset init} commands; after @command{reset init} a
1957 board-specific script might do things like setting up DRAM.
1958 (@xref{Reset Command}.)
1959
1960 @section SRST and TRST Issues
1961
1962 Because SRST and TRST are hardware signals, they can have a
1963 variety of system-specific constraints. Some of the most
1964 common issues are:
1965
1966 @itemize @bullet
1967
1968 @item @emph{Signal not available} ... Some boards don't wire
1969 SRST or TRST to the JTAG connector. Some JTAG adapters don't
1970 support such signals even if they are wired up.
1971 Use the @command{reset_config} @var{signals} options to say
1972 when one of those signals is not connected.
1973 When SRST is not available, your code might not be able to rely
1974 on controllers having been fully reset during code startup.
1975
1976 @item @emph{Signals shorted} ... Sometimes a chip, board, or
1977 adapter will connect SRST to TRST, instead of keeping them separate.
1978 Use the @command{reset_config} @var{combination} options to say
1979 when those signals aren't properly independent.
1980
1981 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
1982 delay circuit, reset supervisor, or on-chip features can extend
1983 the effect of a JTAG adapter's reset for some time after the adapter
1984 stops issuing the reset. For example, there may be chip or board
1985 requirements that all reset pulses last for at least a
1986 certain amount of time; and reset buttons commonly have
1987 hardware debouncing.
1988 Use the @command{jtag_nsrst_delay} and @command{jtag_ntrst_delay}
1989 commands to say when extra delays are needed.
1990
1991 @item @emph{Drive type} ... Reset lines often have a pullup
1992 resistor, letting the JTAG interface treat them as open-drain
1993 signals. But that's not a requirement, so the adapter may need
1994 to use push/pull output drivers.
1995 Also, with weak pullups it may be advisable to drive
1996 signals to both levels (push/pull) to minimize rise times.
1997 Use the @command{reset_config} @var{trst_type} and
1998 @var{srst_type} parameters to say how to drive reset signals.
1999
2000 @item @emph{Special initialization} ... Targets sometimes need
2001 special JTAG initialization sequences to handle chip-specific
2002 issues (not limited to errata).
2003 For example, certain JTAG commands might need to be issued while
2004 the system as a whole is in a reset state (SRST active)
2005 but the JTAG scan chain is usable (TRST inactive).
2006 (@xref{JTAG Commands}, where the @command{jtag_reset}
2007 command is presented.)
2008 @end itemize
2009
2010 There can also be other issues.
2011 Some devices don't fully conform to the JTAG specifications.
2012 Trivial system-specific differences are common, such as
2013 SRST and TRST using slightly different names.
2014 There are also vendors who distribute key JTAG documentation for
2015 their chips only to developers who have signed a Non-Disclosure
2016 Agreement (NDA).
2017
2018 Sometimes there are chip-specific extensions like a requirement to use
2019 the normally-optional TRST signal (precluding use of JTAG adapters which
2020 don't pass TRST through), or needing extra steps to complete a TAP reset.
2021
2022 In short, SRST and especially TRST handling may be very finicky,
2023 needing to cope with both architecture and board specific constraints.
2024
2025 @section Commands for Handling Resets
2026
2027 @deffn {Command} jtag_nsrst_delay milliseconds
2028 How long (in milliseconds) OpenOCD should wait after deasserting
2029 nSRST (active-low system reset) before starting new JTAG operations.
2030 When a board has a reset button connected to SRST line it will
2031 probably have hardware debouncing, implying you should use this.
2032 @end deffn
2033
2034 @deffn {Command} jtag_ntrst_delay milliseconds
2035 How long (in milliseconds) OpenOCD should wait after deasserting
2036 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
2037 @end deffn
2038
2039 @deffn {Command} reset_config mode_flag ...
2040 This command tells OpenOCD the reset configuration
2041 of your combination of JTAG board and target in target
2042 configuration scripts.
2043
2044 If you have an interface that does not support SRST and
2045 TRST(unlikely), then you may be able to work around that
2046 problem by using a reset_config command to override any
2047 settings in the target configuration script.
2048
2049 SRST and TRST has a fairly well understood definition and
2050 behaviour in the JTAG specification, but vendors take
2051 liberties to achieve various more or less clearly understood
2052 goals. Sometimes documentation is available, other times it
2053 is not. OpenOCD has the reset_config command to allow OpenOCD
2054 to deal with the various common cases.
2055
2056 The @var{mode_flag} options can be specified in any order, but only one
2057 of each type -- @var{signals}, @var{combination}, @var{trst_type},
2058 and @var{srst_type} -- may be specified at a time.
2059 If you don't provide a new value for a given type, its previous
2060 value (perhaps the default) is unchanged.
2061 For example, this means that you don't need to say anything at all about
2062 TRST just to declare that if the JTAG adapter should want to drive SRST,
2063 it must explicitly be driven high (@option{srst_push_pull}).
2064
2065 @var{signals} can specify which of the reset signals are connected.
2066 For example, If the JTAG interface provides SRST, but the board doesn't
2067 connect that signal properly, then OpenOCD can't use it.
2068 Possible values are @option{none} (the default), @option{trst_only},
2069 @option{srst_only} and @option{trst_and_srst}.
2070
2071 @quotation Tip
2072 If your board provides SRST or TRST through the JTAG connector,
2073 you must declare that or else those signals will not be used.
2074 @end quotation
2075
2076 The @var{combination} is an optional value specifying broken reset
2077 signal implementations.
2078 The default behaviour if no option given is @option{separate},
2079 indicating everything behaves normally.
2080 @option{srst_pulls_trst} states that the
2081 test logic is reset together with the reset of the system (e.g. Philips
2082 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
2083 the system is reset together with the test logic (only hypothetical, I
2084 haven't seen hardware with such a bug, and can be worked around).
2085 @option{combined} implies both @option{srst_pulls_trst} and
2086 @option{trst_pulls_srst}.
2087
2088 The optional @var{trst_type} and @var{srst_type} parameters allow the
2089 driver mode of each reset line to be specified. These values only affect
2090 JTAG interfaces with support for different driver modes, like the Amontec
2091 JTAGkey and JTAGAccelerator. Also, they are necessarily ignored if the
2092 relevant signal (TRST or SRST) is not connected.
2093
2094 Possible @var{trst_type} driver modes for the test reset signal (TRST)
2095 are @option{trst_push_pull} (default) and @option{trst_open_drain}.
2096 Most boards connect this signal to a pulldown, so the JTAG TAPs
2097 never leave reset unless they are hooked up to a JTAG adapter.
2098
2099 Possible @var{srst_type} driver modes for the system reset signal (SRST)
2100 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
2101 Most boards connect this signal to a pullup, and allow the
2102 signal to be pulled low by various events including system
2103 powerup and pressing a reset button.
2104 @end deffn
2105
2106
2107 @node TAP Declaration
2108 @chapter TAP Declaration
2109 @cindex TAP declaration
2110 @cindex TAP configuration
2111
2112 @emph{Test Access Ports} (TAPs) are the core of JTAG.
2113 TAPs serve many roles, including:
2114
2115 @itemize @bullet
2116 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target
2117 @item @b{Flash Programing} Some chips program the flash directly via JTAG.
2118 Others do it indirectly, making a CPU do it.
2119 @item @b{Program Download} Using the same CPU support GDB uses,
2120 you can initialize a DRAM controller, download code to DRAM, and then
2121 start running that code.
2122 @item @b{Boundary Scan} Most chips support boundary scan, which
2123 helps test for board assembly problems like solder bridges
2124 and missing connections
2125 @end itemize
2126
2127 OpenOCD must know about the active TAPs on your board(s).
2128 Setting up the TAPs is the core task of your configuration files.
2129 Once those TAPs are set up, you can pass their names to code
2130 which sets up CPUs and exports them as GDB targets,
2131 probes flash memory, performs low-level JTAG operations, and more.
2132
2133 @section Scan Chains
2134
2135 TAPs are part of a hardware @dfn{scan chain},
2136 which is daisy chain of TAPs.
2137 They also need to be added to
2138 OpenOCD's software mirror of that hardware list,
2139 giving each member a name and associating other data with it.
2140 Simple scan chains, with a single TAP, are common in
2141 systems with a single microcontroller or microprocessor.
2142 More complex chips may have several TAPs internally.
2143 Very complex scan chains might have a dozen or more TAPs:
2144 several in one chip, more in the next, and connecting
2145 to other boards with their own chips and TAPs.
2146
2147 You can display the list with the @command{scan_chain} command.
2148 (Don't confuse this with the list displayed by the @command{targets}
2149 command, presented in the next chapter.
2150 That only displays TAPs for CPUs which are configured as
2151 debugging targets.)
2152 Here's what the scan chain might look like for a chip more than one TAP:
2153
2154 @verbatim
2155 TapName Enabled IdCode Expected IrLen IrCap IrMask Instr
2156 -- ------------------ ------- ---------- ---------- ----- ----- ------ -----
2157 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0 0 0x...
2158 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x1 0 0xc
2159 2 omap5912.unknown Y 0x00000000 0x00000000 8 0 0 0xff
2160 @end verbatim
2161
2162 Unfortunately those TAPs can't always be autoconfigured,
2163 because not all devices provide good support for that.
2164 JTAG doesn't require supporting IDCODE instructions, and
2165 chips with JTAG routers may not link TAPs into the chain
2166 until they are told to do so.
2167
2168 The configuration mechanism currently supported by OpenOCD
2169 requires explicit configuration of all TAP devices using
2170 @command{jtag newtap} commands, as detailed later in this chapter.
2171 A command like this would declare one tap and name it @code{chip1.cpu}:
2172
2173 @example
2174 jtag newtap chip1 cpu -irlen 7 -ircapture 0x01 -irmask 0x55
2175 @end example
2176
2177 Each target configuration file lists the TAPs provided
2178 by a given chip.
2179 Board configuration files combine all the targets on a board,
2180 and so forth.
2181 Note that @emph{the order in which TAPs are declared is very important.}
2182 It must match the order in the JTAG scan chain, both inside
2183 a single chip and between them.
2184 @xref{FAQ TAP Order}.
2185
2186 For example, the ST Microsystems STR912 chip has
2187 three separate TAPs@footnote{See the ST
2188 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
2189 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
2190 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
2191 To configure those taps, @file{target/str912.cfg}
2192 includes commands something like this:
2193
2194 @example
2195 jtag newtap str912 flash ... params ...
2196 jtag newtap str912 cpu ... params ...
2197 jtag newtap str912 bs ... params ...
2198 @end example
2199
2200 Actual config files use a variable instead of literals like
2201 @option{str912}, to support more than one chip of each type.
2202 @xref{Config File Guidelines}.
2203
2204 At this writing there is only a single command to work with
2205 scan chains, and there is no support for enumerating
2206 TAPs or examining their attributes.
2207
2208 @deffn Command {scan_chain}
2209 Displays the TAPs in the scan chain configuration,
2210 and their status.
2211 The set of TAPs listed by this command is fixed by
2212 exiting the OpenOCD configuration stage,
2213 but systems with a JTAG router can
2214 enable or disable TAPs dynamically.
2215 In addition to the enable/disable status, the contents of
2216 each TAP's instruction register can also change.
2217 @end deffn
2218
2219 @c FIXME! there should be commands to enumerate TAPs
2220 @c and get their attributes, like there are for targets.
2221 @c "jtag cget ..." will handle attributes.
2222 @c "jtag names" for enumerating TAPs, maybe.
2223
2224 @c Probably want "jtag eventlist", and a "tap-reset" event
2225 @c (on entry to RESET state).
2226
2227 @section TAP Names
2228
2229 When TAP objects are declared with @command{jtag newtap},
2230 a @dfn{dotted.name} is created for the TAP, combining the
2231 name of a module (usually a chip) and a label for the TAP.
2232 For example: @code{xilinx.tap}, @code{str912.flash},
2233 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
2234 Many other commands use that dotted.name to manipulate or
2235 refer to the TAP. For example, CPU configuration uses the
2236 name, as does declaration of NAND or NOR flash banks.
2237
2238 The components of a dotted name should follow ``C'' symbol
2239 name rules: start with an alphabetic character, then numbers
2240 and underscores are OK; while others (including dots!) are not.
2241
2242 @quotation Tip
2243 In older code, JTAG TAPs were numbered from 0..N.
2244 This feature is still present.
2245 However its use is highly discouraged, and
2246 should not be counted upon.
2247 Update all of your scripts to use TAP names rather than numbers.
2248 Using TAP numbers in target configuration scripts prevents
2249 reusing those scripts on boards with multiple targets.
2250 @end quotation
2251
2252 @section TAP Declaration Commands
2253
2254 @c shouldn't this be(come) a {Config Command}?
2255 @anchor{jtag newtap}
2256 @deffn Command {jtag newtap} chipname tapname configparams...
2257 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
2258 and configured according to the various @var{configparams}.
2259
2260 The @var{chipname} is a symbolic name for the chip.
2261 Conventionally target config files use @code{$_CHIPNAME},
2262 defaulting to the model name given by the chip vendor but
2263 overridable.
2264
2265 @cindex TAP naming convention
2266 The @var{tapname} reflects the role of that TAP,
2267 and should follow this convention:
2268
2269 @itemize @bullet
2270 @item @code{bs} -- For boundary scan if this is a seperate TAP;
2271 @item @code{cpu} -- The main CPU of the chip, alternatively
2272 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
2273 @code{arm1} and @code{arm2} on chips two ARMs, and so forth;
2274 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
2275 @item @code{flash} -- If the chip has a flash TAP, like the str912;
2276 @item @code{jrc} -- For JTAG route controller (example: the ICEpick modules
2277 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
2278 @item @code{tap} -- Should be used only FPGA or CPLD like devices
2279 with a single TAP;
2280 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
2281 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
2282 For example, the Freescale IMX31 has a SDMA (Smart DMA) with
2283 a JTAG TAP; that TAP should be named @code{sdma}.
2284 @end itemize
2285
2286 Every TAP requires at least the following @var{configparams}:
2287
2288 @itemize @bullet
2289 @item @code{-ircapture} @var{NUMBER}
2290 @*The IDCODE capture command, such as 0x01.
2291 @item @code{-irlen} @var{NUMBER}
2292 @*The length in bits of the
2293 instruction register, such as 4 or 5 bits.
2294 @item @code{-irmask} @var{NUMBER}
2295 @*A mask for the IR register.
2296 For some devices, there are bits in the IR that aren't used.
2297 This lets OpenOCD mask them off when doing IDCODE comparisons.
2298 In general, this should just be all ones for the size of the IR.
2299 @end itemize
2300
2301 A TAP may also provide optional @var{configparams}:
2302
2303 @itemize @bullet
2304 @item @code{-disable} (or @code{-enable})
2305 @*Use the @code{-disable} paramater to flag a TAP which is not
2306 linked in to the scan chain when it is declared.
2307 You may use @code{-enable} to highlight the default state
2308 (the TAP is linked in).
2309 @xref{Enabling and Disabling TAPs}.
2310 @item @code{-expected-id} @var{number}
2311 @*A non-zero value represents the expected 32-bit IDCODE
2312 found when the JTAG chain is examined.
2313 These codes are not required by all JTAG devices.
2314 @emph{Repeat the option} as many times as required if more than one
2315 ID code could appear (for example, multiple versions).
2316 @end itemize
2317 @end deffn
2318
2319 @c @deffn Command {jtag arp_init-reset}
2320 @c ... more or less "init" ?
2321
2322 @anchor{Enabling and Disabling TAPs}
2323 @section Enabling and Disabling TAPs
2324 @cindex TAP events
2325
2326 In some systems, a @dfn{JTAG Route Controller} (JRC)
2327 is used to enable and/or disable specific JTAG TAPs.
2328 Many ARM based chips from Texas Instruments include
2329 an ``ICEpick'' module, which is a JRC.
2330 Such chips include DaVinci and OMAP3 processors.
2331
2332 A given TAP may not be visible until the JRC has been
2333 told to link it into the scan chain; and if the JRC
2334 has been told to unlink that TAP, it will no longer
2335 be visible.
2336 Such routers address problems that JTAG ``bypass mode''
2337 ignores, such as:
2338
2339 @itemize
2340 @item The scan chain can only go as fast as its slowest TAP.
2341 @item Having many TAPs slows instruction scans, since all
2342 TAPs receive new instructions.
2343 @item TAPs in the scan chain must be powered up, which wastes
2344 power and prevents debugging some power management mechanisms.
2345 @end itemize
2346
2347 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
2348 as implied by the existence of JTAG routers.
2349 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
2350 does include a kind of JTAG router functionality.
2351
2352 @c (a) currently the event handlers don't seem to be able to
2353 @c fail in a way that could lead to no-change-of-state.
2354 @c (b) eventually non-event configuration should be possible,
2355 @c in which case some this documentation must move.
2356
2357 @deffn Command {jtag cget} dotted.name @option{-event} name
2358 @deffnx Command {jtag configure} dotted.name @option{-event} name string
2359 At this writing this mechanism is used only for event handling,
2360 and the only two events relate to TAP enabling and disabling.
2361
2362 The @code{configure} subcommand assigns an event handler,
2363 a TCL string which is evaluated when the event is triggered.
2364 The @code{cget} subcommand returns that handler.
2365 The two possible values for an event @var{name}
2366 are @option{tap-disable} and @option{tap-enable}.
2367
2368 So for example, when defining a TAP for a CPU connected to
2369 a JTAG router, you should define TAP event handlers using
2370 code that looks something like this:
2371
2372 @example
2373 jtag configure CHIP.cpu -event tap-enable @{
2374 echo "Enabling CPU TAP"
2375 ... jtag operations using CHIP.jrc
2376 @}
2377 jtag configure CHIP.cpu -event tap-disable @{
2378 echo "Disabling CPU TAP"
2379 ... jtag operations using CHIP.jrc
2380 @}
2381 @end example
2382 @end deffn
2383
2384 @deffn Command {jtag tapdisable} dotted.name
2385 @deffnx Command {jtag tapenable} dotted.name
2386 @deffnx Command {jtag tapisenabled} dotted.name
2387 These three commands all return the string "1" if the tap
2388 specified by @var{dotted.name} is enabled,
2389 and "0" if it is disbabled.
2390 The @command{tapenable} variant first enables the tap
2391 by sending it a @option{tap-enable} event.
2392 The @command{tapdisable} variant first disables the tap
2393 by sending it a @option{tap-disable} event.
2394
2395 @quotation Note
2396 Humans will find the @command{scan_chain} command more helpful
2397 than the script-oriented @command{tapisenabled}
2398 for querying the state of the JTAG taps.
2399 @end quotation
2400 @end deffn
2401
2402 @node CPU Configuration
2403 @chapter CPU Configuration
2404 @cindex GDB target
2405
2406 This chapter discusses how to set up GDB debug targets for CPUs.
2407 You can also access these targets without GDB
2408 (@pxref{Architecture and Core Commands},
2409 and @ref{Target State handling}) and
2410 through various kinds of NAND and NOR flash commands.
2411 If you have multiple CPUs you can have multiple such targets.
2412
2413 We'll start by looking at how to examine the targets you have,
2414 then look at how to add one more target and how to configure it.
2415
2416 @section Target List
2417
2418 All targets that have been set up are part of a list,
2419 where each member has a name.
2420 That name should normally be the same as the TAP name.
2421 You can display the list with the @command{targets}
2422 (plural!) command.
2423 This display often has only one CPU; here's what it might
2424 look like with more than one:
2425 @verbatim
2426 TargetName Type Endian TapName State
2427 -- ------------------ ---------- ------ ------------------ ------------
2428 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
2429 1 MyTarget cortex_m3 little mychip.foo tap-disabled
2430 @end verbatim
2431
2432 One member of that list is the @dfn{current target}, which
2433 is implicitly referenced by many commands.
2434 It's the one marked with a @code{*} near the target name.
2435 In particular, memory addresses often refer to the address
2436 space seen by that current target.
2437 Commands like @command{mdw} (memory display words)
2438 and @command{flash erase_address} (erase NOR flash blocks)
2439 are examples; and there are many more.
2440
2441 Several commands let you examine the list of targets:
2442
2443 @deffn Command {target count}
2444 Returns the number of targets, @math{N}.
2445 The highest numbered target is @math{N - 1}.
2446 @example
2447 set c [target count]
2448 for @{ set x 0 @} @{ $x < $c @} @{ incr x @} @{
2449 # Assuming you have created this function
2450 print_target_details $x
2451 @}
2452 @end example
2453 @end deffn
2454
2455 @deffn Command {target current}
2456 Returns the name of the current target.
2457 @end deffn
2458
2459 @deffn Command {target names}
2460 Lists the names of all current targets in the list.
2461 @example
2462 foreach t [target names] @{
2463 puts [format "Target: %s\n" $t]
2464 @}
2465 @end example
2466 @end deffn
2467
2468 @deffn Command {target number} number
2469 The list of targets is numbered starting at zero.
2470 This command returns the name of the target at index @var{number}.
2471 @example
2472 set thename [target number $x]
2473 puts [format "Target %d is: %s\n" $x $thename]
2474 @end example
2475 @end deffn
2476
2477 @c yep, "target list" would have been better.
2478 @c plus maybe "target setdefault".
2479
2480 @deffn Command targets [name]
2481 @emph{Note: the name of this command is plural. Other target
2482 command names are singular.}
2483
2484 With no parameter, this command displays a table of all known
2485 targets in a user friendly form.
2486
2487 With a parameter, this command sets the current target to
2488 the given target with the given @var{name}; this is
2489 only relevant on boards which have more than one target.
2490 @end deffn
2491
2492 @section Target CPU Types and Variants
2493
2494 Each target has a @dfn{CPU type}, as shown in the output of
2495 the @command{targets} command. You need to specify that type
2496 when calling @command{target create}.
2497 The CPU type indicates more than just the instruction set.
2498 It also indicates how that instruction set is implemented,
2499 what kind of debug support it integrates,
2500 whether it has an MMU (and if so, what kind),
2501 what core-specific commands may be available
2502 (@pxref{Architecture and Core Commands}),
2503 and more.
2504
2505 For some CPU types, OpenOCD also defines @dfn{variants} which
2506 indicate differences that affect their handling.
2507 For example, a particular implementation bug might need to be
2508 worked around in some chip versions.
2509
2510 It's easy to see what target types are supported,
2511 since there's a command to list them.
2512 However, there is currently no way to list what target variants
2513 are supported (other than by reading the OpenOCD source code).
2514
2515 @anchor{target types}
2516 @deffn Command {target types}
2517 Lists all supported target types.
2518 At this writing, the supported CPU types and variants are:
2519
2520 @itemize @bullet
2521 @item @code{arm11} -- this is a generation of ARMv6 cores
2522 @item @code{arm720t} -- this is an ARMv4 core
2523 @item @code{arm7tdmi} -- this is an ARMv4 core
2524 @item @code{arm920t} -- this is an ARMv5 core
2525 @item @code{arm926ejs} -- this is an ARMv5 core
2526 @item @code{arm966e} -- this is an ARMv5 core
2527 @item @code{arm9tdmi} -- this is an ARMv4 core
2528 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
2529 (Support for this is preliminary and incomplete.)
2530 @item @code{cortex_a8} -- this is an ARMv7 core
2531 @item @code{cortex_m3} -- this is an ARMv7 core, supporting only the
2532 compact Thumb2 instruction set. It supports one variant:
2533 @itemize @minus
2534 @item @code{lm3s} ... Use this when debugging older Stellaris LM3S targets.
2535 This will cause OpenOCD to use a software reset rather than asserting
2536 SRST, to avoid a issue with clearing the debug registers.
2537 This is fixed in Fury Rev B, DustDevil Rev B, Tempest; these revisions will
2538 be detected and the normal reset behaviour used.
2539 @end itemize
2540 @item @code{feroceon} -- resembles arm926
2541 @item @code{mips_m4k} -- a MIPS core. This supports one variant:
2542 @itemize @minus
2543 @item @code{ejtag_srst} ... Use this when debugging targets that do not
2544 provide a functional SRST line on the EJTAG connector. This causes
2545 OpenOCD to instead use an EJTAG software reset command to reset the
2546 processor.
2547 You still need to enable @option{srst} on the @command{reset_config}
2548 command to enable OpenOCD hardware reset functionality.
2549 @end itemize
2550 @item @code{xscale} -- this is actually an architecture,
2551 not a CPU type. It is based on the ARMv5 architecture.
2552 There are several variants defined:
2553 @itemize @minus
2554 @item @code{ixp42x}, @code{ixp45x}, @code{ixp46x},
2555 @code{pxa27x} ... instruction register length is 7 bits
2556 @item @code{pxa250}, @code{pxa255},
2557 @code{pxa26x} ... instruction register length is 5 bits
2558 @end itemize
2559 @end itemize
2560 @end deffn
2561
2562 To avoid being confused by the variety of ARM based cores, remember
2563 this key point: @emph{ARM is a technology licencing company}.
2564 (See: @url{http://www.arm.com}.)
2565 The CPU name used by OpenOCD will reflect the CPU design that was
2566 licenced, not a vendor brand which incorporates that design.
2567 Name prefixes like arm7, arm9, arm11, and cortex
2568 reflect design generations;
2569 while names like ARMv4, ARMv5, ARMv6, and ARMv7
2570 reflect an architecture version implemented by a CPU design.
2571
2572 @anchor{Target Configuration}
2573 @section Target Configuration
2574
2575 Before creating a ``target'', you must have added its TAP to the scan chain.
2576 When you've added that TAP, you will have a @code{dotted.name}
2577 which is used to set up the CPU support.
2578 The chip-specific configuration file will normally configure its CPU(s)
2579 right after it adds all of the chip's TAPs to the scan chain.
2580
2581 Although you can set up a target in one step, it's often clearer if you
2582 use shorter commands and do it in two steps: create it, then configure
2583 optional parts.
2584 All operations on the target after it's created will use a new
2585 command, created as part of target creation.
2586
2587 The two main things to configure after target creation are
2588 a work area, which usually has target-specific defaults even
2589 if the board setup code overrides them later;
2590 and event handlers (@pxref{Target Events}), which tend
2591 to be much more board-specific.
2592 The key steps you use might look something like this
2593
2594 @example
2595 target create MyTarget cortex_m3 -chain-position mychip.cpu
2596 $MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
2597 $MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
2598 $MyTarget configure -event reset-init @{ myboard_reinit @}
2599 @end example
2600
2601 You should specify a working area if you can; typically it uses some
2602 on-chip SRAM.
2603 Such a working area can speed up many things, including bulk
2604 writes to target memory;
2605 flash operations like checking to see if memory needs to be erased;
2606 GDB memory checksumming;
2607 and more.
2608
2609 @quotation Warning
2610 On more complex chips, the work area can become
2611 inaccessible when application code
2612 (such as an operating system)
2613 enables or disables the MMU.
2614 For example, the particular MMU context used to acess the virtual
2615 address will probably matter ... and that context might not have
2616 easy access to other addresses needed.
2617 At this writing, OpenOCD doesn't have much MMU intelligence.
2618 @end quotation
2619
2620 It's often very useful to define a @code{reset-init} event handler.
2621 For systems that are normally used with a boot loader,
2622 common tasks include updating clocks and initializing memory
2623 controllers.
2624 That may be needed to let you write the boot loader into flash,
2625 in order to ``de-brick'' your board; or to load programs into
2626 external DDR memory without having run the boot loader.
2627
2628 @deffn Command {target create} target_name type configparams...
2629 This command creates a GDB debug target that refers to a specific JTAG tap.
2630 It enters that target into a list, and creates a new
2631 command (@command{@var{target_name}}) which is used for various
2632 purposes including additional configuration.
2633
2634 @itemize @bullet
2635 @item @var{target_name} ... is the name of the debug target.
2636 By convention this should be the same as the @emph{dotted.name}
2637 of the TAP associated with this target, which must be specified here
2638 using the @code{-chain-position @var{dotted.name}} configparam.
2639
2640 This name is also used to create the target object command,
2641 referred to here as @command{$target_name},
2642 and in other places the target needs to be identified.
2643 @item @var{type} ... specifies the target type. @xref{target types}.
2644 @item @var{configparams} ... all parameters accepted by
2645 @command{$target_name configure} are permitted.
2646 If the target is big-endian, set it here with @code{-endian big}.
2647 If the variant matters, set it here with @code{-variant}.
2648
2649 You @emph{must} set the @code{-chain-position @var{dotted.name}} here.
2650 @end itemize
2651 @end deffn
2652
2653 @deffn Command {$target_name configure} configparams...
2654 The options accepted by this command may also be
2655 specified as parameters to @command{target create}.
2656 Their values can later be queried one at a time by
2657 using the @command{$target_name cget} command.
2658
2659 @emph{Warning:} changing some of these after setup is dangerous.
2660 For example, moving a target from one TAP to another;
2661 and changing its endianness or variant.
2662
2663 @itemize @bullet
2664
2665 @item @code{-chain-position} @var{dotted.name} -- names the TAP
2666 used to access this target.
2667
2668 @item @code{-endian} (@option{big}|@option{little}) -- specifies
2669 whether the CPU uses big or little endian conventions
2670
2671 @item @code{-event} @var{event_name} @var{event_body} --
2672 @xref{Target Events}.
2673 Note that this updates a list of named event handlers.
2674 Calling this twice with two different event names assigns
2675 two different handlers, but calling it twice with the
2676 same event name assigns only one handler.
2677
2678 @item @code{-variant} @var{name} -- specifies a variant of the target,
2679 which OpenOCD needs to know about.
2680
2681 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
2682 whether the work area gets backed up; by default, it doesn't.
2683 When possible, use a working_area that doesn't need to be backed up,
2684 since performing a backup slows down operations.
2685
2686 @item @code{-work-area-size} @var{size} -- specify/set the work area
2687
2688 @item @code{-work-area-phys} @var{address} -- set the work area
2689 base @var{address} to be used when no MMU is active.
2690
2691 @item @code{-work-area-virt} @var{address} -- set the work area
2692 base @var{address} to be used when an MMU is active.
2693
2694 @end itemize
2695 @end deffn
2696
2697 @section Other $target_name Commands
2698 @cindex object command
2699
2700 The Tcl/Tk language has the concept of object commands,
2701 and OpenOCD adopts that same model for targets.
2702
2703 A good Tk example is a on screen button.
2704 Once a button is created a button
2705 has a name (a path in Tk terms) and that name is useable as a first
2706 class command. For example in Tk, one can create a button and later
2707 configure it like this:
2708
2709 @example
2710 # Create
2711 button .foobar -background red -command @{ foo @}
2712 # Modify
2713 .foobar configure -foreground blue
2714 # Query
2715 set x [.foobar cget -background]
2716 # Report
2717 puts [format "The button is %s" $x]
2718 @end example
2719
2720 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
2721 button, and its object commands are invoked the same way.
2722
2723 @example
2724 str912.cpu mww 0x1234 0x42
2725 omap3530.cpu mww 0x5555 123
2726 @end example
2727
2728 The commands supported by OpenOCD target objects are:
2729
2730 @deffn Command {$target_name arp_examine}
2731 @deffnx Command {$target_name arp_halt}
2732 @deffnx Command {$target_name arp_poll}
2733 @deffnx Command {$target_name arp_reset}
2734 @deffnx Command {$target_name arp_waitstate}
2735 Internal OpenOCD scripts (most notably @file{startup.tcl})
2736 use these to deal with specific reset cases.
2737 They are not otherwise documented here.
2738 @end deffn
2739
2740 @deffn Command {$target_name array2mem} arrayname width address count
2741 @deffnx Command {$target_name mem2array} arrayname width address count
2742 These provide an efficient script-oriented interface to memory.
2743 The @code{array2mem} primitive writes bytes, halfwords, or words;
2744 while @code{mem2array} reads them.
2745 In both cases, the TCL side uses an array, and
2746 the target side uses raw memory.
2747
2748 The efficiency comes from enabling the use of
2749 bulk JTAG data transfer operations.
2750 The script orientation comes from working with data
2751 values that are packaged for use by TCL scripts;
2752 @command{mdw} type primitives only print data they retrieve,
2753 and neither store nor return those values.
2754
2755 @itemize
2756 @item @var{arrayname} ... is the name of an array variable
2757 @item @var{width} ... is 8/16/32 - indicating the memory access size
2758 @item @var{address} ... is the target memory address
2759 @item @var{count} ... is the number of elements to process
2760 @end itemize
2761 @end deffn
2762
2763 @deffn Command {$target_name cget} queryparm
2764 Each configuration parameter accepted by
2765 @command{$target_name configure}
2766 can be individually queried, to return its current value.
2767 The @var{queryparm} is a parameter name
2768 accepted by that command, such as @code{-work-area-phys}.
2769 There are a few special cases:
2770
2771 @itemize @bullet
2772 @item @code{-event} @var{event_name} -- returns the handler for the
2773 event named @var{event_name}.
2774 This is a special case because setting a handler requires
2775 two parameters.
2776 @item @code{-type} -- returns the target type.
2777 This is a special case because this is set using
2778 @command{target create} and can't be changed
2779 using @command{$target_name configure}.
2780 @end itemize
2781
2782 For example, if you wanted to summarize information about
2783 all the targets you might use something like this:
2784
2785 @example
2786 for @{ set x 0 @} @{ $x < [target count] @} @{ incr x @} @{
2787 set name [target number $x]
2788 set y [$name cget -endian]
2789 set z [$name cget -type]
2790 puts [format "Chip %d is %s, Endian: %s, type: %s" \
2791 $x $name $y $z]
2792 @}
2793 @end example
2794 @end deffn
2795
2796 @anchor{target curstate}
2797 @deffn Command {$target_name curstate}
2798 Displays the current target state:
2799 @code{debug-running},
2800 @code{halted},
2801 @code{reset},
2802 @code{running}, or @code{unknown}.
2803 (Also, @pxref{Event Polling}.)
2804 @end deffn
2805
2806 @deffn Command {$target_name eventlist}
2807 Displays a table listing all event handlers
2808 currently associated with this target.
2809 @xref{Target Events}.
2810 @end deffn
2811
2812 @deffn Command {$target_name invoke-event} event_name
2813 Invokes the handler for the event named @var{event_name}.
2814 (This is primarily intended for use by OpenOCD framework
2815 code, for example by the reset code in @file{startup.tcl}.)
2816 @end deffn
2817
2818 @deffn Command {$target_name mdw} addr [count]
2819 @deffnx Command {$target_name mdh} addr [count]
2820 @deffnx Command {$target_name mdb} addr [count]
2821 Display contents of address @var{addr}, as
2822 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
2823 or 8-bit bytes (@command{mdb}).
2824 If @var{count} is specified, displays that many units.
2825 (If you want to manipulate the data instead of displaying it,
2826 see the @code{mem2array} primitives.)
2827 @end deffn
2828
2829 @deffn Command {$target_name mww} addr word
2830 @deffnx Command {$target_name mwh} addr halfword
2831 @deffnx Command {$target_name mwb} addr byte
2832 Writes the specified @var{word} (32 bits),
2833 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
2834 at the specified address @var{addr}.
2835 @end deffn
2836
2837 @anchor{Target Events}
2838 @section Target Events
2839 @cindex events
2840 At various times, certain things can happen, or you want them to happen.
2841 For example:
2842 @itemize @bullet
2843 @item What should happen when GDB connects? Should your target reset?
2844 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
2845 @item During reset, do you need to write to certain memory locations
2846 to set up system clocks or
2847 to reconfigure the SDRAM?
2848 @end itemize
2849
2850 All of the above items can be addressed by target event handlers.
2851 These are set up by @command{$target_name configure -event} or
2852 @command{target create ... -event}.
2853
2854 The programmer's model matches the @code{-command} option used in Tcl/Tk
2855 buttons and events. The two examples below act the same, but one creates
2856 and invokes a small procedure while the other inlines it.
2857
2858 @example
2859 proc my_attach_proc @{ @} @{
2860 echo "Reset..."
2861 reset halt
2862 @}
2863 mychip.cpu configure -event gdb-attach my_attach_proc
2864 mychip.cpu configure -event gdb-attach @{
2865 echo "Reset..."
2866 reset halt
2867 @}
2868 @end example
2869
2870 The following target events are defined:
2871
2872 @itemize @bullet
2873 @item @b{debug-halted}
2874 @* The target has halted for debug reasons (i.e.: breakpoint)
2875 @item @b{debug-resumed}
2876 @* The target has resumed (i.e.: gdb said run)
2877 @item @b{early-halted}
2878 @* Occurs early in the halt process
2879 @ignore
2880 @item @b{examine-end}
2881 @* Currently not used (goal: when JTAG examine completes)
2882 @item @b{examine-start}
2883 @* Currently not used (goal: when JTAG examine starts)
2884 @end ignore
2885 @item @b{gdb-attach}
2886 @* When GDB connects
2887 @item @b{gdb-detach}
2888 @* When GDB disconnects
2889 @item @b{gdb-end}
2890 @* When the target has halted and GDB is not doing anything (see early halt)
2891 @item @b{gdb-flash-erase-start}
2892 @* Before the GDB flash process tries to erase the flash
2893 @item @b{gdb-flash-erase-end}
2894 @* After the GDB flash process has finished erasing the flash
2895 @item @b{gdb-flash-write-start}
2896 @* Before GDB writes to the flash
2897 @item @b{gdb-flash-write-end}
2898 @* After GDB writes to the flash
2899 @item @b{gdb-start}
2900 @* Before the target steps, gdb is trying to start/resume the target
2901 @item @b{halted}
2902 @* The target has halted
2903 @ignore
2904 @item @b{old-gdb_program_config}
2905 @* DO NOT USE THIS: Used internally
2906 @item @b{old-pre_resume}
2907 @* DO NOT USE THIS: Used internally
2908 @end ignore
2909 @item @b{reset-assert-pre}
2910 @* Issued as part of @command{reset} processing
2911 after SRST and/or TRST were activated and deactivated,
2912 but before reset is asserted on the tap.
2913 @item @b{reset-assert-post}
2914 @* Issued as part of @command{reset} processing
2915 when reset is asserted on the tap.
2916 @item @b{reset-deassert-pre}
2917 @* Issued as part of @command{reset} processing
2918 when reset is about to be released on the tap.
2919
2920 For some chips, this may be a good place to make sure
2921 the JTAG clock is slow enough to work before the PLL
2922 has been set up to allow faster JTAG speeds.
2923 @item @b{reset-deassert-post}
2924 @* Issued as part of @command{reset} processing
2925 when reset has been released on the tap.
2926 @item @b{reset-end}
2927 @* Issued as the final step in @command{reset} processing.
2928 @ignore
2929 @item @b{reset-halt-post}
2930 @* Currently not used
2931 @item @b{reset-halt-pre}
2932 @* Currently not used
2933 @end ignore
2934 @item @b{reset-init}
2935 @* Used by @b{reset init} command for board-specific initialization.
2936 This event fires after @emph{reset-deassert-post}.
2937
2938 This is where you would configure PLLs and clocking, set up DRAM so
2939 you can download programs that don't fit in on-chip SRAM, set up pin
2940 multiplexing, and so on.
2941 @item @b{reset-start}
2942 @* Issued as part of @command{reset} processing
2943 before either SRST or TRST are activated.
2944 @ignore
2945 @item @b{reset-wait-pos}
2946 @* Currently not used
2947 @item @b{reset-wait-pre}
2948 @* Currently not used
2949 @end ignore
2950 @item @b{resume-start}
2951 @* Before any target is resumed
2952 @item @b{resume-end}
2953 @* After all targets have resumed
2954 @item @b{resume-ok}
2955 @* Success
2956 @item @b{resumed}
2957 @* Target has resumed
2958 @end itemize
2959
2960
2961 @node Flash Commands
2962 @chapter Flash Commands
2963
2964 OpenOCD has different commands for NOR and NAND flash;
2965 the ``flash'' command works with NOR flash, while
2966 the ``nand'' command works with NAND flash.
2967 This partially reflects different hardware technologies:
2968 NOR flash usually supports direct CPU instruction and data bus access,
2969 while data from a NAND flash must be copied to memory before it can be
2970 used. (SPI flash must also be copied to memory before use.)
2971 However, the documentation also uses ``flash'' as a generic term;
2972 for example, ``Put flash configuration in board-specific files''.
2973
2974 @quotation Note
2975 As of 28-nov-2008 OpenOCD does not know how to program a SPI
2976 flash that a micro may boot from. Perhaps you, the reader, would like to
2977 contribute support for this.
2978 @end quotation
2979
2980 Flash Steps:
2981 @enumerate
2982 @item Configure via the command @command{flash bank}
2983 @* Do this in a board-specific configuration file,
2984 passing parameters as needed by the driver.
2985 @item Operate on the flash via @command{flash subcommand}
2986 @* Often commands to manipulate the flash are typed by a human, or run
2987 via a script in some automated way. Common tasks include writing a
2988 boot loader, operating system, or other data.
2989 @item GDB Flashing
2990 @* Flashing via GDB requires the flash be configured via ``flash
2991 bank'', and the GDB flash features be enabled.
2992 @xref{GDB Configuration}.
2993 @end enumerate
2994
2995 Many CPUs have the ablity to ``boot'' from the first flash bank.
2996 This means that misprograming that bank can ``brick'' a system,
2997 so that it can't boot.
2998 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
2999 board by (re)installing working boot firmware.
3000
3001 @section Flash Configuration Commands
3002 @cindex flash configuration
3003
3004 @deffn {Config Command} {flash bank} driver base size chip_width bus_width target [driver_options]
3005 Configures a flash bank which provides persistent storage
3006 for addresses from @math{base} to @math{base + size - 1}.
3007 These banks will often be visible to GDB through the target's memory map.
3008 In some cases, configuring a flash bank will activate extra commands;
3009 see the driver-specific documentation.
3010
3011 @itemize @bullet
3012 @item @var{driver} ... identifies the controller driver
3013 associated with the flash bank being declared.
3014 This is usually @code{cfi} for external flash, or else
3015 the name of a microcontroller with embedded flash memory.
3016 @xref{Flash Driver List}.
3017 @item @var{base} ... Base address of the flash chip.
3018 @item @var{size} ... Size of the chip, in bytes.
3019 For some drivers, this value is detected from the hardware.
3020 @item @var{chip_width} ... Width of the flash chip, in bytes;
3021 ignored for most microcontroller drivers.
3022 @item @var{bus_width} ... Width of the data bus used to access the
3023 chip, in bytes; ignored for most microcontroller drivers.
3024 @item @var{target} ... Names the target used to issue
3025 commands to the flash controller.
3026 @comment Actually, it's currently a controller-specific parameter...
3027 @item @var{driver_options} ... drivers may support, or require,
3028 additional parameters. See the driver-specific documentation
3029 for more information.
3030 @end itemize
3031 @quotation Note
3032 This command is not available after OpenOCD initialization has completed.
3033 Use it in board specific configuration files, not interactively.
3034 @end quotation
3035 @end deffn
3036
3037 @comment the REAL name for this command is "ocd_flash_banks"
3038 @comment less confusing would be: "flash list" (like "nand list")
3039 @deffn Command {flash banks}
3040 Prints a one-line summary of each device declared
3041 using @command{flash bank}, numbered from zero.
3042 Note that this is the @emph{plural} form;
3043 the @emph{singular} form is a very different command.
3044 @end deffn
3045
3046 @deffn Command {flash probe} num
3047 Identify the flash, or validate the parameters of the configured flash. Operation
3048 depends on the flash type.
3049 The @var{num} parameter is a value shown by @command{flash banks}.
3050 Most flash commands will implicitly @emph{autoprobe} the bank;
3051 flash drivers can distinguish between probing and autoprobing,
3052 but most don't bother.
3053 @end deffn
3054
3055 @section Erasing, Reading, Writing to Flash
3056 @cindex flash erasing
3057 @cindex flash reading
3058 @cindex flash writing
3059 @cindex flash programming
3060
3061 One feature distinguishing NOR flash from NAND or serial flash technologies
3062 is that for read access, it acts exactly like any other addressible memory.
3063 This means you can use normal memory read commands like @command{mdw} or
3064 @command{dump_image} with it, with no special @command{flash} subcommands.
3065 @xref{Memory access}, and @ref{Image access}.
3066
3067 Write access works differently. Flash memory normally needs to be erased
3068 before it's written. Erasing a sector turns all of its bits to ones, and
3069 writing can turn ones into zeroes. This is why there are special commands
3070 for interactive erasing and writing, and why GDB needs to know which parts
3071 of the address space hold NOR flash memory.
3072
3073 @quotation Note
3074 Most of these erase and write commands leverage the fact that NOR flash
3075 chips consume target address space. They implicitly refer to the current
3076 JTAG target, and map from an address in that target's address space
3077 back to a flash bank.
3078 @comment In May 2009, those mappings may fail if any bank associated
3079 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
3080 A few commands use abstract addressing based on bank and sector numbers,
3081 and don't depend on searching the current target and its address space.
3082 Avoid confusing the two command models.
3083 @end quotation
3084
3085 Some flash chips implement software protection against accidental writes,
3086 since such buggy writes could in some cases ``brick'' a system.
3087 For such systems, erasing and writing may require sector protection to be
3088 disabled first.
3089 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
3090 and AT91SAM7 on-chip flash.
3091 @xref{flash protect}.
3092
3093 @anchor{flash erase_sector}
3094 @deffn Command {flash erase_sector} num first last
3095 Erase sectors in bank @var{num}, starting at sector @var{first} up to and including
3096 @var{last}. Sector numbering starts at 0.
3097 The @var{num} parameter is a value shown by @command{flash banks}.
3098 @end deffn
3099
3100 @deffn Command {flash erase_address} address length
3101 Erase sectors starting at @var{address} for @var{length} bytes.
3102 The flash bank to use is inferred from the @var{address}, and
3103 the specified length must stay within that bank.
3104 As a special case, when @var{length} is zero and @var{address} is
3105 the start of the bank, the whole flash is erased.
3106 @end deffn
3107
3108 @deffn Command {flash fillw} address word length
3109 @deffnx Command {flash fillh} address halfword length
3110 @deffnx Command {flash fillb} address byte length
3111 Fills flash memory with the specified @var{word} (32 bits),
3112 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
3113 starting at @var{address} and continuing
3114 for @var{length} units (word/halfword/byte).
3115 No erasure is done before writing; when needed, that must be done
3116 before issuing this command.
3117 Writes are done in blocks of up to 1024 bytes, and each write is
3118 verified by reading back the data and comparing it to what was written.
3119 The flash bank to use is inferred from the @var{address} of
3120 each block, and the specified length must stay within that bank.
3121 @end deffn
3122 @comment no current checks for errors if fill blocks touch multiple banks!
3123
3124 @anchor{flash write_bank}
3125 @deffn Command {flash write_bank} num filename offset
3126 Write the binary @file{filename} to flash bank @var{num},
3127 starting at @var{offset} bytes from the beginning of the bank.
3128 The @var{num} parameter is a value shown by @command{flash banks}.
3129 @end deffn
3130
3131 @anchor{flash write_image}
3132 @deffn Command {flash write_image} [erase] filename [offset] [type]
3133 Write the image @file{filename} to the current target's flash bank(s).
3134 A relocation @var{offset} may be specified, in which case it is added
3135 to the base address for each section in the image.
3136 The file [@var{type}] can be specified
3137 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
3138 @option{elf} (ELF file), @option{s19} (Motorola s19).
3139 @option{mem}, or @option{builder}.
3140 The relevant flash sectors will be erased prior to programming
3141 if the @option{erase} parameter is given.
3142 The flash bank to use is inferred from the @var{address} of
3143 each image segment.
3144 @end deffn
3145
3146 @section Other Flash commands
3147 @cindex flash protection
3148
3149 @deffn Command {flash erase_check} num
3150 Check erase state of sectors in flash bank @var{num},
3151 and display that status.
3152 The @var{num} parameter is a value shown by @command{flash banks}.
3153 This is the only operation that
3154 updates the erase state information displayed by @option{flash info}. That means you have
3155 to issue an @command{flash erase_check} command after erasing or programming the device
3156 to get updated information.
3157 (Code execution may have invalidated any state records kept by OpenOCD.)
3158 @end deffn
3159
3160 @deffn Command {flash info} num
3161 Print info about flash bank @var{num}
3162 The @var{num} parameter is a value shown by @command{flash banks}.
3163 The information includes per-sector protect status.
3164 @end deffn
3165
3166 @anchor{flash protect}
3167 @deffn Command {flash protect} num first last (on|off)
3168 Enable (@var{on}) or disable (@var{off}) protection of flash sectors
3169 @var{first} to @var{last} of flash bank @var{num}.
3170 The @var{num} parameter is a value shown by @command{flash banks}.
3171 @end deffn
3172
3173 @deffn Command {flash protect_check} num
3174 Check protection state of sectors in flash bank @var{num}.
3175 The @var{num} parameter is a value shown by @command{flash banks}.
3176 @comment @option{flash erase_sector} using the same syntax.
3177 @end deffn
3178
3179 @anchor{Flash Driver List}
3180 @section Flash Drivers, Options, and Commands
3181 As noted above, the @command{flash bank} command requires a driver name,
3182 and allows driver-specific options and behaviors.
3183 Some drivers also activate driver-specific commands.
3184
3185 @subsection External Flash
3186
3187 @deffn {Flash Driver} cfi
3188 @cindex Common Flash Interface
3189 @cindex CFI
3190 The ``Common Flash Interface'' (CFI) is the main standard for
3191 external NOR flash chips, each of which connects to a
3192 specific external chip select on the CPU.
3193 Frequently the first such chip is used to boot the system.
3194 Your board's @code{reset-init} handler might need to
3195 configure additional chip selects using other commands (like: @command{mww} to
3196 configure a bus and its timings) , or
3197 perhaps configure a GPIO pin that controls the ``write protect'' pin
3198 on the flash chip.
3199 The CFI driver can use a target-specific working area to significantly
3200 speed up operation.
3201
3202 The CFI driver can accept the following optional parameters, in any order:
3203
3204 @itemize
3205 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
3206 like AM29LV010 and similar types.
3207 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
3208 @end itemize
3209
3210 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
3211 wide on a sixteen bit bus:
3212
3213 @example
3214 flash bank cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
3215 flash bank cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
3216 @end example
3217 @end deffn
3218
3219 @subsection Internal Flash (Microcontrollers)
3220
3221 @deffn {Flash Driver} aduc702x
3222 The ADUC702x analog microcontrollers from ST Micro
3223 include internal flash and use ARM7TDMI cores.
3224 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
3225 The setup command only requires the @var{target} argument
3226 since all devices in this family have the same memory layout.
3227
3228 @example
3229 flash bank aduc702x 0 0 0 0 $_TARGETNAME
3230 @end example
3231 @end deffn
3232
3233 @deffn {Flash Driver} at91sam7
3234 All members of the AT91SAM7 microcontroller family from Atmel
3235 include internal flash and use ARM7TDMI cores.
3236 The driver automatically recognizes a number of these chips using
3237 the chip identification register, and autoconfigures itself.
3238
3239 @example
3240 flash bank at91sam7 0 0 0 0 $_TARGETNAME
3241 @end example
3242
3243 For chips which are not recognized by the controller driver, you must
3244 provide additional parameters in the following order:
3245
3246 @itemize
3247 @item @var{chip_model} ... label used with @command{flash info}
3248 @item @var{banks}
3249 @item @var{sectors_per_bank}
3250 @item @var{pages_per_sector}
3251 @item @var{pages_size}
3252 @item @var{num_nvm_bits}
3253 @item @var{freq_khz} ... required if an external clock is provided,
3254 optional (but recommended) when the oscillator frequency is known
3255 @end itemize
3256
3257 It is recommended that you provide zeroes for all of those values
3258 except the clock frequency, so that everything except that frequency
3259 will be autoconfigured.
3260 Knowing the frequency helps ensure correct timings for flash access.
3261
3262 The flash controller handles erases automatically on a page (128/256 byte)
3263 basis, so explicit erase commands are not necessary for flash programming.
3264 However, there is an ``EraseAll`` command that can erase an entire flash
3265 plane (of up to 256KB), and it will be used automatically when you issue
3266 @command{flash erase_sector} or @command{flash erase_address} commands.
3267
3268 @deffn Command {at91sam7 gpnvm} bitnum (set|clear)
3269 Set or clear a ``General Purpose Non-Volatle Memory'' (GPNVM)
3270 bit for the processor. Each processor has a number of such bits,
3271 used for controlling features such as brownout detection (so they
3272 are not truly general purpose).
3273 @quotation Note
3274 This assumes that the first flash bank (number 0) is associated with
3275 the appropriate at91sam7 target.
3276 @end quotation
3277 @end deffn
3278 @end deffn
3279
3280 @deffn {Flash Driver} avr
3281 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
3282 @emph{The current implementation is incomplete.}
3283 @comment - defines mass_erase ... pointless given flash_erase_address
3284 @end deffn
3285
3286 @deffn {Flash Driver} ecosflash
3287 @emph{No idea what this is...}
3288 The @var{ecosflash} driver defines one mandatory parameter,
3289 the name of a modules of target code which is downloaded
3290 and executed.
3291 @end deffn
3292
3293 @deffn {Flash Driver} lpc2000
3294 Most members of the LPC2000 microcontroller family from NXP
3295 include internal flash and use ARM7TDMI cores.
3296 The @var{lpc2000} driver defines two mandatory and one optional parameters,
3297 which must appear in the following order:
3298
3299 @itemize
3300 @item @var{variant} ... required, may be
3301 @var{lpc2000_v1} (older LPC21xx and LPC22xx)
3302 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
3303 @item @var{clock_kHz} ... the frequency, in kiloHertz,
3304 at which the core is running
3305 @item @var{calc_checksum} ... optional (but you probably want to provide this!),
3306 telling the driver to calculate a valid checksum for the exception vector table.
3307 @end itemize
3308
3309 LPC flashes don't require the chip and bus width to be specified.
3310
3311 @example
3312 flash bank lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
3313 lpc2000_v2 14765 calc_checksum
3314 @end example
3315 @end deffn
3316
3317 @deffn {Flash Driver} lpc288x
3318 The LPC2888 microcontroller from NXP needs slightly different flash
3319 support from its lpc2000 siblings.
3320 The @var{lpc288x} driver defines one mandatory parameter,
3321 the programming clock rate in Hz.
3322 LPC flashes don't require the chip and bus width to be specified.
3323
3324 @example
3325 flash bank lpc288x 0 0 0 0 $_TARGETNAME 12000000
3326 @end example
3327 @end deffn
3328
3329 @deffn {Flash Driver} ocl
3330 @emph{No idea what this is, other than using some arm7/arm9 core.}
3331
3332 @example
3333 flash bank ocl 0 0 0 0 $_TARGETNAME
3334 @end example
3335 @end deffn
3336
3337 @deffn {Flash Driver} pic32mx
3338 The PIC32MX microcontrollers are based on the MIPS 4K cores,
3339 and integrate flash memory.
3340 @emph{The current implementation is incomplete.}
3341
3342 @example
3343 flash bank pix32mx 0 0 0 0 $_TARGETNAME
3344 @end example
3345
3346 @comment numerous *disabled* commands are defined:
3347 @comment - chip_erase ... pointless given flash_erase_address
3348 @comment - lock, unlock ... pointless given protect on/off (yes?)
3349 @comment - pgm_word ... shouldn't bank be deduced from address??
3350 Some pic32mx-specific commands are defined:
3351 @deffn Command {pic32mx pgm_word} address value bank
3352 Programs the specified 32-bit @var{value} at the given @var{address}
3353 in the specified chip @var{bank}.
3354 @end deffn
3355 @end deffn
3356
3357 @deffn {Flash Driver} stellaris
3358 All members of the Stellaris LM3Sxxx microcontroller family from
3359 Texas Instruments
3360 include internal flash and use ARM Cortex M3 cores.
3361 The driver automatically recognizes a number of these chips using
3362 the chip identification register, and autoconfigures itself.
3363 @footnote{Currently there is a @command{stellaris mass_erase} command.
3364 That seems pointless since the same effect can be had using the
3365 standard @command{flash erase_address} command.}
3366
3367 @example
3368 flash bank stellaris 0 0 0 0 $_TARGETNAME
3369 @end example
3370 @end deffn
3371
3372 @deffn {Flash Driver} stm32x
3373 All members of the STM32 microcontroller family from ST Microelectronics
3374 include internal flash and use ARM Cortex M3 cores.
3375 The driver automatically recognizes a number of these chips using
3376 the chip identification register, and autoconfigures itself.
3377
3378 @example
3379 flash bank stm32x 0 0 0 0 $_TARGETNAME
3380 @end example
3381
3382 Some stm32x-specific commands
3383 @footnote{Currently there is a @command{stm32x mass_erase} command.
3384 That seems pointless since the same effect can be had using the
3385 standard @command{flash erase_address} command.}
3386 are defined:
3387
3388 @deffn Command {stm32x lock} num
3389 Locks the entire stm32 device.
3390 The @var{num} parameter is a value shown by @command{flash banks}.
3391 @end deffn
3392
3393 @deffn Command {stm32x unlock} num
3394 Unlocks the entire stm32 device.
3395 The @var{num} parameter is a value shown by @command{flash banks}.
3396 @end deffn
3397
3398 @deffn Command {stm32x options_read} num
3399 Read and display the stm32 option bytes written by
3400 the @command{stm32x options_write} command.
3401 The @var{num} parameter is a value shown by @command{flash banks}.
3402 @end deffn
3403
3404 @deffn Command {stm32x options_write} num (SWWDG|HWWDG) (RSTSTNDBY|NORSTSTNDBY) (RSTSTOP|NORSTSTOP)
3405 Writes the stm32 option byte with the specified values.
3406 The @var{num} parameter is a value shown by @command{flash banks}.
3407 @end deffn
3408 @end deffn
3409
3410 @deffn {Flash Driver} str7x
3411 All members of the STR7 microcontroller family from ST Microelectronics
3412 include internal flash and use ARM7TDMI cores.
3413 The @var{str7x} driver defines one mandatory parameter, @var{variant},
3414 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
3415
3416 @example
3417 flash bank str7x 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
3418 @end example
3419 @end deffn
3420
3421 @deffn {Flash Driver} str9x
3422 Most members of the STR9 microcontroller family from ST Microelectronics
3423 include internal flash and use ARM966E cores.
3424 The str9 needs the flash controller to be configured using
3425 the @command{str9x flash_config} command prior to Flash programming.
3426
3427 @example
3428 flash bank str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
3429 str9x flash_config 0 4 2 0 0x80000
3430 @end example
3431
3432 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
3433 Configures the str9 flash controller.
3434 The @var{num} parameter is a value shown by @command{flash banks}.
3435
3436 @itemize @bullet
3437 @item @var{bbsr} - Boot Bank Size register
3438 @item @var{nbbsr} - Non Boot Bank Size register
3439 @item @var{bbadr} - Boot Bank Start Address register
3440 @item @var{nbbadr} - Boot Bank Start Address register
3441 @end itemize
3442 @end deffn
3443
3444 @end deffn
3445
3446 @deffn {Flash Driver} tms470
3447 Most members of the TMS470 microcontroller family from Texas Instruments
3448 include internal flash and use ARM7TDMI cores.
3449 This driver doesn't require the chip and bus width to be specified.
3450
3451 Some tms470-specific commands are defined:
3452
3453 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
3454 Saves programming keys in a register, to enable flash erase and write commands.
3455 @end deffn
3456
3457 @deffn Command {tms470 osc_mhz} clock_mhz
3458 Reports the clock speed, which is used to calculate timings.
3459 @end deffn
3460
3461 @deffn Command {tms470 plldis} (0|1)
3462 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
3463 the flash clock.
3464 @end deffn
3465 @end deffn
3466
3467 @subsection str9xpec driver
3468 @cindex str9xpec
3469
3470 Here is some background info to help
3471 you better understand how this driver works. OpenOCD has two flash drivers for
3472 the str9:
3473 @enumerate
3474 @item
3475 Standard driver @option{str9x} programmed via the str9 core. Normally used for
3476 flash programming as it is faster than the @option{str9xpec} driver.
3477 @item
3478 Direct programming @option{str9xpec} using the flash controller. This is an
3479 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
3480 core does not need to be running to program using this flash driver. Typical use
3481 for this driver is locking/unlocking the target and programming the option bytes.
3482 @end enumerate
3483
3484 Before we run any commands using the @option{str9xpec} driver we must first disable
3485 the str9 core. This example assumes the @option{str9xpec} driver has been
3486 configured for flash bank 0.
3487 @example
3488 # assert srst, we do not want core running
3489 # while accessing str9xpec flash driver
3490 jtag_reset 0 1
3491 # turn off target polling
3492 poll off
3493 # disable str9 core
3494 str9xpec enable_turbo 0
3495 # read option bytes
3496 str9xpec options_read 0
3497 # re-enable str9 core
3498 str9xpec disable_turbo 0
3499 poll on
3500 reset halt
3501 @end example
3502 The above example will read the str9 option bytes.
3503 When performing a unlock remember that you will not be able to halt the str9 - it
3504 has been locked. Halting the core is not required for the @option{str9xpec} driver
3505 as mentioned above, just issue the commands above manually or from a telnet prompt.
3506
3507 @deffn {Flash Driver} str9xpec
3508 Only use this driver for locking/unlocking the device or configuring the option bytes.
3509 Use the standard str9 driver for programming.
3510 Before using the flash commands the turbo mode must be enabled using the
3511 @command{str9xpec enable_turbo} command.
3512
3513 Several str9xpec-specific commands are defined:
3514
3515 @deffn Command {str9xpec disable_turbo} num
3516 Restore the str9 into JTAG chain.
3517 @end deffn
3518
3519 @deffn Command {str9xpec enable_turbo} num
3520 Enable turbo mode, will simply remove the str9 from the chain and talk
3521 directly to the embedded flash controller.
3522 @end deffn
3523
3524 @deffn Command {str9xpec lock} num
3525 Lock str9 device. The str9 will only respond to an unlock command that will
3526 erase the device.
3527 @end deffn
3528
3529 @deffn Command {str9xpec part_id} num
3530 Prints the part identifier for bank @var{num}.
3531 @end deffn
3532
3533 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
3534 Configure str9 boot bank.
3535 @end deffn
3536
3537 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
3538 Configure str9 lvd source.
3539 @end deffn
3540
3541 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
3542 Configure str9 lvd threshold.
3543 @end deffn
3544
3545 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
3546 Configure str9 lvd reset warning source.
3547 @end deffn
3548
3549 @deffn Command {str9xpec options_read} num
3550 Read str9 option bytes.
3551 @end deffn
3552
3553 @deffn Command {str9xpec options_write} num
3554 Write str9 option bytes.
3555 @end deffn
3556
3557 @deffn Command {str9xpec unlock} num
3558 unlock str9 device.
3559 @end deffn
3560
3561 @end deffn
3562
3563
3564 @section mFlash
3565
3566 @subsection mFlash Configuration
3567 @cindex mFlash Configuration
3568
3569 @deffn {Config Command} {mflash bank} soc base RST_pin target
3570 Configures a mflash for @var{soc} host bank at
3571 address @var{base}.
3572 The pin number format depends on the host GPIO naming convention.
3573 Currently, the mflash driver supports s3c2440 and pxa270.
3574
3575 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
3576
3577 @example
3578 mflash bank s3c2440 0x10000000 1b 0
3579 @end example
3580
3581 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
3582
3583 @example
3584 mflash bank pxa270 0x08000000 43 0
3585 @end example
3586 @end deffn
3587
3588 @subsection mFlash commands
3589 @cindex mFlash commands
3590
3591 @deffn Command {mflash config pll} frequency
3592 Configure mflash PLL.
3593 The @var{frequency} is the mflash input frequency, in Hz.
3594 Issuing this command will erase mflash's whole internal nand and write new pll.
3595 After this command, mflash needs power-on-reset for normal operation.
3596 If pll was newly configured, storage and boot(optional) info also need to be update.
3597 @end deffn
3598
3599 @deffn Command {mflash config boot}
3600 Configure bootable option.
3601 If bootable option is set, mflash offer the first 8 sectors
3602 (4kB) for boot.
3603 @end deffn
3604
3605 @deffn Command {mflash config storage}
3606 Configure storage information.
3607 For the normal storage operation, this information must be
3608 written.
3609 @end deffn
3610
3611 @deffn Command {mflash dump} num filename offset size
3612 Dump @var{size} bytes, starting at @var{offset} bytes from the
3613 beginning of the bank @var{num}, to the file named @var{filename}.
3614 @end deffn
3615
3616 @deffn Command {mflash probe}
3617 Probe mflash.
3618 @end deffn
3619
3620 @deffn Command {mflash write} num filename offset
3621 Write the binary file @var{filename} to mflash bank @var{num}, starting at
3622 @var{offset} bytes from the beginning of the bank.
3623 @end deffn
3624
3625 @node NAND Flash Commands
3626 @chapter NAND Flash Commands
3627 @cindex NAND
3628
3629 Compared to NOR or SPI flash, NAND devices are inexpensive
3630 and high density. Today's NAND chips, and multi-chip modules,
3631 commonly hold multiple GigaBytes of data.
3632
3633 NAND chips consist of a number of ``erase blocks'' of a given
3634 size (such as 128 KBytes), each of which is divided into a
3635 number of pages (of perhaps 512 or 2048 bytes each). Each
3636 page of a NAND flash has an ``out of band'' (OOB) area to hold
3637 Error Correcting Code (ECC) and other metadata, usually 16 bytes
3638 of OOB for every 512 bytes of page data.
3639
3640 One key characteristic of NAND flash is that its error rate
3641 is higher than that of NOR flash. In normal operation, that
3642 ECC is used to correct and detect errors. However, NAND
3643 blocks can also wear out and become unusable; those blocks
3644 are then marked "bad". NAND chips are even shipped from the
3645 manufacturer with a few bad blocks. The highest density chips
3646 use a technology (MLC) that wears out more quickly, so ECC
3647 support is increasingly important as a way to detect blocks
3648 that have begun to fail, and help to preserve data integrity
3649 with techniques such as wear leveling.
3650
3651 Software is used to manage the ECC. Some controllers don't
3652 support ECC directly; in those cases, software ECC is used.
3653 Other controllers speed up the ECC calculations with hardware.
3654 Single-bit error correction hardware is routine. Controllers
3655 geared for newer MLC chips may correct 4 or more errors for
3656 every 512 bytes of data.
3657
3658 You will need to make sure that any data you write using
3659 OpenOCD includes the apppropriate kind of ECC. For example,
3660 that may mean passing the @code{oob_softecc} flag when
3661 writing NAND data, or ensuring that the correct hardware
3662 ECC mode is used.
3663
3664 The basic steps for using NAND devices include:
3665 @enumerate
3666 @item Declare via the command @command{nand device}
3667 @* Do this in a board-specific configuration file,
3668 passing parameters as needed by the controller.
3669 @item Configure each device using @command{nand probe}.
3670 @* Do this only after the associated target is set up,
3671 such as in its reset-init script or in procures defined
3672 to access that device.
3673 @item Operate on the flash via @command{nand subcommand}
3674 @* Often commands to manipulate the flash are typed by a human, or run
3675 via a script in some automated way. Common task include writing a
3676 boot loader, operating system, or other data needed to initialize or
3677 de-brick a board.
3678 @end enumerate
3679
3680 @b{NOTE:} At the time this text was written, the largest NAND
3681 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
3682 This is because the variables used to hold offsets and lengths
3683 are only 32 bits wide.
3684 (Larger chips may work in some cases, unless an offset or length
3685 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
3686 Some larger devices will work, since they are actually multi-chip
3687 modules with two smaller chips and individual chipselect lines.
3688
3689 @section NAND Configuration Commands
3690 @cindex NAND configuration
3691
3692 NAND chips must be declared in configuration scripts,
3693 plus some additional configuration that's done after
3694 OpenOCD has initialized.
3695
3696 @deffn {Config Command} {nand device} controller target [configparams...]
3697 Declares a NAND device, which can be read and written to
3698 after it has been configured through @command{nand probe}.
3699 In OpenOCD, devices are single chips; this is unlike some
3700 operating systems, which may manage multiple chips as if
3701 they were a single (larger) device.
3702 In some cases, configuring a device will activate extra
3703 commands; see the controller-specific documentation.
3704
3705 @b{NOTE:} This command is not available after OpenOCD
3706 initialization has completed. Use it in board specific
3707 configuration files, not interactively.
3708
3709 @itemize @bullet
3710 @item @var{controller} ... identifies the controller driver
3711 associated with the NAND device being declared.
3712 @xref{NAND Driver List}.
3713 @item @var{target} ... names the target used when issuing
3714 commands to the NAND controller.
3715 @comment Actually, it's currently a controller-specific parameter...
3716 @item @var{configparams} ... controllers may support, or require,
3717 additional parameters. See the controller-specific documentation
3718 for more information.
3719 @end itemize
3720 @end deffn
3721
3722 @deffn Command {nand list}
3723 Prints a one-line summary of each device declared
3724 using @command{nand device}, numbered from zero.
3725 Note that un-probed devices show no details.
3726 @end deffn
3727
3728 @deffn Command {nand probe} num
3729 Probes the specified device to determine key characteristics
3730 like its page and block sizes, and how many blocks it has.
3731 The @var{num} parameter is the value shown by @command{nand list}.
3732 You must (successfully) probe a device before you can use
3733 it with most other NAND commands.
3734 @end deffn
3735
3736 @section Erasing, Reading, Writing to NAND Flash
3737
3738 @deffn Command {nand dump} num filename offset length [oob_option]
3739 @cindex NAND reading
3740 Reads binary data from the NAND device and writes it to the file,
3741 starting at the specified offset.
3742 The @var{num} parameter is the value shown by @command{nand list}.
3743
3744 Use a complete path name for @var{filename}, so you don't depend
3745 on the directory used to start the OpenOCD server.
3746
3747 The @var{offset} and @var{length} must be exact multiples of the
3748 device's page size. They describe a data region; the OOB data
3749 associated with each such page may also be accessed.
3750
3751 @b{NOTE:} At the time this text was written, no error correction
3752 was done on the data that's read, unless raw access was disabled
3753 and the underlying NAND controller driver had a @code{read_page}
3754 method which handled that error correction.
3755
3756 By default, only page data is saved to the specified file.
3757 Use an @var{oob_option} parameter to save OOB data:
3758 @itemize @bullet
3759 @item no oob_* parameter
3760 @*Output file holds only page data; OOB is discarded.
3761 @item @code{oob_raw}
3762 @*Output file interleaves page data and OOB data;
3763 the file will be longer than "length" by the size of the
3764 spare areas associated with each data page.
3765 Note that this kind of "raw" access is different from
3766 what's implied by @command{nand raw_access}, which just
3767 controls whether a hardware-aware access method is used.
3768 @item @code{oob_only}
3769 @*Output file has only raw OOB data, and will
3770 be smaller than "length" since it will contain only the
3771 spare areas associated with each data page.
3772 @end itemize
3773 @end deffn
3774
3775 @deffn Command {nand erase} num offset length
3776 @cindex NAND erasing
3777 @cindex NAND programming
3778 Erases blocks on the specified NAND device, starting at the
3779 specified @var{offset} and continuing for @var{length} bytes.
3780 Both of those values must be exact multiples of the device's
3781 block size, and the region they specify must fit entirely in the chip.
3782 The @var{num} parameter is the value shown by @command{nand list}.
3783
3784 @b{NOTE:} This command will try to erase bad blocks, when told
3785 to do so, which will probably invalidate the manufacturer's bad
3786 block marker.
3787 For the remainder of the current server session, @command{nand info}
3788 will still report that the block ``is'' bad.
3789 @end deffn
3790
3791 @deffn Command {nand write} num filename offset [option...]
3792 @cindex NAND writing
3793 @cindex NAND programming
3794 Writes binary data from the file into the specified NAND device,
3795 starting at the specified offset. Those pages should already
3796 have been erased; you can't change zero bits to one bits.
3797 The @var{num} parameter is the value shown by @command{nand list}.
3798
3799 Use a complete path name for @var{filename}, so you don't depend
3800 on the directory used to start the OpenOCD server.
3801
3802 The @var{offset} must be an exact multiple of the device's page size.
3803 All data in the file will be written, assuming it doesn't run
3804 past the end of the device.
3805 Only full pages are written, and any extra space in the last
3806 page will be filled with 0xff bytes. (That includes OOB data,
3807 if that's being written.)
3808
3809 @b{NOTE:} At the time this text was written, bad blocks are
3810 ignored. That is, this routine will not skip bad blocks,
3811 but will instead try to write them. This can cause problems.
3812
3813 Provide at most one @var{option} parameter. With some
3814 NAND drivers, the meanings of these parameters may change
3815 if @command{nand raw_access} was used to disable hardware ECC.
3816 @itemize @bullet
3817 @item no oob_* parameter
3818 @*File has only page data, which is written.
3819 If raw acccess is in use, the OOB area will not be written.
3820 Otherwise, if the underlying NAND controller driver has
3821 a @code{write_page} routine, that routine may write the OOB
3822 with hardware-computed ECC data.
3823 @item @code{oob_only}
3824 @*File has only raw OOB data, which is written to the OOB area.
3825 Each page's data area stays untouched. @i{This can be a dangerous
3826 option}, since it can invalidate the ECC data.
3827 You may need to force raw access to use this mode.
3828 @item @code{oob_raw}
3829 @*File interleaves data and OOB data, both of which are written
3830 If raw access is enabled, the data is written first, then the
3831 un-altered OOB.
3832 Otherwise, if the underlying NAND controller driver has
3833 a @code{write_page} routine, that routine may modify the OOB
3834 before it's written, to include hardware-computed ECC data.
3835 @item @code{oob_softecc}
3836 @*File has only page data, which is written.
3837 The OOB area is filled with 0xff, except for a standard 1-bit
3838 software ECC code stored in conventional locations.
3839 You might need to force raw access to use this mode, to prevent
3840 the underlying driver from applying hardware ECC.
3841 @item @code{oob_softecc_kw}
3842 @*File has only page data, which is written.
3843 The OOB area is filled with 0xff, except for a 4-bit software ECC
3844 specific to the boot ROM in Marvell Kirkwood SoCs.
3845 You might need to force raw access to use this mode, to prevent
3846 the underlying driver from applying hardware ECC.
3847 @end itemize
3848 @end deffn
3849
3850 @section Other NAND commands
3851 @cindex NAND other commands
3852
3853 @deffn Command {nand check_bad_blocks} [offset length]
3854 Checks for manufacturer bad block markers on the specified NAND
3855 device. If no parameters are provided, checks the whole
3856 device; otherwise, starts at the specified @var{offset} and
3857 continues for @var{length} bytes.
3858 Both of those values must be exact multiples of the device's
3859 block size, and the region they specify must fit entirely in the chip.
3860 The @var{num} parameter is the value shown by @command{nand list}.
3861
3862 @b{NOTE:} Before using this command you should force raw access
3863 with @command{nand raw_access enable} to ensure that the underlying
3864 driver will not try to apply hardware ECC.
3865 @end deffn
3866
3867 @deffn Command {nand info} num
3868 The @var{num} parameter is the value shown by @command{nand list}.
3869 This prints the one-line summary from "nand list", plus for
3870 devices which have been probed this also prints any known
3871 status for each block.
3872 @end deffn
3873
3874 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
3875 Sets or clears an flag affecting how page I/O is done.
3876 The @var{num} parameter is the value shown by @command{nand list}.
3877
3878 This flag is cleared (disabled) by default, but changing that
3879 value won't affect all NAND devices. The key factor is whether
3880 the underlying driver provides @code{read_page} or @code{write_page}
3881 methods. If it doesn't provide those methods, the setting of
3882 this flag is irrelevant; all access is effectively ``raw''.
3883
3884 When those methods exist, they are normally used when reading
3885 data (@command{nand dump} or reading bad block markers) or
3886 writing it (@command{nand write}). However, enabling
3887 raw access (setting the flag) prevents use of those methods,
3888 bypassing hardware ECC logic.
3889 @i{This can be a dangerous option}, since writing blocks
3890 with the wrong ECC data can cause them to be marked as bad.
3891 @end deffn
3892
3893 @anchor{NAND Driver List}
3894 @section NAND Drivers, Options, and Commands
3895 As noted above, the @command{nand device} command allows
3896 driver-specific options and behaviors.
3897 Some controllers also activate controller-specific commands.
3898
3899 @deffn {NAND Driver} davinci
3900 This driver handles the NAND controllers found on DaVinci family
3901 chips from Texas Instruments.
3902 It takes three extra parameters:
3903 address of the NAND chip;
3904 hardware ECC mode to use (hwecc1, hwecc4, hwecc4_infix);
3905 address of the AEMIF controller on this processor.
3906 @example
3907 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
3908 @end example
3909 All DaVinci processors support the single-bit ECC hardware,
3910 and newer ones also support the four-bit ECC hardware.
3911 The @code{write_page} and @code{read_page} methods are used
3912 to implement those ECC modes, unless they are disabled using
3913 the @command{nand raw_access} command.
3914 @end deffn
3915
3916 @deffn {NAND Driver} lpc3180
3917 These controllers require an extra @command{nand device}
3918 parameter: the clock rate used by the controller.
3919 @deffn Command {lpc3180 select} num [mlc|slc]
3920 Configures use of the MLC or SLC controller mode.
3921 MLC implies use of hardware ECC.
3922 The @var{num} parameter is the value shown by @command{nand list}.
3923 @end deffn
3924
3925 At this writing, this driver includes @code{write_page}
3926 and @code{read_page} methods. Using @command{nand raw_access}
3927 to disable those methods will prevent use of hardware ECC
3928 in the MLC controller mode, but won't change SLC behavior.
3929 @end deffn
3930 @comment current lpc3180 code won't issue 5-byte address cycles
3931
3932 @deffn {NAND Driver} orion
3933 These controllers require an extra @command{nand device}
3934 parameter: the address of the controller.
3935 @example
3936 nand device orion 0xd8000000
3937 @end example
3938 These controllers don't define any specialized commands.
3939 At this writing, their drivers don't include @code{write_page}
3940 or @code{read_page} methods, so @command{nand raw_access} won't
3941 change any behavior.
3942 @end deffn
3943
3944 @deffn {NAND Driver} s3c2410
3945 @deffnx {NAND Driver} s3c2412
3946 @deffnx {NAND Driver} s3c2440
3947 @deffnx {NAND Driver} s3c2443
3948 These S3C24xx family controllers don't have any special
3949 @command{nand device} options, and don't define any
3950 specialized commands.
3951 At this writing, their drivers don't include @code{write_page}
3952 or @code{read_page} methods, so @command{nand raw_access} won't
3953 change any behavior.
3954 @end deffn
3955
3956 @node General Commands
3957 @chapter General Commands
3958 @cindex commands
3959
3960 The commands documented in this chapter here are common commands that
3961 you, as a human, may want to type and see the output of. Configuration type
3962 commands are documented elsewhere.
3963
3964 Intent:
3965 @itemize @bullet
3966 @item @b{Source Of Commands}
3967 @* OpenOCD commands can occur in a configuration script (discussed
3968 elsewhere) or typed manually by a human or supplied programatically,
3969 or via one of several TCP/IP Ports.
3970
3971 @item @b{From the human}
3972 @* A human should interact with the telnet interface (default port: 4444)
3973 or via GDB (default port 3333).
3974
3975 To issue commands from within a GDB session, use the @option{monitor}
3976 command, e.g. use @option{monitor poll} to issue the @option{poll}
3977 command. All output is relayed through the GDB session.
3978
3979 @item @b{Machine Interface}
3980 The Tcl interface's intent is to be a machine interface. The default Tcl
3981 port is 5555.
3982 @end itemize
3983
3984
3985 @section Daemon Commands
3986
3987 @deffn Command sleep msec [@option{busy}]
3988 Wait for at least @var{msec} milliseconds before resuming.
3989 If @option{busy} is passed, busy-wait instead of sleeping.
3990 (This option is strongly discouraged.)
3991 Useful in connection with script files
3992 (@command{script} command and @command{target_name} configuration).
3993 @end deffn
3994
3995 @deffn Command shutdown
3996 Close the OpenOCD daemon, disconnecting all clients (GDB, telnet, other).
3997 @end deffn
3998
3999 @anchor{debug_level}
4000 @deffn Command debug_level [n]
4001 @cindex message level
4002 Display debug level.
4003 If @var{n} (from 0..3) is provided, then set it to that level.
4004 This affects the kind of messages sent to the server log.
4005 Level 0 is error messages only;
4006 level 1 adds warnings;
4007 level 2 (the default) adds informational messages;
4008 and level 3 adds debugging messages.
4009 @end deffn
4010
4011 @deffn Command fast (@option{enable}|@option{disable})
4012 Default disabled.
4013 Set default behaviour of OpenOCD to be "fast and dangerous".
4014
4015 At this writing, this only affects the defaults for two ARM7/ARM9 parameters:
4016 fast memory access, and DCC downloads. Those parameters may still be
4017 individually overridden.
4018
4019 The target specific "dangerous" optimisation tweaking options may come and go
4020 as more robust and user friendly ways are found to ensure maximum throughput
4021 and robustness with a minimum of configuration.
4022
4023 Typically the "fast enable" is specified first on the command line:
4024
4025 @example
4026 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
4027 @end example
4028 @end deffn
4029
4030 @deffn Command echo message
4031 Logs a message at "user" priority.
4032 Output @var{message} to stdout.
4033 @example
4034 echo "Downloading kernel -- please wait"
4035 @end example
4036 @end deffn
4037
4038 @deffn Command log_output [filename]
4039 Redirect logging to @var{filename};
4040 the initial log output channel is stderr.
4041 @end deffn
4042
4043 @anchor{Target State handling}
4044 @section Target State handling
4045 @cindex reset
4046 @cindex halt
4047 @cindex target initialization
4048
4049 In this section ``target'' refers to a CPU configured as
4050 shown earlier (@pxref{CPU Configuration}).
4051 These commands, like many, implicitly refer to
4052 a @dfn{current target} which is used to perform the
4053 various operations. The current target may be changed
4054 by using @command{targets} command with the name of the
4055 target which should become current.
4056
4057 @deffn Command reg [(number|name) [value]]
4058 Access a single register by @var{number} or by its @var{name}.
4059
4060 @emph{With no arguments}:
4061 list all available registers for the current target,
4062 showing number, name, size, value, and cache status.
4063
4064 @emph{With number/name}: display that register's value.
4065
4066 @emph{With both number/name and value}: set register's value.
4067
4068 Cores may have surprisingly many registers in their
4069 Debug and trace infrastructure:
4070
4071 @example
4072 > reg
4073 (0) r0 (/32): 0x0000D3C2 (dirty: 1, valid: 1)
4074 (1) r1 (/32): 0xFD61F31C (dirty: 0, valid: 1)
4075 (2) r2 (/32): 0x00022551 (dirty: 0, valid: 1)
4076 ...
4077 (164) ETM_CONTEXTID_COMPARATOR_MASK (/32): \
4078 0x00000000 (dirty: 0, valid: 0)
4079 >
4080 @end example
4081 @end deffn
4082
4083 @deffn Command halt [ms]
4084 @deffnx Command wait_halt [ms]
4085 The @command{halt} command first sends a halt request to the target,
4086 which @command{wait_halt} doesn't.
4087 Otherwise these behave the same: wait up to @var{ms} milliseconds,
4088 or 5 seconds if there is no parameter, for the target to halt
4089 (and enter debug mode).
4090 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
4091 @end deffn
4092
4093 @deffn Command resume [address]
4094 Resume the target at its current code position,
4095 or the optional @var{address} if it is provided.
4096 OpenOCD will wait 5 seconds for the target to resume.
4097 @end deffn
4098
4099 @deffn Command step [address]
4100 Single-step the target at its current code position,
4101 or the optional @var{address} if it is provided.
4102 @end deffn
4103
4104 @anchor{Reset Command}
4105 @deffn Command reset
4106 @deffnx Command {reset run}
4107 @deffnx Command {reset halt}
4108 @deffnx Command {reset init}
4109 Perform as hard a reset as possible, using SRST if possible.
4110 @emph{All defined targets will be reset, and target
4111 events will fire during the reset sequence.}
4112
4113 The optional parameter specifies what should
4114 happen after the reset.
4115 If there is no parameter, a @command{reset run} is executed.
4116 The other options will not work on all systems.
4117 @xref{Reset Configuration}.
4118
4119 @itemize @minus
4120 @item @b{run} Let the target run
4121 @item @b{halt} Immediately halt the target
4122 @item @b{init} Immediately halt the target, and execute the reset-init script
4123 @end itemize
4124 @end deffn
4125
4126 @deffn Command soft_reset_halt
4127 Requesting target halt and executing a soft reset. This is often used
4128 when a target cannot be reset and halted. The target, after reset is
4129 released begins to execute code. OpenOCD attempts to stop the CPU and
4130 then sets the program counter back to the reset vector. Unfortunately
4131 the code that was executed may have left the hardware in an unknown
4132 state.
4133 @end deffn
4134
4135 @section I/O Utilities
4136
4137 These commands are available when
4138 OpenOCD is built with @option{--enable-ioutil}.
4139 They are mainly useful on embedded targets;
4140 PC type hosts have complementary tools.
4141
4142 @emph{Note:} there are several more such commands.
4143
4144 @deffn Command meminfo
4145 Display available RAM memory on OpenOCD host.
4146 Used in OpenOCD regression testing scripts.
4147 @end deffn
4148
4149 @anchor{Memory access}
4150 @section Memory access commands
4151 @cindex memory access
4152
4153 These commands allow accesses of a specific size to the memory
4154 system. Often these are used to configure the current target in some
4155 special way. For example - one may need to write certain values to the
4156 SDRAM controller to enable SDRAM.
4157
4158 @enumerate
4159 @item Use the @command{targets} (plural) command
4160 to change the current target.
4161 @item In system level scripts these commands are deprecated.
4162 Please use their TARGET object siblings to avoid making assumptions
4163 about what TAP is the current target, or about MMU configuration.
4164 @end enumerate
4165
4166 @deffn Command mdw addr [count]
4167 @deffnx Command mdh addr [count]
4168 @deffnx Command mdb addr [count]
4169 Display contents of address @var{addr}, as
4170 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
4171 or 8-bit bytes (@command{mdb}).
4172 If @var{count} is specified, displays that many units.
4173 (If you want to manipulate the data instead of displaying it,
4174 see the @code{mem2array} primitives.)
4175 @end deffn
4176
4177 @deffn Command mww addr word
4178 @deffnx Command mwh addr halfword
4179 @deffnx Command mwb addr byte
4180 Writes the specified @var{word} (32 bits),
4181 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4182 at the specified address @var{addr}.
4183 @end deffn
4184
4185
4186 @anchor{Image access}
4187 @section Image loading commands
4188 @cindex image loading
4189 @cindex image dumping
4190
4191 @anchor{dump_image}
4192 @deffn Command {dump_image} filename address size
4193 Dump @var{size} bytes of target memory starting at @var{address} to the
4194 binary file named @var{filename}.
4195 @end deffn
4196
4197 @deffn Command {fast_load}
4198 Loads an image stored in memory by @command{fast_load_image} to the
4199 current target. Must be preceeded by fast_load_image.
4200 @end deffn
4201
4202 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4203 Normally you should be using @command{load_image} or GDB load. However, for
4204 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
4205 host), storing the image in memory and uploading the image to the target
4206 can be a way to upload e.g. multiple debug sessions when the binary does not change.
4207 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
4208 memory, i.e. does not affect target. This approach is also useful when profiling
4209 target programming performance as I/O and target programming can easily be profiled
4210 separately.
4211 @end deffn
4212
4213 @anchor{load_image}
4214 @deffn Command {load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4215 Load image from file @var{filename} to target memory at @var{address}.
4216 The file format may optionally be specified
4217 (@option{bin}, @option{ihex}, or @option{elf})
4218 @end deffn
4219
4220 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4221 Verify @var{filename} against target memory starting at @var{address}.
4222 The file format may optionally be specified
4223 (@option{bin}, @option{ihex}, or @option{elf})
4224 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
4225 @end deffn
4226
4227
4228 @section Breakpoint and Watchpoint commands
4229 @cindex breakpoint
4230 @cindex watchpoint
4231
4232 CPUs often make debug modules accessible through JTAG, with
4233 hardware support for a handful of code breakpoints and data
4234 watchpoints.
4235 In addition, CPUs almost always support software breakpoints.
4236
4237 @deffn Command {bp} [address len [@option{hw}]]
4238 With no parameters, lists all active breakpoints.
4239 Else sets a breakpoint on code execution starting
4240 at @var{address} for @var{length} bytes.
4241 This is a software breakpoint, unless @option{hw} is specified
4242 in which case it will be a hardware breakpoint.
4243
4244 (@xref{arm9tdmi vector_catch}, or @pxref{xscale vector_catch},
4245 for similar mechanisms that do not consume hardware breakpoints.)
4246 @end deffn
4247
4248 @deffn Command {rbp} address
4249 Remove the breakpoint at @var{address}.
4250 @end deffn
4251
4252 @deffn Command {rwp} address
4253 Remove data watchpoint on @var{address}
4254 @end deffn
4255
4256 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
4257 With no parameters, lists all active watchpoints.
4258 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
4259 The watch point is an "access" watchpoint unless
4260 the @option{r} or @option{w} parameter is provided,
4261 defining it as respectively a read or write watchpoint.
4262 If a @var{value} is provided, that value is used when determining if
4263 the watchpoint should trigger. The value may be first be masked
4264 using @var{mask} to mark ``don't care'' fields.
4265 @end deffn
4266
4267 @section Misc Commands
4268 @cindex profiling
4269
4270 @deffn Command {profile} seconds filename
4271 Profiling samples the CPU's program counter as quickly as possible,
4272 which is useful for non-intrusive stochastic profiling.
4273 Saves up to 10000 sampines in @file{filename} using ``gmon.out'' format.
4274 @end deffn
4275
4276 @node Architecture and Core Commands
4277 @chapter Architecture and Core Commands
4278 @cindex Architecture Specific Commands
4279 @cindex Core Specific Commands
4280
4281 Most CPUs have specialized JTAG operations to support debugging.
4282 OpenOCD packages most such operations in its standard command framework.
4283 Some of those operations don't fit well in that framework, so they are
4284 exposed here as architecture or implementation (core) specific commands.
4285
4286 @anchor{ARM Tracing}
4287 @section ARM Tracing
4288 @cindex ETM
4289 @cindex ETB
4290
4291 CPUs based on ARM cores may include standard tracing interfaces,
4292 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
4293 address and data bus trace records to a ``Trace Port''.
4294
4295 @itemize
4296 @item
4297 Development-oriented boards will sometimes provide a high speed
4298 trace connector for collecting that data, when the particular CPU
4299 supports such an interface.
4300 (The standard connector is a 38-pin Mictor, with both JTAG
4301 and trace port support.)
4302 Those trace connectors are supported by higher end JTAG adapters
4303 and some logic analyzer modules; frequently those modules can
4304 buffer several megabytes of trace data.
4305 Configuring an ETM coupled to such an external trace port belongs
4306 in the board-specific configuration file.
4307 @item
4308 If the CPU doesn't provide an external interface, it probably
4309 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
4310 dedicated SRAM. 4KBytes is one common ETB size.
4311 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
4312 (target) configuration file, since it works the same on all boards.
4313 @end itemize
4314
4315 ETM support in OpenOCD doesn't seem to be widely used yet.
4316
4317 @quotation Issues
4318 ETM support may be buggy, and at least some @command{etm config}
4319 parameters should be detected by asking the ETM for them.
4320 It seems like a GDB hookup should be possible,
4321 as well as triggering trace on specific events
4322 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
4323 There should be GUI tools to manipulate saved trace data and help
4324 analyse it in conjunction with the source code.
4325 It's unclear how much of a common interface is shared
4326 with the current XScale trace support, or should be
4327 shared with eventual Nexus-style trace module support.
4328 @end quotation
4329
4330 @subsection ETM Configuration
4331 ETM setup is coupled with the trace port driver configuration.
4332
4333 @deffn {Config Command} {etm config} target width mode clocking driver
4334 Declares the ETM associated with @var{target}, and associates it
4335 with a given trace port @var{driver}. @xref{Trace Port Drivers}.
4336
4337 Several of the parameters must reflect the trace port configuration.
4338 The @var{width} must be either 4, 8, or 16.
4339 The @var{mode} must be @option{normal}, @option{multiplexted},
4340 or @option{demultiplexted}.
4341 The @var{clocking} must be @option{half} or @option{full}.
4342
4343 @quotation Note
4344 You can see the ETM registers using the @command{reg} command, although
4345 not all of those possible registers are present in every ETM.
4346 @end quotation
4347 @end deffn
4348
4349 @deffn Command {etm info}
4350 Displays information about the current target's ETM.
4351 @end deffn
4352
4353 @deffn Command {etm status}
4354 Displays status of the current target's ETM:
4355 is the ETM idle, or is it collecting data?
4356 Did trace data overflow?
4357 Was it triggered?
4358 @end deffn
4359
4360 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
4361 Displays what data that ETM will collect.
4362 If arguments are provided, first configures that data.
4363 When the configuration changes, tracing is stopped
4364 and any buffered trace data is invalidated.
4365
4366 @itemize
4367 @item @var{type} ... one of
4368 @option{none} (save nothing),
4369 @option{data} (save data),
4370 @option{address} (save addresses),
4371 @option{all} (save data and addresses)
4372 @item @var{context_id_bits} ... 0, 8, 16, or 32
4373 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
4374 @item @var{branch_output} ... @option{enable} or @option{disable}
4375 @end itemize
4376 @end deffn
4377
4378 @deffn Command {etm trigger_percent} percent
4379 @emph{Buggy and effectively a NOP ... @var{percent} from 2..100}
4380 @end deffn
4381
4382 @subsection ETM Trace Operation
4383
4384 After setting up the ETM, you can use it to collect data.
4385 That data can be exported to files for later analysis.
4386 It can also be parsed with OpenOCD, for basic sanity checking.
4387
4388 @deffn Command {etm analyze}
4389 Reads trace data into memory, if it wasn't already present.
4390 Decodes and prints the data that was collected.
4391 @end deffn
4392
4393 @deffn Command {etm dump} filename
4394 Stores the captured trace data in @file{filename}.
4395 @end deffn
4396
4397 @deffn Command {etm image} filename [base_address] [type]
4398 Opens an image file.
4399 @end deffn
4400
4401 @deffn Command {etm load} filename
4402 Loads captured trace data from @file{filename}.
4403 @end deffn
4404
4405 @deffn Command {etm start}
4406 Starts trace data collection.
4407 @end deffn
4408
4409 @deffn Command {etm stop}
4410 Stops trace data collection.
4411 @end deffn
4412
4413 @anchor{Trace Port Drivers}
4414 @subsection Trace Port Drivers
4415
4416 To use an ETM trace port it must be associated with a driver.
4417
4418 @deffn {Trace Port Driver} dummy
4419 Use the @option{dummy} driver if you are configuring an ETM that's
4420 not connected to anything (on-chip ETB or off-chip trace connector).
4421 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
4422 any trace data collection.}
4423 @deffn {Config Command} {etm_dummy config} target
4424 Associates the ETM for @var{target} with a dummy driver.
4425 @end deffn
4426 @end deffn
4427
4428 @deffn {Trace Port Driver} etb
4429 Use the @option{etb} driver if you are configuring an ETM
4430 to use on-chip ETB memory.
4431 @deffn {Config Command} {etb config} target etb_tap
4432 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
4433 You can see the ETB registers using the @command{reg} command.
4434 @end deffn
4435 @end deffn
4436
4437 @deffn {Trace Port Driver} oocd_trace
4438 This driver isn't available unless OpenOCD was explicitly configured
4439 with the @option{--enable-oocd_trace} option. You probably don't want
4440 to configure it unless you've built the appropriate prototype hardware;
4441 it's @emph{proof-of-concept} software.
4442
4443 Use the @option{oocd_trace} driver if you are configuring an ETM that's
4444 connected to an off-chip trace connector.
4445
4446 @deffn {Config Command} {oocd_trace config} target tty
4447 Associates the ETM for @var{target} with a trace driver which
4448 collects data through the serial port @var{tty}.
4449 @end deffn
4450
4451 @deffn Command {oocd_trace resync}
4452 Re-synchronizes with the capture clock.
4453 @end deffn
4454
4455 @deffn Command {oocd_trace status}
4456 Reports whether the capture clock is locked or not.
4457 @end deffn
4458 @end deffn
4459
4460
4461 @section ARMv4 and ARMv5 Architecture
4462 @cindex ARMv4
4463 @cindex ARMv5
4464
4465 These commands are specific to ARM architecture v4 and v5,
4466 including all ARM7 or ARM9 systems and Intel XScale.
4467 They are available in addition to other core-specific
4468 commands that may be available.
4469
4470 @deffn Command {armv4_5 core_state} [@option{arm}|@option{thumb}]
4471 Displays the core_state, optionally changing it to process
4472 either @option{arm} or @option{thumb} instructions.
4473 The target may later be resumed in the currently set core_state.
4474 (Processors may also support the Jazelle state, but
4475 that is not currently supported in OpenOCD.)
4476 @end deffn
4477
4478 @deffn Command {armv4_5 disassemble} address count [thumb]
4479 @cindex disassemble
4480 Disassembles @var{count} instructions starting at @var{address}.
4481 If @option{thumb} is specified, Thumb (16-bit) instructions are used;
4482 else ARM (32-bit) instructions are used.
4483 (Processors may also support the Jazelle state, but
4484 those instructions are not currently understood by OpenOCD.)
4485 @end deffn
4486
4487 @deffn Command {armv4_5 reg}
4488 Display a table of all banked core registers, fetching the current value from every
4489 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
4490 register value.
4491 @end deffn
4492
4493 @subsection ARM7 and ARM9 specific commands
4494 @cindex ARM7
4495 @cindex ARM9
4496
4497 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
4498 ARM9TDMI, ARM920T or ARM926EJ-S.
4499 They are available in addition to the ARMv4/5 commands,
4500 and any other core-specific commands that may be available.
4501
4502 @deffn Command {arm7_9 dbgrq} (@option{enable}|@option{disable})
4503 Control use of the EmbeddedIce DBGRQ signal to force entry into debug mode,
4504 instead of breakpoints. This should be
4505 safe for all but ARM7TDMI--S cores (like Philips LPC).
4506 @end deffn
4507
4508 @deffn Command {arm7_9 dcc_downloads} (@option{enable}|@option{disable})
4509 @cindex DCC
4510 Control the use of the debug communications channel (DCC) to write larger (>128 byte)
4511 amounts of memory. DCC downloads offer a huge speed increase, but might be
4512 unsafe, especially with targets running at very low speeds. This command was introduced
4513 with OpenOCD rev. 60, and requires a few bytes of working area.
4514 @end deffn
4515
4516 @anchor{arm7_9 fast_memory_access}
4517 @deffn Command {arm7_9 fast_memory_access} (@option{enable}|@option{disable})
4518 Enable or disable memory writes and reads that don't check completion of
4519 the operation. This provides a huge speed increase, especially with USB JTAG
4520 cables (FT2232), but might be unsafe if used with targets running at very low
4521 speeds, like the 32kHz startup clock of an AT91RM9200.
4522 @end deffn
4523
4524 @deffn {Debug Command} {arm7_9 write_core_reg} num mode word
4525 @emph{This is intended for use while debugging OpenOCD; you probably
4526 shouldn't use it.}
4527
4528 Writes a 32-bit @var{word} to register @var{num} (from 0 to 16)
4529 as used in the specified @var{mode}
4530 (where e.g. mode 16 is "user" and mode 19 is "supervisor";
4531 the M4..M0 bits of the PSR).
4532 Registers 0..15 are the normal CPU registers such as r0(0), r1(1) ... pc(15).
4533 Register 16 is the mode-specific SPSR,
4534 unless the specified mode is 0xffffffff (32-bit all-ones)
4535 in which case register 16 is the CPSR.
4536 The write goes directly to the CPU, bypassing the register cache.
4537 @end deffn
4538
4539 @deffn {Debug Command} {arm7_9 write_xpsr} word (@option{0}|@option{1})
4540 @emph{This is intended for use while debugging OpenOCD; you probably
4541 shouldn't use it.}
4542
4543 If the second parameter is zero, writes @var{word} to the
4544 Current Program Status register (CPSR).
4545 Else writes @var{word} to the current mode's Saved PSR (SPSR).
4546 In both cases, this bypasses the register cache.
4547 @end deffn
4548
4549 @deffn {Debug Command} {arm7_9 write_xpsr_im8} byte rotate (@option{0}|@option{1})
4550 @emph{This is intended for use while debugging OpenOCD; you probably
4551 shouldn't use it.}
4552
4553 Writes eight bits to the CPSR or SPSR,
4554 first rotating them by @math{2*rotate} bits,
4555 and bypassing the register cache.
4556 This has lower JTAG overhead than writing the entire CPSR or SPSR
4557 with @command{arm7_9 write_xpsr}.
4558 @end deffn
4559
4560 @subsection ARM720T specific commands
4561 @cindex ARM720T
4562
4563 These commands are available to ARM720T based CPUs,
4564 which are implementations of the ARMv4T architecture
4565 based on the ARM7TDMI-S integer core.
4566 They are available in addition to the ARMv4/5 and ARM7/ARM9 commands.
4567
4568 @deffn Command {arm720t cp15} regnum [value]
4569 Display cp15 register @var{regnum};
4570 else if a @var{value} is provided, that value is written to that register.
4571 @end deffn
4572
4573 @deffn Command {arm720t mdw_phys} addr [count]
4574 @deffnx Command {arm720t mdh_phys} addr [count]
4575 @deffnx Command {arm720t mdb_phys} addr [count]
4576 Display contents of physical address @var{addr}, as
4577 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4578 or 8-bit bytes (@command{mdb_phys}).
4579 If @var{count} is specified, displays that many units.
4580 @end deffn
4581
4582 @deffn Command {arm720t mww_phys} addr word
4583 @deffnx Command {arm720t mwh_phys} addr halfword
4584 @deffnx Command {arm720t mwb_phys} addr byte
4585 Writes the specified @var{word} (32 bits),
4586 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4587 at the specified physical address @var{addr}.
4588 @end deffn
4589
4590 @deffn Command {arm720t virt2phys} va
4591 Translate a virtual address @var{va} to a physical address
4592 and display the result.
4593 @end deffn
4594
4595 @subsection ARM9TDMI specific commands
4596 @cindex ARM9TDMI
4597
4598 Many ARM9-family CPUs are built around ARM9TDMI integer cores,
4599 or processors resembling ARM9TDMI, and can use these commands.
4600 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
4601
4602 @c 9-june-2009: tried this on arm920t, it didn't work.
4603 @c no-params always lists nothing caught, and that's how it acts.
4604
4605 @anchor{arm9tdmi vector_catch}
4606 @deffn Command {arm9tdmi vector_catch} [@option{all}|@option{none}|list]
4607 Vector Catch hardware provides a sort of dedicated breakpoint
4608 for hardware events such as reset, interrupt, and abort.
4609 You can use this to conserve normal breakpoint resources,
4610 so long as you're not concerned with code that branches directly
4611 to those hardware vectors.
4612
4613 This always finishes by listing the current configuration.
4614 If parameters are provided, it first reconfigures the
4615 vector catch hardware to intercept
4616 @option{all} of the hardware vectors,
4617 @option{none} of them,
4618 or a list with one or more of the following:
4619 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
4620 @option{irq} @option{fiq}.
4621 @end deffn
4622
4623 @subsection ARM920T specific commands
4624 @cindex ARM920T
4625
4626 These commands are available to ARM920T based CPUs,
4627 which are implementations of the ARMv4T architecture
4628 built using the ARM9TDMI integer core.
4629 They are available in addition to the ARMv4/5, ARM7/ARM9,
4630 and ARM9TDMI commands.
4631
4632 @deffn Command {arm920t cache_info}
4633 Print information about the caches found. This allows to see whether your target
4634 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
4635 @end deffn
4636
4637 @deffn Command {arm920t cp15} regnum [value]
4638 Display cp15 register @var{regnum};
4639 else if a @var{value} is provided, that value is written to that register.
4640 @end deffn
4641
4642 @deffn Command {arm920t cp15i} opcode [value [address]]
4643 Interpreted access using cp15 @var{opcode}.
4644 If no @var{value} is provided, the result is displayed.
4645 Else if that value is written using the specified @var{address},
4646 or using zero if no other address is not provided.
4647 @end deffn
4648
4649 @deffn Command {arm920t mdw_phys} addr [count]
4650 @deffnx Command {arm920t mdh_phys} addr [count]
4651 @deffnx Command {arm920t mdb_phys} addr [count]
4652 Display contents of physical address @var{addr}, as
4653 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4654 or 8-bit bytes (@command{mdb_phys}).
4655 If @var{count} is specified, displays that many units.
4656 @end deffn
4657
4658 @deffn Command {arm920t mww_phys} addr word
4659 @deffnx Command {arm920t mwh_phys} addr halfword
4660 @deffnx Command {arm920t mwb_phys} addr byte
4661 Writes the specified @var{word} (32 bits),
4662 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4663 at the specified physical address @var{addr}.
4664 @end deffn
4665
4666 @deffn Command {arm920t read_cache} filename
4667 Dump the content of ICache and DCache to a file named @file{filename}.
4668 @end deffn
4669
4670 @deffn Command {arm920t read_mmu} filename
4671 Dump the content of the ITLB and DTLB to a file named @file{filename}.
4672 @end deffn
4673
4674 @deffn Command {arm920t virt2phys} va
4675 Translate a virtual address @var{va} to a physical address
4676 and display the result.
4677 @end deffn
4678
4679 @subsection ARM926ej-s specific commands
4680 @cindex ARM926ej-s
4681
4682 These commands are available to ARM926ej-s based CPUs,
4683 which are implementations of the ARMv5TEJ architecture
4684 based on the ARM9EJ-S integer core.
4685 They are available in addition to the ARMv4/5, ARM7/ARM9,
4686 and ARM9TDMI commands.
4687
4688 The Feroceon cores also support these commands, although
4689 they are not built from ARM926ej-s designs.
4690
4691 @deffn Command {arm926ejs cache_info}
4692 Print information about the caches found.
4693 @end deffn
4694
4695 @deffn Command {arm926ejs cp15} opcode1 opcode2 CRn CRm regnum [value]
4696 Accesses cp15 register @var{regnum} using
4697 @var{opcode1}, @var{opcode2}, @var{CRn}, and @var{CRm}.
4698 If a @var{value} is provided, that value is written to that register.
4699 Else that register is read and displayed.
4700 @end deffn
4701
4702 @deffn Command {arm926ejs mdw_phys} addr [count]
4703 @deffnx Command {arm926ejs mdh_phys} addr [count]
4704 @deffnx Command {arm926ejs mdb_phys} addr [count]
4705 Display contents of physical address @var{addr}, as
4706 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4707 or 8-bit bytes (@command{mdb_phys}).
4708 If @var{count} is specified, displays that many units.
4709 @end deffn
4710
4711 @deffn Command {arm926ejs mww_phys} addr word
4712 @deffnx Command {arm926ejs mwh_phys} addr halfword
4713 @deffnx Command {arm926ejs mwb_phys} addr byte
4714 Writes the specified @var{word} (32 bits),
4715 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4716 at the specified physical address @var{addr}.
4717 @end deffn
4718
4719 @deffn Command {arm926ejs virt2phys} va
4720 Translate a virtual address @var{va} to a physical address
4721 and display the result.
4722 @end deffn
4723
4724 @subsection ARM966E specific commands
4725 @cindex ARM966E
4726
4727 These commands are available to ARM966 based CPUs,
4728 which are implementations of the ARMv5TE architecture.
4729 They are available in addition to the ARMv4/5, ARM7/ARM9,
4730 and ARM9TDMI commands.
4731
4732 @deffn Command {arm966e cp15} regnum [value]
4733 Display cp15 register @var{regnum};
4734 else if a @var{value} is provided, that value is written to that register.
4735 @end deffn
4736
4737 @subsection XScale specific commands
4738 @cindex XScale
4739
4740 These commands are available to XScale based CPUs,
4741 which are implementations of the ARMv5TE architecture.
4742
4743 @deffn Command {xscale analyze_trace}
4744 Displays the contents of the trace buffer.
4745 @end deffn
4746
4747 @deffn Command {xscale cache_clean_address} address
4748 Changes the address used when cleaning the data cache.
4749 @end deffn
4750
4751 @deffn Command {xscale cache_info}
4752 Displays information about the CPU caches.
4753 @end deffn
4754
4755 @deffn Command {xscale cp15} regnum [value]
4756 Display cp15 register @var{regnum};
4757 else if a @var{value} is provided, that value is written to that register.
4758 @end deffn
4759
4760 @deffn Command {xscale debug_handler} target address
4761 Changes the address used for the specified target's debug handler.
4762 @end deffn
4763
4764 @deffn Command {xscale dcache} (@option{enable}|@option{disable})
4765 Enables or disable the CPU's data cache.
4766 @end deffn
4767
4768 @deffn Command {xscale dump_trace} filename
4769 Dumps the raw contents of the trace buffer to @file{filename}.
4770 @end deffn
4771
4772 @deffn Command {xscale icache} (@option{enable}|@option{disable})
4773 Enables or disable the CPU's instruction cache.
4774 @end deffn
4775
4776 @deffn Command {xscale mmu} (@option{enable}|@option{disable})
4777 Enables or disable the CPU's memory management unit.
4778 @end deffn
4779
4780 @deffn Command {xscale trace_buffer} (@option{enable}|@option{disable}) [@option{fill} [n] | @option{wrap}]
4781 Enables or disables the trace buffer,
4782 and controls how it is emptied.
4783 @end deffn
4784
4785 @deffn Command {xscale trace_image} filename [offset [type]]
4786 Opens a trace image from @file{filename}, optionally rebasing
4787 its segment addresses by @var{offset}.
4788 The image @var{type} may be one of
4789 @option{bin} (binary), @option{ihex} (Intel hex),
4790 @option{elf} (ELF file), @option{s19} (Motorola s19),
4791 @option{mem}, or @option{builder}.
4792 @end deffn
4793
4794 @anchor{xscale vector_catch}
4795 @deffn Command {xscale vector_catch} [mask]
4796 Display a bitmask showing the hardware vectors to catch.
4797 If the optional parameter is provided, first set the bitmask to that value.
4798 @end deffn
4799
4800 @section ARMv6 Architecture
4801 @cindex ARMv6
4802
4803 @subsection ARM11 specific commands
4804 @cindex ARM11
4805
4806 @deffn Command {arm11 mcr} p1 p2 p3 p4 p5
4807 Read coprocessor register
4808 @end deffn
4809
4810 @deffn Command {arm11 memwrite burst} [value]
4811 Displays the value of the memwrite burst-enable flag,
4812 which is enabled by default.
4813 If @var{value} is defined, first assigns that.
4814 @end deffn
4815
4816 @deffn Command {arm11 memwrite error_fatal} [value]
4817 Displays the value of the memwrite error_fatal flag,
4818 which is enabled by default.
4819 If @var{value} is defined, first assigns that.
4820 @end deffn
4821
4822 @deffn Command {arm11 mrc} p1 p2 p3 p4 p5 value
4823 Write coprocessor register
4824 @end deffn
4825
4826 @deffn Command {arm11 no_increment} [value]
4827 Displays the value of the flag controlling whether
4828 some read or write operations increment the pointer
4829 (the default behavior) or not (acting like a FIFO).
4830 If @var{value} is defined, first assigns that.
4831 @end deffn
4832
4833 @deffn Command {arm11 step_irq_enable} [value]
4834 Displays the value of the flag controlling whether
4835 IRQs are enabled during single stepping;
4836 they is disabled by default.
4837 If @var{value} is defined, first assigns that.
4838 @end deffn
4839
4840 @section ARMv7 Architecture
4841 @cindex ARMv7
4842
4843 @subsection ARMv7 Debug Access Port (DAP) specific commands
4844 @cindex Debug Access Port
4845 @cindex DAP
4846 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
4847 included on cortex-m3 and cortex-a8 systems.
4848 They are available in addition to other core-specific commands that may be available.
4849
4850 @deffn Command {dap info} [num]
4851 Displays dap info for ap @var{num}, defaulting to the currently selected AP.
4852 @end deffn
4853
4854 @deffn Command {dap apsel} [num]
4855 Select AP @var{num}, defaulting to 0.
4856 @end deffn
4857
4858 @deffn Command {dap apid} [num]
4859 Displays id register from AP @var{num},
4860 defaulting to the currently selected AP.
4861 @end deffn
4862
4863 @deffn Command {dap baseaddr} [num]
4864 Displays debug base address from AP @var{num},
4865 defaulting to the currently selected AP.
4866 @end deffn
4867
4868 @deffn Command {dap memaccess} [value]
4869 Displays the number of extra tck for mem-ap memory bus access [0-255].
4870 If @var{value} is defined, first assigns that.
4871 @end deffn
4872
4873 @subsection Cortex-M3 specific commands
4874 @cindex Cortex-M3
4875
4876 @deffn Command {cortex_m3 maskisr} (@option{on}|@option{off})
4877 Control masking (disabling) interrupts during target step/resume.
4878 @end deffn
4879
4880 @section Target DCC Requests
4881 @cindex Linux-ARM DCC support
4882 @cindex libdcc
4883 @cindex DCC
4884 OpenOCD can handle certain target requests; currently debugmsgs
4885 @command{target_request debugmsgs}
4886 are only supported for arm7_9 and cortex_m3.
4887
4888 See libdcc in the contrib dir for more details.
4889 Linux-ARM kernels have a ``Kernel low-level debugging
4890 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
4891 depends on CONFIG_DEBUG_LL) which uses this mechanism to
4892 deliver messages before a serial console can be activated.
4893
4894 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
4895 Displays current handling of target DCC message requests.
4896 These messages may be sent to the debugger while the target is running.
4897 The optional @option{enable} and @option{charmsg} parameters
4898 both enable the messages, while @option{disable} disables them.
4899 With @option{charmsg} the DCC words each contain one character,
4900 as used by Linux with CONFIG_DEBUG_ICEDCC;
4901 otherwise the libdcc format is used.
4902 @end deffn
4903
4904 @node JTAG Commands
4905 @chapter JTAG Commands
4906 @cindex JTAG Commands
4907 Most general purpose JTAG commands have been presented earlier.
4908 (@xref{JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
4909 Lower level JTAG commands, as presented here,
4910 may be needed to work with targets which require special
4911 attention during operations such as reset or initialization.
4912
4913 To use these commands you will need to understand some
4914 of the basics of JTAG, including:
4915
4916 @itemize @bullet
4917 @item A JTAG scan chain consists of a sequence of individual TAP
4918 devices such as a CPUs.
4919 @item Control operations involve moving each TAP through the same
4920 standard state machine (in parallel)
4921 using their shared TMS and clock signals.
4922 @item Data transfer involves shifting data through the chain of
4923 instruction or data registers of each TAP, writing new register values
4924 while the reading previous ones.
4925 @item Data register sizes are a function of the instruction active in
4926 a given TAP, while instruction register sizes are fixed for each TAP.
4927 All TAPs support a BYPASS instruction with a single bit data register.
4928 @item The way OpenOCD differentiates between TAP devices is by
4929 shifting different instructions into (and out of) their instruction
4930 registers.
4931 @end itemize
4932
4933 @section Low Level JTAG Commands
4934
4935 These commands are used by developers who need to access
4936 JTAG instruction or data registers, possibly controlling
4937 the order of TAP state transitions.
4938 If you're not debugging OpenOCD internals, or bringing up a
4939 new JTAG adapter or a new type of TAP device (like a CPU or
4940 JTAG router), you probably won't need to use these commands.
4941
4942 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
4943 Loads the data register of @var{tap} with a series of bit fields
4944 that specify the entire register.
4945 Each field is @var{numbits} bits long with
4946 a numeric @var{value} (hexadecimal encouraged).
4947 The return value holds the original value of each
4948 of those fields.
4949
4950 For example, a 38 bit number might be specified as one
4951 field of 32 bits then one of 6 bits.
4952 @emph{For portability, never pass fields which are more
4953 than 32 bits long. Many OpenOCD implementations do not
4954 support 64-bit (or larger) integer values.}
4955
4956 All TAPs other than @var{tap} must be in BYPASS mode.
4957 The single bit in their data registers does not matter.
4958
4959 When @var{tap_state} is specified, the JTAG state machine is left
4960 in that state.
4961 For example @sc{drpause} might be specified, so that more
4962 instructions can be issued before re-entering the @sc{run/idle} state.
4963 If the end state is not specified, the @sc{run/idle} state is entered.
4964
4965 @quotation Warning
4966 OpenOCD does not record information about data register lengths,
4967 so @emph{it is important that you get the bit field lengths right}.
4968 Remember that different JTAG instructions refer to different
4969 data registers, which may have different lengths.
4970 Moreover, those lengths may not be fixed;
4971 the SCAN_N instruction can change the length of
4972 the register accessed by the INTEST instruction
4973 (by connecting a different scan chain).
4974 @end quotation
4975 @end deffn
4976
4977 @deffn Command {flush_count}
4978 Returns the number of times the JTAG queue has been flushed.
4979 This may be used for performance tuning.
4980
4981 For example, flushing a queue over USB involves a
4982 minimum latency, often several milliseconds, which does
4983 not change with the amount of data which is written.
4984 You may be able to identify performance problems by finding
4985 tasks which waste bandwidth by flushing small transfers too often,
4986 instead of batching them into larger operations.
4987 @end deffn
4988
4989 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
4990 For each @var{tap} listed, loads the instruction register
4991 with its associated numeric @var{instruction}.
4992 (The number of bits in that instruction may be displayed
4993 using the @command{scan_chain} command.)
4994 For other TAPs, a BYPASS instruction is loaded.
4995
4996 When @var{tap_state} is specified, the JTAG state machine is left
4997 in that state.
4998 For example @sc{irpause} might be specified, so the data register
4999 can be loaded before re-entering the @sc{run/idle} state.
5000 If the end state is not specified, the @sc{run/idle} state is entered.
5001
5002 @quotation Note
5003 OpenOCD currently supports only a single field for instruction
5004 register values, unlike data register values.
5005 For TAPs where the instruction register length is more than 32 bits,
5006 portable scripts currently must issue only BYPASS instructions.
5007 @end quotation
5008 @end deffn
5009
5010 @deffn Command {jtag_reset} trst srst
5011 Set values of reset signals.
5012 The @var{trst} and @var{srst} parameter values may be
5013 @option{0}, indicating that reset is inactive (pulled or driven high),
5014 or @option{1}, indicating it is active (pulled or driven low).
5015 The @command{reset_config} command should already have been used
5016 to configure how the board and JTAG adapter treat these two
5017 signals, and to say if either signal is even present.
5018 @xref{Reset Configuration}.
5019 @end deffn
5020
5021 @deffn Command {runtest} @var{num_cycles}
5022 Move to the @sc{run/idle} state, and execute at least
5023 @var{num_cycles} of the JTAG clock (TCK).
5024 Instructions often need some time
5025 to execute before they take effect.
5026 @end deffn
5027
5028 @c tms_sequence (short|long)
5029 @c ... temporary, debug-only, probably gone before 0.2 ships
5030
5031 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
5032 Verify values captured during @sc{ircapture} and returned
5033 during IR scans. Default is enabled, but this can be
5034 overridden by @command{verify_jtag}.
5035 @end deffn
5036
5037 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
5038 Enables verification of DR and IR scans, to help detect
5039 programming errors. For IR scans, @command{verify_ircapture}
5040 must also be enabled.
5041 Default is enabled.
5042 @end deffn
5043
5044 @section TAP state names
5045 @cindex TAP state names
5046
5047 The @var{tap_state} names used by OpenOCD in the @command{drscan},
5048 and @command{irscan} commands are:
5049
5050 @itemize @bullet
5051 @item @b{RESET} ... should act as if TRST were active
5052 @item @b{RUN/IDLE} ... don't assume this always means IDLE
5053 @item @b{DRSELECT}
5054 @item @b{DRCAPTURE}
5055 @item @b{DRSHIFT} ... TDI/TDO shifting through the data register
5056 @item @b{DREXIT1}
5057 @item @b{DRPAUSE} ... data register ready for update or more shifting
5058 @item @b{DREXIT2}
5059 @item @b{DRUPDATE}
5060 @item @b{IRSELECT}
5061 @item @b{IRCAPTURE}
5062 @item @b{IRSHIFT} ... TDI/TDO shifting through the instruction register
5063 @item @b{IREXIT1}
5064 @item @b{IRPAUSE} ... instruction register ready for update or more shifting
5065 @item @b{IREXIT2}
5066 @item @b{IRUPDATE}
5067 @end itemize
5068
5069 Note that only six of those states are fully ``stable'' in the
5070 face of TMS fixed (usually low)
5071 and a free-running JTAG clock. For all the
5072 others, the next TCK transition changes to a new state.
5073
5074 @itemize @bullet
5075 @item From @sc{drshift} and @sc{irshift}, clock transitions will
5076 produce side effects by changing register contents. The values
5077 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
5078 may not be as expected.
5079 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
5080 choices after @command{drscan} or @command{irscan} commands,
5081 since they are free of JTAG side effects.
5082 However, @sc{run/idle} may have side effects that appear at other
5083 levels, such as advancing the ARM9E-S instruction pipeline.
5084 Consult the documentation for the TAP(s) you are working with.
5085 @end itemize
5086
5087 @node TFTP
5088 @chapter TFTP
5089 @cindex TFTP
5090 If OpenOCD runs on an embedded host(as ZY1000 does), then TFTP can
5091 be used to access files on PCs (either the developer's PC or some other PC).
5092
5093 The way this works on the ZY1000 is to prefix a filename by
5094 "/tftp/ip/" and append the TFTP path on the TFTP
5095 server (tftpd). For example,
5096
5097 @example
5098 load_image /tftp/10.0.0.96/c:\temp\abc.elf
5099 @end example
5100
5101 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
5102 if the file was hosted on the embedded host.
5103
5104 In order to achieve decent performance, you must choose a TFTP server
5105 that supports a packet size bigger than the default packet size (512 bytes). There
5106 are numerous TFTP servers out there (free and commercial) and you will have to do
5107 a bit of googling to find something that fits your requirements.
5108
5109 @node GDB and OpenOCD
5110 @chapter GDB and OpenOCD
5111 @cindex GDB
5112 OpenOCD complies with the remote gdbserver protocol, and as such can be used
5113 to debug remote targets.
5114
5115 @anchor{Connecting to GDB}
5116 @section Connecting to GDB
5117 @cindex Connecting to GDB
5118 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
5119 instance GDB 6.3 has a known bug that produces bogus memory access
5120 errors, which has since been fixed: look up 1836 in
5121 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
5122
5123 OpenOCD can communicate with GDB in two ways:
5124
5125 @enumerate
5126 @item
5127 A socket (TCP/IP) connection is typically started as follows:
5128 @example
5129 target remote localhost:3333
5130 @end example
5131 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
5132 @item
5133 A pipe connection is typically started as follows:
5134 @example
5135 target remote | openocd --pipe
5136 @end example
5137 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
5138 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
5139 session.
5140 @end enumerate
5141
5142 To list the available OpenOCD commands type @command{monitor help} on the
5143 GDB command line.
5144
5145 OpenOCD supports the gdb @option{qSupported} packet, this enables information
5146 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
5147 packet size and the device's memory map.
5148
5149 Previous versions of OpenOCD required the following GDB options to increase
5150 the packet size and speed up GDB communication:
5151 @example
5152 set remote memory-write-packet-size 1024
5153 set remote memory-write-packet-size fixed
5154 set remote memory-read-packet-size 1024
5155 set remote memory-read-packet-size fixed
5156 @end example
5157 This is now handled in the @option{qSupported} PacketSize and should not be required.
5158
5159 @section Programming using GDB
5160 @cindex Programming using GDB
5161
5162 By default the target memory map is sent to GDB. This can be disabled by
5163 the following OpenOCD configuration option:
5164 @example
5165 gdb_memory_map disable
5166 @end example
5167 For this to function correctly a valid flash configuration must also be set
5168 in OpenOCD. For faster performance you should also configure a valid
5169 working area.
5170
5171 Informing GDB of the memory map of the target will enable GDB to protect any
5172 flash areas of the target and use hardware breakpoints by default. This means
5173 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
5174 using a memory map. @xref{gdb_breakpoint_override}.
5175
5176 To view the configured memory map in GDB, use the GDB command @option{info mem}
5177 All other unassigned addresses within GDB are treated as RAM.
5178
5179 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
5180 This can be changed to the old behaviour by using the following GDB command
5181 @example
5182 set mem inaccessible-by-default off
5183 @end example
5184
5185 If @command{gdb_flash_program enable} is also used, GDB will be able to
5186 program any flash memory using the vFlash interface.
5187
5188 GDB will look at the target memory map when a load command is given, if any
5189 areas to be programmed lie within the target flash area the vFlash packets
5190 will be used.
5191
5192 If the target needs configuring before GDB programming, an event
5193 script can be executed:
5194 @example
5195 $_TARGETNAME configure -event EVENTNAME BODY
5196 @end example
5197
5198 To verify any flash programming the GDB command @option{compare-sections}
5199 can be used.
5200
5201 @node Tcl Scripting API
5202 @chapter Tcl Scripting API
5203 @cindex Tcl Scripting API
5204 @cindex Tcl scripts
5205 @section API rules
5206
5207 The commands are stateless. E.g. the telnet command line has a concept
5208 of currently active target, the Tcl API proc's take this sort of state
5209 information as an argument to each proc.
5210
5211 There are three main types of return values: single value, name value
5212 pair list and lists.
5213
5214 Name value pair. The proc 'foo' below returns a name/value pair
5215 list.
5216
5217 @verbatim
5218
5219 > set foo(me) Duane
5220 > set foo(you) Oyvind
5221 > set foo(mouse) Micky
5222 > set foo(duck) Donald
5223
5224 If one does this:
5225
5226 > set foo
5227
5228 The result is:
5229
5230 me Duane you Oyvind mouse Micky duck Donald
5231
5232 Thus, to get the names of the associative array is easy:
5233
5234 foreach { name value } [set foo] {
5235 puts "Name: $name, Value: $value"
5236 }
5237 @end verbatim
5238
5239 Lists returned must be relatively small. Otherwise a range
5240 should be passed in to the proc in question.
5241
5242 @section Internal low-level Commands
5243
5244 By low-level, the intent is a human would not directly use these commands.
5245
5246 Low-level commands are (should be) prefixed with "ocd_", e.g.
5247 @command{ocd_flash_banks}
5248 is the low level API upon which @command{flash banks} is implemented.
5249
5250 @itemize @bullet
5251 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
5252
5253 Read memory and return as a Tcl array for script processing
5254 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
5255
5256 Convert a Tcl array to memory locations and write the values
5257 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
5258
5259 Return information about the flash banks
5260 @end itemize
5261
5262 OpenOCD commands can consist of two words, e.g. "flash banks". The
5263 startup.tcl "unknown" proc will translate this into a Tcl proc
5264 called "flash_banks".
5265
5266 @section OpenOCD specific Global Variables
5267
5268 @subsection HostOS
5269
5270 Real Tcl has ::tcl_platform(), and platform::identify, and many other
5271 variables. JimTCL, as implemented in OpenOCD creates $HostOS which
5272 holds one of the following values:
5273
5274 @itemize @bullet
5275 @item @b{winxx} Built using Microsoft Visual Studio
5276 @item @b{linux} Linux is the underlying operating sytem
5277 @item @b{darwin} Darwin (mac-os) is the underlying operating sytem.
5278 @item @b{cygwin} Running under Cygwin
5279 @item @b{mingw32} Running under MingW32
5280 @item @b{other} Unknown, none of the above.
5281 @end itemize
5282
5283 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
5284
5285 @quotation Note
5286 We should add support for a variable like Tcl variable
5287 @code{tcl_platform(platform)}, it should be called
5288 @code{jim_platform} (because it
5289 is jim, not real tcl).
5290 @end quotation
5291
5292 @node Upgrading
5293 @chapter Deprecated/Removed Commands
5294 @cindex Deprecated/Removed Commands
5295 Certain OpenOCD commands have been deprecated or
5296 removed during the various revisions.
5297
5298 Upgrade your scripts as soon as possible.
5299 These descriptions for old commands may be removed
5300 a year after the command itself was removed.
5301 This means that in January 2010 this chapter may
5302 become much shorter.
5303
5304 @itemize @bullet
5305 @item @b{arm7_9 fast_writes}
5306 @cindex arm7_9 fast_writes
5307 @*Use @command{arm7_9 fast_memory_access} instead.
5308 @item @b{endstate}
5309 @cindex endstate
5310 @*An buggy old command that would not really work since background polling would wipe out the global endstate
5311 @xref{arm7_9 fast_memory_access}.
5312 @item @b{arm7_9 force_hw_bkpts}
5313 @*Use @command{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
5314 for flash if the GDB memory map has been set up(default when flash is declared in
5315 target configuration). @xref{gdb_breakpoint_override}.
5316 @item @b{arm7_9 sw_bkpts}
5317 @*On by default. @xref{gdb_breakpoint_override}.
5318 @item @b{daemon_startup}
5319 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
5320 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
5321 and @option{target cortex_m3 little reset_halt 0}.
5322 @item @b{dump_binary}
5323 @*use @option{dump_image} command with same args. @xref{dump_image}.
5324 @item @b{flash erase}
5325 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
5326 @item @b{flash write}
5327 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
5328 @item @b{flash write_binary}
5329 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
5330 @item @b{flash auto_erase}
5331 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
5332
5333 @item @b{jtag_device}
5334 @*use the @command{jtag newtap} command, converting from positional syntax
5335 to named prefixes, and naming the TAP.
5336 @xref{jtag newtap}.
5337 Note that if you try to use the old command, a message will tell you the
5338 right new command to use; and that the fourth parameter in the old syntax
5339 was never actually used.
5340 @example
5341 OLD: jtag_device 8 0x01 0xe3 0xfe
5342 NEW: jtag newtap CHIPNAME TAPNAME \
5343 -irlen 8 -ircapture 0x01 -irmask 0xe3
5344 @end example
5345
5346 @item @b{jtag_speed} value
5347 @*@xref{JTAG Speed}.
5348 Usually, a value of zero means maximum
5349 speed. The actual effect of this option depends on the JTAG interface used.
5350 @itemize @minus
5351 @item wiggler: maximum speed / @var{number}
5352 @item ft2232: 6MHz / (@var{number}+1)
5353 @item amt jtagaccel: 8 / 2**@var{number}
5354 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
5355 @item rlink: 24MHz / @var{number}, but only for certain values of @var{number}
5356 @comment end speed list.
5357 @end itemize
5358
5359 @item @b{load_binary}
5360 @*use @option{load_image} command with same args. @xref{load_image}.
5361 @item @b{run_and_halt_time}
5362 @*This command has been removed for simpler reset behaviour, it can be simulated with the
5363 following commands:
5364 @smallexample
5365 reset run
5366 sleep 100
5367 halt
5368 @end smallexample
5369 @item @b{target} <@var{type}> <@var{endian}> <@var{jtag-position}>
5370 @*use the create subcommand of @option{target}.
5371 @item @b{target_script} <@var{target#}> <@var{eventname}> <@var{scriptname}>
5372 @*use <@var{target_name}> configure -event <@var{eventname}> "script <@var{scriptname}>"
5373 @item @b{working_area}
5374 @*use the @option{configure} subcommand of @option{target} to set the work-area-virt, work-area-phy, work-area-size, and work-area-backup properties of the target.
5375 @end itemize
5376
5377 @node FAQ
5378 @chapter FAQ
5379 @cindex faq
5380 @enumerate
5381 @anchor{FAQ RTCK}
5382 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
5383 @cindex RTCK
5384 @cindex adaptive clocking
5385 @*
5386
5387 In digital circuit design it is often refered to as ``clock
5388 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
5389 operating at some speed, your target is operating at another. The two
5390 clocks are not synchronised, they are ``asynchronous''
5391
5392 In order for the two to work together they must be synchronised. Otherwise
5393 the two systems will get out of sync with each other and nothing will
5394 work. There are 2 basic options:
5395 @enumerate
5396 @item
5397 Use a special circuit.
5398 @item
5399 One clock must be some multiple slower than the other.
5400 @end enumerate
5401
5402 @b{Does this really matter?} For some chips and some situations, this
5403 is a non-issue (i.e.: A 500MHz ARM926) but for others - for example some
5404 Atmel SAM7 and SAM9 chips start operation from reset at 32kHz -
5405 program/enable the oscillators and eventually the main clock. It is in
5406 those critical times you must slow the JTAG clock to sometimes 1 to
5407 4kHz.
5408
5409 Imagine debugging a 500MHz ARM926 hand held battery powered device
5410 that ``deep sleeps'' at 32kHz between every keystroke. It can be
5411 painful.
5412
5413 @b{Solution #1 - A special circuit}
5414
5415 In order to make use of this, your JTAG dongle must support the RTCK
5416 feature. Not all dongles support this - keep reading!
5417
5418 The RTCK signal often found in some ARM chips is used to help with
5419 this problem. ARM has a good description of the problem described at
5420 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
5421 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
5422 work? / how does adaptive clocking work?''.
5423
5424 The nice thing about adaptive clocking is that ``battery powered hand
5425 held device example'' - the adaptiveness works perfectly all the
5426 time. One can set a break point or halt the system in the deep power
5427 down code, slow step out until the system speeds up.
5428
5429 @b{Solution #2 - Always works - but may be slower}
5430
5431 Often this is a perfectly acceptable solution.
5432
5433 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
5434 the target clock speed. But what that ``magic division'' is varies
5435 depending on the chips on your board. @b{ARM rule of thumb} Most ARM
5436 based systems require an 8:1 division. @b{Xilinx rule of thumb} is
5437 1/12 the clock speed.
5438
5439 Note: Many FTDI2232C based JTAG dongles are limited to 6MHz.
5440
5441 You can still debug the 'low power' situations - you just need to
5442 manually adjust the clock speed at every step. While painful and
5443 tedious, it is not always practical.
5444
5445 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
5446 have a special debug mode in your application that does a ``high power
5447 sleep''. If you are careful - 98% of your problems can be debugged
5448 this way.
5449
5450 To set the JTAG frequency use the command:
5451
5452 @example
5453 # Example: 1.234MHz
5454 jtag_khz 1234
5455 @end example
5456
5457
5458 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
5459
5460 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
5461 around Windows filenames.
5462
5463 @example
5464 > echo \a
5465
5466 > echo @{\a@}
5467 \a
5468 > echo "\a"
5469
5470 >
5471 @end example
5472
5473
5474 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
5475
5476 Make sure you have Cygwin installed, or at least a version of OpenOCD that
5477 claims to come with all the necessary DLLs. When using Cygwin, try launching
5478 OpenOCD from the Cygwin shell.
5479
5480 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
5481 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
5482 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
5483
5484 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
5485 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
5486 software breakpoints consume one of the two available hardware breakpoints.
5487
5488 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
5489
5490 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
5491 clock at the time you're programming the flash. If you've specified the crystal's
5492 frequency, make sure the PLL is disabled. If you've specified the full core speed
5493 (e.g. 60MHz), make sure the PLL is enabled.
5494
5495 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
5496 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
5497 out while waiting for end of scan, rtck was disabled".
5498
5499 Make sure your PC's parallel port operates in EPP mode. You might have to try several
5500 settings in your PC BIOS (ECP, EPP, and different versions of those).
5501
5502 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
5503 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
5504 memory read caused data abort".
5505
5506 The errors are non-fatal, and are the result of GDB trying to trace stack frames
5507 beyond the last valid frame. It might be possible to prevent this by setting up
5508 a proper "initial" stack frame, if you happen to know what exactly has to
5509 be done, feel free to add this here.
5510
5511 @b{Simple:} In your startup code - push 8 registers of zeros onto the
5512 stack before calling main(). What GDB is doing is ``climbing'' the run
5513 time stack by reading various values on the stack using the standard
5514 call frame for the target. GDB keeps going - until one of 2 things
5515 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
5516 stackframes have been processed. By pushing zeros on the stack, GDB
5517 gracefully stops.
5518
5519 @b{Debugging Interrupt Service Routines} - In your ISR before you call
5520 your C code, do the same - artifically push some zeros onto the stack,
5521 remember to pop them off when the ISR is done.
5522
5523 @b{Also note:} If you have a multi-threaded operating system, they
5524 often do not @b{in the intrest of saving memory} waste these few
5525 bytes. Painful...
5526
5527
5528 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
5529 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
5530
5531 This warning doesn't indicate any serious problem, as long as you don't want to
5532 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
5533 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
5534 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
5535 independently. With this setup, it's not possible to halt the core right out of
5536 reset, everything else should work fine.
5537
5538 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
5539 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
5540 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
5541 quit with an error message. Is there a stability issue with OpenOCD?
5542
5543 No, this is not a stability issue concerning OpenOCD. Most users have solved
5544 this issue by simply using a self-powered USB hub, which they connect their
5545 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
5546 supply stable enough for the Amontec JTAGkey to be operated.
5547
5548 @b{Laptops running on battery have this problem too...}
5549
5550 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
5551 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
5552 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
5553 What does that mean and what might be the reason for this?
5554
5555 First of all, the reason might be the USB power supply. Try using a self-powered
5556 hub instead of a direct connection to your computer. Secondly, the error code 4
5557 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
5558 chip ran into some sort of error - this points us to a USB problem.
5559
5560 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
5561 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
5562 What does that mean and what might be the reason for this?
5563
5564 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
5565 has closed the connection to OpenOCD. This might be a GDB issue.
5566
5567 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
5568 are described, there is a parameter for specifying the clock frequency
5569 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
5570 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
5571 specified in kilohertz. However, I do have a quartz crystal of a
5572 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
5573 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
5574 clock frequency?
5575
5576 No. The clock frequency specified here must be given as an integral number.
5577 However, this clock frequency is used by the In-Application-Programming (IAP)
5578 routines of the LPC2000 family only, which seems to be very tolerant concerning
5579 the given clock frequency, so a slight difference between the specified clock
5580 frequency and the actual clock frequency will not cause any trouble.
5581
5582 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
5583
5584 Well, yes and no. Commands can be given in arbitrary order, yet the
5585 devices listed for the JTAG scan chain must be given in the right
5586 order (jtag newdevice), with the device closest to the TDO-Pin being
5587 listed first. In general, whenever objects of the same type exist
5588 which require an index number, then these objects must be given in the
5589 right order (jtag newtap, targets and flash banks - a target
5590 references a jtag newtap and a flash bank references a target).
5591
5592 You can use the ``scan_chain'' command to verify and display the tap order.
5593
5594 Also, some commands can't execute until after @command{init} has been
5595 processed. Such commands include @command{nand probe} and everything
5596 else that needs to write to controller registers, perhaps for setting
5597 up DRAM and loading it with code.
5598
5599 @anchor{FAQ TAP Order}
5600 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
5601 particular order?
5602
5603 Yes; whenever you have more than one, you must declare them in
5604 the same order used by the hardware.
5605
5606 Many newer devices have multiple JTAG TAPs. For example: ST
5607 Microsystems STM32 chips have two TAPs, a ``boundary scan TAP'' and
5608 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
5609 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
5610 connected to the boundary scan TAP, which then connects to the
5611 Cortex-M3 TAP, which then connects to the TDO pin.
5612
5613 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
5614 (2) The boundary scan TAP. If your board includes an additional JTAG
5615 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
5616 place it before or after the STM32 chip in the chain. For example:
5617
5618 @itemize @bullet
5619 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
5620 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
5621 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
5622 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
5623 @item Xilinx TDO Pin -> OpenOCD TDO (input)
5624 @end itemize
5625
5626 The ``jtag device'' commands would thus be in the order shown below. Note:
5627
5628 @itemize @bullet
5629 @item jtag newtap Xilinx tap -irlen ...
5630 @item jtag newtap stm32 cpu -irlen ...
5631 @item jtag newtap stm32 bs -irlen ...
5632 @item # Create the debug target and say where it is
5633 @item target create stm32.cpu -chain-position stm32.cpu ...
5634 @end itemize
5635
5636
5637 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
5638 log file, I can see these error messages: Error: arm7_9_common.c:561
5639 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
5640
5641 TODO.
5642
5643 @end enumerate
5644
5645 @node Tcl Crash Course
5646 @chapter Tcl Crash Course
5647 @cindex Tcl
5648
5649 Not everyone knows Tcl - this is not intended to be a replacement for
5650 learning Tcl, the intent of this chapter is to give you some idea of
5651 how the Tcl scripts work.
5652
5653 This chapter is written with two audiences in mind. (1) OpenOCD users
5654 who need to understand a bit more of how JIM-Tcl works so they can do
5655 something useful, and (2) those that want to add a new command to
5656 OpenOCD.
5657
5658 @section Tcl Rule #1
5659 There is a famous joke, it goes like this:
5660 @enumerate
5661 @item Rule #1: The wife is always correct
5662 @item Rule #2: If you think otherwise, See Rule #1
5663 @end enumerate
5664
5665 The Tcl equal is this:
5666
5667 @enumerate
5668 @item Rule #1: Everything is a string
5669 @item Rule #2: If you think otherwise, See Rule #1
5670 @end enumerate
5671
5672 As in the famous joke, the consequences of Rule #1 are profound. Once
5673 you understand Rule #1, you will understand Tcl.
5674
5675 @section Tcl Rule #1b
5676 There is a second pair of rules.
5677 @enumerate
5678 @item Rule #1: Control flow does not exist. Only commands
5679 @* For example: the classic FOR loop or IF statement is not a control
5680 flow item, they are commands, there is no such thing as control flow
5681 in Tcl.
5682 @item Rule #2: If you think otherwise, See Rule #1
5683 @* Actually what happens is this: There are commands that by
5684 convention, act like control flow key words in other languages. One of
5685 those commands is the word ``for'', another command is ``if''.
5686 @end enumerate
5687
5688 @section Per Rule #1 - All Results are strings
5689 Every Tcl command results in a string. The word ``result'' is used
5690 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
5691 Everything is a string}
5692
5693 @section Tcl Quoting Operators
5694 In life of a Tcl script, there are two important periods of time, the
5695 difference is subtle.
5696 @enumerate
5697 @item Parse Time
5698 @item Evaluation Time
5699 @end enumerate
5700
5701 The two key items here are how ``quoted things'' work in Tcl. Tcl has
5702 three primary quoting constructs, the [square-brackets] the
5703 @{curly-braces@} and ``double-quotes''
5704
5705 By now you should know $VARIABLES always start with a $DOLLAR
5706 sign. BTW: To set a variable, you actually use the command ``set'', as
5707 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
5708 = 1'' statement, but without the equal sign.
5709
5710 @itemize @bullet
5711 @item @b{[square-brackets]}
5712 @* @b{[square-brackets]} are command substitutions. It operates much
5713 like Unix Shell `back-ticks`. The result of a [square-bracket]
5714 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
5715 string}. These two statements are roughly identical:
5716 @example
5717 # bash example
5718 X=`date`
5719 echo "The Date is: $X"
5720 # Tcl example
5721 set X [date]
5722 puts "The Date is: $X"
5723 @end example
5724 @item @b{``double-quoted-things''}
5725 @* @b{``double-quoted-things''} are just simply quoted
5726 text. $VARIABLES and [square-brackets] are expanded in place - the
5727 result however is exactly 1 string. @i{Remember Rule #1 - Everything
5728 is a string}
5729 @example
5730 set x "Dinner"
5731 puts "It is now \"[date]\", $x is in 1 hour"
5732 @end example
5733 @item @b{@{Curly-Braces@}}
5734 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
5735 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
5736 'single-quote' operators in BASH shell scripts, with the added
5737 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
5738 nested 3 times@}@}@} NOTE: [date] is perhaps a bad example, as of
5739 28/nov/2008, Jim/OpenOCD does not have a date command.
5740 @end itemize
5741
5742 @section Consequences of Rule 1/2/3/4
5743
5744 The consequences of Rule 1 are profound.
5745
5746 @subsection Tokenisation & Execution.
5747
5748 Of course, whitespace, blank lines and #comment lines are handled in
5749 the normal way.
5750
5751 As a script is parsed, each (multi) line in the script file is
5752 tokenised and according to the quoting rules. After tokenisation, that
5753 line is immedatly executed.
5754
5755 Multi line statements end with one or more ``still-open''
5756 @{curly-braces@} which - eventually - closes a few lines later.
5757
5758 @subsection Command Execution
5759
5760 Remember earlier: There are no ``control flow''
5761 statements in Tcl. Instead there are COMMANDS that simply act like
5762 control flow operators.
5763
5764 Commands are executed like this:
5765
5766 @enumerate
5767 @item Parse the next line into (argc) and (argv[]).
5768 @item Look up (argv[0]) in a table and call its function.
5769 @item Repeat until End Of File.
5770 @end enumerate
5771
5772 It sort of works like this:
5773 @example
5774 for(;;)@{
5775 ReadAndParse( &argc, &argv );
5776
5777 cmdPtr = LookupCommand( argv[0] );
5778
5779 (*cmdPtr->Execute)( argc, argv );
5780 @}
5781 @end example
5782
5783 When the command ``proc'' is parsed (which creates a procedure
5784 function) it gets 3 parameters on the command line. @b{1} the name of
5785 the proc (function), @b{2} the list of parameters, and @b{3} the body
5786 of the function. Not the choice of words: LIST and BODY. The PROC
5787 command stores these items in a table somewhere so it can be found by
5788 ``LookupCommand()''
5789
5790 @subsection The FOR command
5791
5792 The most interesting command to look at is the FOR command. In Tcl,
5793 the FOR command is normally implemented in C. Remember, FOR is a
5794 command just like any other command.
5795
5796 When the ascii text containing the FOR command is parsed, the parser
5797 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
5798 are:
5799
5800 @enumerate 0
5801 @item The ascii text 'for'
5802 @item The start text
5803 @item The test expression
5804 @item The next text
5805 @item The body text
5806 @end enumerate
5807
5808 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
5809 Remember @i{Rule #1 - Everything is a string.} The key point is this:
5810 Often many of those parameters are in @{curly-braces@} - thus the
5811 variables inside are not expanded or replaced until later.
5812
5813 Remember that every Tcl command looks like the classic ``main( argc,
5814 argv )'' function in C. In JimTCL - they actually look like this:
5815
5816 @example
5817 int
5818 MyCommand( Jim_Interp *interp,
5819 int *argc,
5820 Jim_Obj * const *argvs );
5821 @end example
5822
5823 Real Tcl is nearly identical. Although the newer versions have
5824 introduced a byte-code parser and intepreter, but at the core, it
5825 still operates in the same basic way.
5826
5827 @subsection FOR command implementation
5828
5829 To understand Tcl it is perhaps most helpful to see the FOR
5830 command. Remember, it is a COMMAND not a control flow structure.
5831
5832 In Tcl there are two underlying C helper functions.
5833
5834 Remember Rule #1 - You are a string.
5835
5836 The @b{first} helper parses and executes commands found in an ascii
5837 string. Commands can be seperated by semicolons, or newlines. While
5838 parsing, variables are expanded via the quoting rules.
5839
5840 The @b{second} helper evaluates an ascii string as a numerical
5841 expression and returns a value.
5842
5843 Here is an example of how the @b{FOR} command could be
5844 implemented. The pseudo code below does not show error handling.
5845 @example
5846 void Execute_AsciiString( void *interp, const char *string );
5847
5848 int Evaluate_AsciiExpression( void *interp, const char *string );
5849
5850 int
5851 MyForCommand( void *interp,
5852 int argc,
5853 char **argv )
5854 @{
5855 if( argc != 5 )@{
5856 SetResult( interp, "WRONG number of parameters");
5857 return ERROR;
5858 @}
5859
5860 // argv[0] = the ascii string just like C
5861
5862 // Execute the start statement.
5863 Execute_AsciiString( interp, argv[1] );
5864
5865 // Top of loop test
5866 for(;;)@{
5867 i = Evaluate_AsciiExpression(interp, argv[2]);
5868 if( i == 0 )
5869 break;
5870
5871 // Execute the body
5872 Execute_AsciiString( interp, argv[3] );
5873
5874 // Execute the LOOP part
5875 Execute_AsciiString( interp, argv[4] );
5876 @}
5877
5878 // Return no error
5879 SetResult( interp, "" );
5880 return SUCCESS;
5881 @}
5882 @end example
5883
5884 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
5885 in the same basic way.
5886
5887 @section OpenOCD Tcl Usage
5888
5889 @subsection source and find commands
5890 @b{Where:} In many configuration files
5891 @* Example: @b{ source [find FILENAME] }
5892 @*Remember the parsing rules
5893 @enumerate
5894 @item The FIND command is in square brackets.
5895 @* The FIND command is executed with the parameter FILENAME. It should
5896 find the full path to the named file. The RESULT is a string, which is
5897 substituted on the orginal command line.
5898 @item The command source is executed with the resulting filename.
5899 @* SOURCE reads a file and executes as a script.
5900 @end enumerate
5901 @subsection format command
5902 @b{Where:} Generally occurs in numerous places.
5903 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
5904 @b{sprintf()}.
5905 @b{Example}
5906 @example
5907 set x 6
5908 set y 7
5909 puts [format "The answer: %d" [expr $x * $y]]
5910 @end example
5911 @enumerate
5912 @item The SET command creates 2 variables, X and Y.
5913 @item The double [nested] EXPR command performs math
5914 @* The EXPR command produces numerical result as a string.
5915 @* Refer to Rule #1
5916 @item The format command is executed, producing a single string
5917 @* Refer to Rule #1.
5918 @item The PUTS command outputs the text.
5919 @end enumerate
5920 @subsection Body or Inlined Text
5921 @b{Where:} Various TARGET scripts.
5922 @example
5923 #1 Good
5924 proc someproc @{@} @{
5925 ... multiple lines of stuff ...
5926 @}
5927 $_TARGETNAME configure -event FOO someproc
5928 #2 Good - no variables
5929 $_TARGETNAME confgure -event foo "this ; that;"
5930 #3 Good Curly Braces
5931 $_TARGETNAME configure -event FOO @{
5932 puts "Time: [date]"
5933 @}
5934 #4 DANGER DANGER DANGER
5935 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
5936 @end example
5937 @enumerate
5938 @item The $_TARGETNAME is an OpenOCD variable convention.
5939 @*@b{$_TARGETNAME} represents the last target created, the value changes
5940 each time a new target is created. Remember the parsing rules. When
5941 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
5942 the name of the target which happens to be a TARGET (object)
5943 command.
5944 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
5945 @*There are 4 examples:
5946 @enumerate
5947 @item The TCLBODY is a simple string that happens to be a proc name
5948 @item The TCLBODY is several simple commands seperated by semicolons
5949 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
5950 @item The TCLBODY is a string with variables that get expanded.
5951 @end enumerate
5952
5953 In the end, when the target event FOO occurs the TCLBODY is
5954 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
5955 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
5956
5957 Remember the parsing rules. In case #3, @{curly-braces@} mean the
5958 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
5959 and the text is evaluated. In case #4, they are replaced before the
5960 ``Target Object Command'' is executed. This occurs at the same time
5961 $_TARGETNAME is replaced. In case #4 the date will never
5962 change. @{BTW: [date] is perhaps a bad example, as of 28/nov/2008,
5963 Jim/OpenOCD does not have a date command@}
5964 @end enumerate
5965 @subsection Global Variables
5966 @b{Where:} You might discover this when writing your own procs @* In
5967 simple terms: Inside a PROC, if you need to access a global variable
5968 you must say so. See also ``upvar''. Example:
5969 @example
5970 proc myproc @{ @} @{
5971 set y 0 #Local variable Y
5972 global x #Global variable X
5973 puts [format "X=%d, Y=%d" $x $y]
5974 @}
5975 @end example
5976 @section Other Tcl Hacks
5977 @b{Dynamic variable creation}
5978 @example
5979 # Dynamically create a bunch of variables.
5980 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
5981 # Create var name
5982 set vn [format "BIT%d" $x]
5983 # Make it a global
5984 global $vn
5985 # Set it.
5986 set $vn [expr (1 << $x)]
5987 @}
5988 @end example
5989 @b{Dynamic proc/command creation}
5990 @example
5991 # One "X" function - 5 uart functions.
5992 foreach who @{A B C D E@}
5993 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
5994 @}
5995 @end example
5996
5997 @node Target Library
5998 @chapter Target Library
5999 @cindex Target Library
6000
6001 OpenOCD comes with a target configuration script library. These scripts can be
6002 used as-is or serve as a starting point.
6003
6004 The target library is published together with the OpenOCD executable and
6005 the path to the target library is in the OpenOCD script search path.
6006 Similarly there are example scripts for configuring the JTAG interface.
6007
6008 The command line below uses the example parport configuration script
6009 that ship with OpenOCD, then configures the str710.cfg target and
6010 finally issues the init and reset commands. The communication speed
6011 is set to 10kHz for reset and 8MHz for post reset.
6012
6013 @example
6014 openocd -f interface/parport.cfg -f target/str710.cfg \
6015 -c "init" -c "reset"
6016 @end example
6017
6018 To list the target scripts available:
6019
6020 @example
6021 $ ls /usr/local/lib/openocd/target
6022
6023 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
6024 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
6025 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
6026 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
6027 @end example
6028
6029 @include fdl.texi
6030
6031 @node OpenOCD Concept Index
6032 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
6033 @comment case issue with ``Index.html'' and ``index.html''
6034 @comment Occurs when creating ``--html --no-split'' output
6035 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
6036 @unnumbered OpenOCD Concept Index
6037
6038 @printindex cp
6039
6040 @node Command and Driver Index
6041 @unnumbered Command and Driver Index
6042 @printindex fn
6043
6044 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)