David Brownell <david-b@pacbell.net>:
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @end itemize
27
28 @quotation
29 Permission is granted to copy, distribute and/or modify this document
30 under the terms of the GNU Free Documentation License, Version 1.2 or
31 any later version published by the Free Software Foundation; with no
32 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
33 Texts. A copy of the license is included in the section entitled ``GNU
34 Free Documentation License''.
35 @end quotation
36 @end copying
37
38 @titlepage
39 @titlefont{@emph{Open On-Chip Debugger:}}
40 @sp 1
41 @title OpenOCD User's Guide
42 @subtitle for release @value{VERSION}
43 @subtitle @value{UPDATED}
44
45 @page
46 @vskip 0pt plus 1filll
47 @insertcopying
48 @end titlepage
49
50 @summarycontents
51 @contents
52
53 @ifnottex
54 @node Top
55 @top OpenOCD User's Guide
56
57 @insertcopying
58 @end ifnottex
59
60 @menu
61 * About:: About OpenOCD
62 * Developers:: OpenOCD Developers
63 * Building OpenOCD:: Building OpenOCD From SVN
64 * JTAG Hardware Dongles:: JTAG Hardware Dongles
65 * Running:: Running OpenOCD
66 * Simple Configuration Files:: Simple Configuration Files
67 * Config File Guidelines:: Config File Guidelines
68 * About JIM-Tcl:: About JIM-Tcl
69 * Daemon Configuration:: Daemon Configuration
70 * Interface - Dongle Configuration:: Interface - Dongle Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Creation:: TAP Creation
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * NAND Flash Commands:: NAND Flash Commands
76 * General Commands:: General Commands
77 * Architecture and Core Commands:: Architecture and Core Commands
78 * JTAG Commands:: JTAG Commands
79 * Sample Scripts:: Sample Target Scripts
80 * TFTP:: TFTP
81 * GDB and OpenOCD:: Using GDB and OpenOCD
82 * Tcl Scripting API:: Tcl Scripting API
83 * Upgrading:: Deprecated/Removed Commands
84 * Target Library:: Target Library
85 * FAQ:: Frequently Asked Questions
86 * Tcl Crash Course:: Tcl Crash Course
87 * License:: GNU Free Documentation License
88
89 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
90 @comment case issue with ``Index.html'' and ``index.html''
91 @comment Occurs when creating ``--html --no-split'' output
92 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
93 * OpenOCD Concept Index:: Concept Index
94 * Command and Driver Index:: Command and Driver Index
95 @end menu
96
97 @node About
98 @unnumbered About
99 @cindex about
100
101 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
102 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
103 Since that time, the project has grown into an active open-source project,
104 supported by a diverse community of software and hardware developers from
105 around the world.
106
107 @section What is OpenOCD?
108
109 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
110 in-system programming and boundary-scan testing for embedded target
111 devices.
112
113 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
114 with the JTAG (IEEE 1149.1) compliant TAPs on your target board.
115 A @dfn{TAP} is a ``Test Access Port'', a module which processes
116 special instructions and data. TAPs are daisy-chained within and
117 between chips and boards.
118
119 @b{Dongles:} OpenOCD currently supports many types of hardware dongles: USB
120 based, parallel port based, and other standalone boxes that run
121 OpenOCD internally. @xref{JTAG Hardware Dongles}.
122
123 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
124 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x) and
125 Cortex-M3 (Stellaris LM3 and ST STM32) based cores to be
126 debugged via the GDB protocol.
127
128 @b{Flash Programing:} Flash writing is supported for external CFI
129 compatible NOR flashes (Intel and AMD/Spansion command set) and several
130 internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3, and
131 STM32x). Preliminary support for various NAND flash controllers
132 (LPC3180, Orion, S3C24xx, more) controller is included.
133
134 @section OpenOCD Web Site
135
136 The OpenOCD web site provides the latest public news from the community:
137
138 @uref{http://openocd.berlios.de/web/}
139
140 @section Latest User's Guide:
141
142 The user's guide you are now reading may not be the latest one
143 available. A version for more recent code may be available.
144 Its HTML form is published irregularly at:
145
146 @uref{http://openocd.berlios.de/doc/}
147
148 PDF form is likewise published at:
149
150 @uref{http://openocd.berlios.de/doc/pdf/}
151
152 @section OpenOCD User's Forum
153
154 There is an OpenOCD forum (phpBB) hosted by SparkFun:
155
156 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
157
158
159 @node Developers
160 @chapter OpenOCD Developer Resources
161 @cindex developers
162
163 If you are interested in improving the state of OpenOCD's debugging and
164 testing support, new contributions will be welcome. Motivated developers
165 can produce new target, flash or interface drivers, improve the
166 documentation, as well as more conventional bug fixes and enhancements.
167
168 The resources in this chapter are available for developers wishing to explore
169 or expand the OpenOCD source code.
170
171 @section OpenOCD Subversion Repository
172
173 The ``Building From Source'' section provides instructions to retrieve
174 and and build the latest version of the OpenOCD source code.
175 @xref{Building OpenOCD}.
176
177 Developers that want to contribute patches to the OpenOCD system are
178 @b{strongly} encouraged to base their work off of the most recent trunk
179 revision. Patches created against older versions may require additional
180 work from their submitter in order to be updated for newer releases.
181
182 @section Doxygen Developer Manual
183
184 During the development of the 0.2.0 release, the OpenOCD project began
185 providing a Doxygen reference manual. This document contains more
186 technical information about the software internals, development
187 processes, and similar documentation:
188
189 @uref{http://openocd.berlios.de/doc/doxygen/index.html}
190
191 This document is a work-in-progress, but contributions would be welcome
192 to fill in the gaps. All of the source files are provided in-tree,
193 listed in the Doxyfile configuration in the top of the repository trunk.
194
195 @section OpenOCD Developer Mailing List
196
197 The OpenOCD Developer Mailing List provides the primary means of
198 communication between developers:
199
200 @uref{https://lists.berlios.de/mailman/listinfo/openocd-development}
201
202 All drivers developers are enouraged to also subscribe to the list of
203 SVN commits to keep pace with the ongoing changes:
204
205 @uref{https://lists.berlios.de/mailman/listinfo/openocd-svn}
206
207
208 @node Building OpenOCD
209 @chapter Building OpenOCD
210 @cindex building
211
212 @section Pre-Built Tools
213 If you are interested in getting actual work done rather than building
214 OpenOCD, then check if your interface supplier provides binaries for
215 you. Chances are that that binary is from some SVN version that is more
216 stable than SVN trunk where bleeding edge development takes place.
217
218 @section Packagers Please Read!
219
220 You are a @b{PACKAGER} of OpenOCD if you
221
222 @enumerate
223 @item @b{Sell dongles} and include pre-built binaries
224 @item @b{Supply tools} i.e.: A complete development solution
225 @item @b{Supply IDEs} like Eclipse, or RHIDE, etc.
226 @item @b{Build packages} i.e.: RPM files, or DEB files for a Linux Distro
227 @end enumerate
228
229 As a @b{PACKAGER}, you will experience first reports of most issues.
230 When you fix those problems for your users, your solution may help
231 prevent hundreds (if not thousands) of other questions from other users.
232
233 If something does not work for you, please work to inform the OpenOCD
234 developers know how to improve the system or documentation to avoid
235 future problems, and follow-up to help us ensure the issue will be fully
236 resolved in our future releases.
237
238 That said, the OpenOCD developers would also like you to follow a few
239 suggestions:
240
241 @enumerate
242 @item @b{Always build with printer ports enabled.}
243 @item @b{Try to use LIBFTDI + LIBUSB where possible. You cover more bases.}
244 @end enumerate
245
246 @itemize @bullet
247 @item @b{Why YES to LIBFTDI + LIBUSB?}
248 @itemize @bullet
249 @item @b{LESS} work - libusb perhaps already there
250 @item @b{LESS} work - identical code, multiple platforms
251 @item @b{MORE} dongles are supported
252 @item @b{MORE} platforms are supported
253 @item @b{MORE} complete solution
254 @end itemize
255 @item @b{Why not LIBFTDI + LIBUSB} (i.e.: ftd2xx instead)?
256 @itemize @bullet
257 @item @b{LESS} speed - some say it is slower
258 @item @b{LESS} complex to distribute (external dependencies)
259 @end itemize
260 @end itemize
261
262 @section Building From Source
263
264 You can download the current SVN version with an SVN client of your choice from the
265 following repositories:
266
267 @uref{svn://svn.berlios.de/openocd/trunk}
268
269 or
270
271 @uref{http://svn.berlios.de/svnroot/repos/openocd/trunk}
272
273 Using the SVN command line client, you can use the following command to fetch the
274 latest version (make sure there is no (non-svn) directory called "openocd" in the
275 current directory):
276
277 @example
278 svn checkout svn://svn.berlios.de/openocd/trunk openocd
279 @end example
280
281 If you prefer GIT based tools, the @command{git-svn} package works too:
282
283 @example
284 git svn clone -s svn://svn.berlios.de/openocd
285 @end example
286
287 Building OpenOCD from a repository requires a recent version of the
288 GNU autotools (autoconf >= 2.59 and automake >= 1.9).
289 For building on Windows,
290 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
291 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
292 paths, resulting in obscure dependency errors (This is an observation I've gathered
293 from the logs of one user - correct me if I'm wrong).
294
295 You further need the appropriate driver files, if you want to build support for
296 a FTDI FT2232 based interface:
297
298 @itemize @bullet
299 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
300 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
301 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
302 homepage (@uref{http://www.amontec.com}). The JTAGkey uses a non-standard VID/PID.
303 @end itemize
304
305 libftdi is supported under Windows. Do not use versions earlier than 0.14.
306
307 In general, the D2XX driver provides superior performance (several times as fast),
308 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
309 a kernel module, only a user space library.
310
311 To build OpenOCD (on both Linux and Cygwin), use the following commands:
312
313 @example
314 ./bootstrap
315 @end example
316
317 Bootstrap generates the configure script, and prepares building on your system.
318
319 @example
320 ./configure [options, see below]
321 @end example
322
323 Configure generates the Makefiles used to build OpenOCD.
324
325 @example
326 make
327 make install
328 @end example
329
330 Make builds OpenOCD, and places the final executable in ./src/, the last step, ``make install'' is optional.
331
332 The configure script takes several options, specifying which JTAG interfaces
333 should be included (among other things):
334
335 @itemize @bullet
336 @item
337 @option{--enable-parport} - Enable building the PC parallel port driver.
338 @item
339 @option{--enable-parport_ppdev} - Enable use of ppdev (/dev/parportN) for parport.
340 @item
341 @option{--enable-parport_giveio} - Enable use of giveio for parport instead of ioperm.
342 @item
343 @option{--enable-amtjtagaccel} - Enable building the Amontec JTAG-Accelerator driver.
344 @item
345 @option{--enable-ecosboard} - Enable building support for eCosBoard based JTAG debugger.
346 @item
347 @option{--enable-ioutil} - Enable ioutil functions - useful for standalone OpenOCD implementations.
348 @item
349 @option{--enable-httpd} - Enable builtin httpd server - useful for standalone OpenOCD implementations.
350 @item
351 @option{--enable-ep93xx} - Enable building support for EP93xx based SBCs.
352 @item
353 @option{--enable-at91rm9200} - Enable building support for AT91RM9200 based SBCs.
354 @item
355 @option{--enable-gw16012} - Enable building support for the Gateworks GW16012 JTAG programmer.
356 @item
357 @option{--enable-ft2232_ftd2xx} - Numerous USB type ARM JTAG dongles use the FT2232C chip from this FTDICHIP.COM chip (closed source).
358 @item
359 @option{--enable-ft2232_libftdi} - An open source (free) alternative to FTDICHIP.COM ftd2xx solution (Linux, MacOS, Cygwin).
360 @item
361 @option{--with-ftd2xx-win32-zipdir=PATH} - If using FTDICHIP.COM ft2232c driver,
362 give the directory where the Win32 FTDICHIP.COM 'CDM' driver zip file was unpacked.
363 @item
364 @option{--with-ftd2xx-linux-tardir=PATH} - If using FTDICHIP.COM ft2232c driver
365 on Linux, give the directory where the Linux driver's TAR.GZ file was unpacked.
366 @item
367 @option{--with-ftd2xx-lib=shared|static} - Linux only. Default: static. Specifies how the FTDICHIP.COM libftd2xx driver should be linked. Note: 'static' only works in conjunction with @option{--with-ftd2xx-linux-tardir}. The 'shared' value is supported (12/26/2008), however you must manually install the required header files and shared libraries in an appropriate place. This uses ``libusb'' internally.
368 @item
369 @option{--enable-presto_libftdi} - Enable building support for ASIX Presto programmer using the libftdi driver.
370 @item
371 @option{--enable-presto_ftd2xx} - Enable building support for ASIX Presto programmer using the FTD2XX driver.
372 @item
373 @option{--enable-usbprog} - Enable building support for the USBprog JTAG programmer.
374 @item
375 @option{--enable-oocd_trace} - Enable building support for the OpenOCD+trace ETM capture device.
376 @item
377 @option{--enable-jlink} - Enable building support for the Segger J-Link JTAG programmer.
378 @item
379 @option{--enable-vsllink} - Enable building support for the Versaloon-Link JTAG programmer.
380 @item
381 @option{--enable-rlink} - Enable building support for the Raisonance RLink JTAG programmer.
382 @item
383 @option{--enable-arm-jtag-ew} - Enable building support for the Olimex ARM-JTAG-EW programmer.
384 @item
385 @option{--enable-dummy} - Enable building the dummy port driver.
386 @end itemize
387
388 @section Parallel Port Dongles
389
390 If you want to access the parallel port using the PPDEV interface you have to specify
391 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
392 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
393 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
394
395 The same is true for the @option{--enable-parport_giveio} option, you have to
396 use both the @option{--enable-parport} AND the @option{--enable-parport_giveio} option if you want to use giveio instead of ioperm parallel port access method.
397
398 @section FT2232C Based USB Dongles
399
400 There are 2 methods of using the FTD2232, either (1) using the
401 FTDICHIP.COM closed source driver, or (2) the open (and free) driver
402 libftdi. Some claim the (closed) FTDICHIP.COM solution is faster.
403
404 The FTDICHIP drivers come as either a (win32) ZIP file, or a (Linux)
405 TAR.GZ file. You must unpack them ``some where'' convient. As of this
406 writing (12/26/2008) FTDICHIP does not supply means to install these
407 files ``in an appropriate place'' As a result, there are two
408 ``./configure'' options that help.
409
410 Below is an example build process:
411
412 @enumerate
413 @item Check out the latest version of ``openocd'' from SVN.
414
415 @item If you are using the FTDICHIP.COM driver, download
416 and unpack the Windows or Linux FTD2xx drivers
417 (@uref{http://www.ftdichip.com/Drivers/D2XX.htm}).
418 If you are using the libftdi driver, install that package
419 (e.g. @command{apt-get install libftdi} on systems with APT).
420
421 @example
422 /home/duane/ftd2xx.win32 => the Cygwin/Win32 ZIP file contents
423 /home/duane/libftd2xx0.4.16 => the Linux TAR.GZ file contents
424 @end example
425
426 @item Configure with options resembling the following.
427
428 @enumerate a
429 @item Cygwin FTDICHIP solution:
430 @example
431 ./configure --prefix=/home/duane/mytools \
432 --enable-ft2232_ftd2xx \
433 --with-ftd2xx-win32-zipdir=/home/duane/ftd2xx.win32
434 @end example
435
436 @item Linux FTDICHIP solution:
437 @example
438 ./configure --prefix=/home/duane/mytools \
439 --enable-ft2232_ftd2xx \
440 --with-ft2xx-linux-tardir=/home/duane/libftd2xx0.4.16
441 @end example
442
443 @item Cygwin/Linux LIBFTDI solution ... assuming that
444 @itemize
445 @item For Windows -- that the Windows port of LIBUSB is in place.
446 @item For Linux -- that libusb has been built/installed and is in place.
447 @item That libftdi has been built and installed (relies on libusb).
448 @end itemize
449
450 Then configure the libftdi solution like this:
451
452 @example
453 ./configure --prefix=/home/duane/mytools \
454 --enable-ft2232_libftdi
455 @end example
456 @end enumerate
457
458 @item Then just type ``make'', and perhaps ``make install''.
459 @end enumerate
460
461
462 @section Miscellaneous Configure Options
463
464 @itemize @bullet
465 @item
466 @option{--disable-option-checking} - Ignore unrecognized @option{--enable} and @option{--with} options.
467 @item
468 @option{--enable-gccwarnings} - Enable extra gcc warnings during build.
469 Default is enabled.
470 @item
471 @option{--enable-release} - Enable building of an OpenOCD release, generally
472 this is for developers. It simply omits the svn version string when the
473 openocd @option{-v} is executed.
474 @end itemize
475
476 @node JTAG Hardware Dongles
477 @chapter JTAG Hardware Dongles
478 @cindex dongles
479 @cindex FTDI
480 @cindex wiggler
481 @cindex zy1000
482 @cindex printer port
483 @cindex USB Adapter
484 @cindex rtck
485
486 Defined: @b{dongle}: A small device that plugins into a computer and serves as
487 an adapter .... [snip]
488
489 In the OpenOCD case, this generally refers to @b{a small adapater} one
490 attaches to your computer via USB or the Parallel Printer Port. The
491 execption being the Zylin ZY1000 which is a small box you attach via
492 an ethernet cable. The Zylin ZY1000 has the advantage that it does not
493 require any drivers to be installed on the developer PC. It also has
494 a built in web interface. It supports RTCK/RCLK or adaptive clocking
495 and has a built in relay to power cycle targets remotely.
496
497
498 @section Choosing a Dongle
499
500 There are three things you should keep in mind when choosing a dongle.
501
502 @enumerate
503 @item @b{Voltage} What voltage is your target? 1.8, 2.8, 3.3, or 5V? Does your dongle support it?
504 @item @b{Connection} Printer Ports - Does your computer have one?
505 @item @b{Connection} Is that long printer bit-bang cable practical?
506 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
507 @end enumerate
508
509 @section Stand alone Systems
510
511 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
512 dongle, but a standalone box. The ZY1000 has the advantage that it does
513 not require any drivers installed on the developer PC. It also has
514 a built in web interface. It supports RTCK/RCLK or adaptive clocking
515 and has a built in relay to power cycle targets remotely.
516
517 @section USB FT2232 Based
518
519 There are many USB JTAG dongles on the market, many of them are based
520 on a chip from ``Future Technology Devices International'' (FTDI)
521 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
522 See: @url{http://www.ftdichip.com} for more information.
523 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
524 chips are starting to become available in JTAG adapters.
525
526 As of 28/Nov/2008, the following are supported:
527
528 @itemize @bullet
529 @item @b{usbjtag}
530 @* Link @url{http://www.hs-augsburg.de/~hhoegl/proj/usbjtag/usbjtag.html}
531 @item @b{jtagkey}
532 @* See: @url{http://www.amontec.com/jtagkey.shtml}
533 @item @b{oocdlink}
534 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
535 @item @b{signalyzer}
536 @* See: @url{http://www.signalyzer.com}
537 @item @b{evb_lm3s811}
538 @* See: @url{http://www.luminarymicro.com} - The Stellaris LM3S811 eval board has an FTD2232C chip built in.
539 @item @b{olimex-jtag}
540 @* See: @url{http://www.olimex.com}
541 @item @b{flyswatter}
542 @* See: @url{http://www.tincantools.com}
543 @item @b{turtelizer2}
544 @* See:
545 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
546 @url{http://www.ethernut.de}
547 @item @b{comstick}
548 @* Link: @url{http://www.hitex.com/index.php?id=383}
549 @item @b{stm32stick}
550 @* Link @url{http://www.hitex.com/stm32-stick}
551 @item @b{axm0432_jtag}
552 @* Axiom AXM-0432 Link @url{http://www.axman.com}
553 @item @b{cortino}
554 @* Link @url{http://www.hitex.com/index.php?id=cortino}
555 @end itemize
556
557 @section USB JLINK based
558 There are several OEM versions of the Segger @b{JLINK} adapter. It is
559 an example of a micro controller based JTAG adapter, it uses an
560 AT91SAM764 internally.
561
562 @itemize @bullet
563 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
564 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
565 @item @b{SEGGER JLINK}
566 @* Link: @url{http://www.segger.com/jlink.html}
567 @item @b{IAR J-Link}
568 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
569 @end itemize
570
571 @section USB RLINK based
572 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer, permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for SWD and not JTAG, thus not supported.
573
574 @itemize @bullet
575 @item @b{Raisonance RLink}
576 @* Link: @url{http://www.raisonance.com/products/RLink.php}
577 @item @b{STM32 Primer}
578 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
579 @item @b{STM32 Primer2}
580 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
581 @end itemize
582
583 @section USB Other
584 @itemize @bullet
585 @item @b{USBprog}
586 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
587
588 @item @b{USB - Presto}
589 @* Link: @url{http://tools.asix.net/prg_presto.htm}
590
591 @item @b{Versaloon-Link}
592 @* Link: @url{http://www.simonqian.com/en/Versaloon}
593
594 @item @b{ARM-JTAG-EW}
595 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
596 @end itemize
597
598 @section IBM PC Parallel Printer Port Based
599
600 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
601 and the MacGraigor Wiggler. There are many clones and variations of
602 these on the market.
603
604 @itemize @bullet
605
606 @item @b{Wiggler} - There are many clones of this.
607 @* Link: @url{http://www.macraigor.com/wiggler.htm}
608
609 @item @b{DLC5} - From XILINX - There are many clones of this
610 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
611 produced, PDF schematics are easily found and it is easy to make.
612
613 @item @b{Amontec - JTAG Accelerator}
614 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
615
616 @item @b{GW16402}
617 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
618
619 @item @b{Wiggler2}
620 @*@uref{http://www.ccac.rwth-aachen.de/@/~michaels/@/index.php/hardware/@/armjtag,
621 Improved parallel-port wiggler-style JTAG adapter}
622
623 @item @b{Wiggler_ntrst_inverted}
624 @* Yet another variation - See the source code, src/jtag/parport.c
625
626 @item @b{old_amt_wiggler}
627 @* Unknown - probably not on the market today
628
629 @item @b{arm-jtag}
630 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
631
632 @item @b{chameleon}
633 @* Link: @url{http://www.amontec.com/chameleon.shtml}
634
635 @item @b{Triton}
636 @* Unknown.
637
638 @item @b{Lattice}
639 @* ispDownload from Lattice Semiconductor
640 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
641
642 @item @b{flashlink}
643 @* From ST Microsystems;
644 @uref{http://www.st.com/stonline/@/products/literature/um/7889.pdf,
645 FlashLINK JTAG programing cable for PSD and uPSD}
646
647 @end itemize
648
649 @section Other...
650 @itemize @bullet
651
652 @item @b{ep93xx}
653 @* An EP93xx based Linux machine using the GPIO pins directly.
654
655 @item @b{at91rm9200}
656 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
657
658 @end itemize
659
660 @node Running
661 @chapter Running
662 @cindex running OpenOCD
663 @cindex --configfile
664 @cindex --debug_level
665 @cindex --logfile
666 @cindex --search
667
668 The @option{--help} option shows:
669 @verbatim
670 bash$ openocd --help
671
672 --help | -h display this help
673 --version | -v display OpenOCD version
674 --file | -f use configuration file <name>
675 --search | -s dir to search for config files and scripts
676 --debug | -d set debug level <0-3>
677 --log_output | -l redirect log output to file <name>
678 --command | -c run <command>
679 --pipe | -p use pipes when talking to gdb
680 @end verbatim
681
682 By default OpenOCD reads the file configuration file ``openocd.cfg''
683 in the current directory. To specify a different (or multiple)
684 configuration file, you can use the ``-f'' option. For example:
685
686 @example
687 openocd -f config1.cfg -f config2.cfg -f config3.cfg
688 @end example
689
690 Once started, OpenOCD runs as a daemon, waiting for connections from
691 clients (Telnet, GDB, Other).
692
693 If you are having problems, you can enable internal debug messages via
694 the ``-d'' option.
695
696 Also it is possible to interleave commands w/config scripts using the
697 @option{-c} command line switch.
698
699 To enable debug output (when reporting problems or working on OpenOCD
700 itself), use the @option{-d} command line switch. This sets the
701 @option{debug_level} to "3", outputting the most information,
702 including debug messages. The default setting is "2", outputting only
703 informational messages, warnings and errors. You can also change this
704 setting from within a telnet or gdb session using @option{debug_level
705 <n>} @xref{debug_level}.
706
707 You can redirect all output from the daemon to a file using the
708 @option{-l <logfile>} switch.
709
710 Search paths for config/script files can be added to OpenOCD by using
711 the @option{-s <search>} switch. The current directory and the OpenOCD
712 target library is in the search path by default.
713
714 For details on the @option{-p} option. @xref{Connecting to GDB}.
715
716 Note! OpenOCD will launch the GDB & telnet server even if it can not
717 establish a connection with the target. In general, it is possible for
718 the JTAG controller to be unresponsive until the target is set up
719 correctly via e.g. GDB monitor commands in a GDB init script.
720
721 @node Simple Configuration Files
722 @chapter Simple Configuration Files
723 @cindex configuration
724
725 @section Outline
726 There are 4 basic ways of ``configurating'' OpenOCD to run, they are:
727
728 @enumerate
729 @item A small openocd.cfg file which ``sources'' other configuration files
730 @item A monolithic openocd.cfg file
731 @item Many -f filename options on the command line
732 @item Your Mixed Solution
733 @end enumerate
734
735 @section Small configuration file method
736
737 This is the preferred method. It is simple and works well for many
738 people. The developers of OpenOCD would encourage you to use this
739 method. If you create a new configuration please email new
740 configurations to the development list.
741
742 Here is an example of an openocd.cfg file for an ATMEL at91sam7x256
743
744 @example
745 source [find interface/signalyzer.cfg]
746
747 # GDB can also flash my flash!
748 gdb_memory_map enable
749 gdb_flash_program enable
750
751 source [find target/sam7x256.cfg]
752 @end example
753
754 There are many example configuration scripts you can work with. You
755 should look in the directory: @t{$(INSTALLDIR)/lib/openocd}. You
756 should find:
757
758 @enumerate
759 @item @b{board} - eval board level configurations
760 @item @b{interface} - specific dongle configurations
761 @item @b{target} - the target chips
762 @item @b{tcl} - helper scripts
763 @item @b{xscale} - things specific to the xscale.
764 @end enumerate
765
766 Look first in the ``boards'' area, then the ``targets'' area. Often a board
767 configuration is a good example to work from.
768
769 @section Many -f filename options
770 Some believe this is a wonderful solution, others find it painful.
771
772 You can use a series of ``-f filename'' options on the command line,
773 OpenOCD will read each filename in sequence, for example:
774
775 @example
776 openocd -f file1.cfg -f file2.cfg -f file2.cfg
777 @end example
778
779 You can also intermix various commands with the ``-c'' command line
780 option.
781
782 @section Monolithic file
783 The ``Monolithic File'' dispenses with all ``source'' statements and
784 puts everything in one self contained (monolithic) file. This is not
785 encouraged.
786
787 Please try to ``source'' various files or use the multiple -f
788 technique.
789
790 @section Advice for you
791 Often, one uses a ``mixed approach''. Where possible, please try to
792 ``source'' common things, and if needed cut/paste parts of the
793 standard distribution configuration files as needed.
794
795 @b{REMEMBER:} The ``important parts'' of your configuration file are:
796
797 @enumerate
798 @item @b{Interface} - Defines the dongle
799 @item @b{Taps} - Defines the JTAG Taps
800 @item @b{GDB Targets} - What GDB talks to
801 @item @b{Flash Programing} - Very Helpful
802 @end enumerate
803
804 Some key things you should look at and understand are:
805
806 @enumerate
807 @item The reset configuration of your debug environment as a whole
808 @item Is there a ``work area'' that OpenOCD can use?
809 @* For ARM - work areas mean up to 10x faster downloads.
810 @item For MMU/MPU based ARM chips (i.e.: ARM9 and later) will that work area still be available?
811 @item For complex targets (multiple chips) the JTAG SPEED becomes an issue.
812 @end enumerate
813
814
815
816 @node Config File Guidelines
817 @chapter Config File Guidelines
818
819 This section/chapter is aimed at developers and integrators of
820 OpenOCD. These are guidelines for creating new boards and new target
821 configurations as of 28/Nov/2008.
822
823 However, you, the user of OpenOCD, should be somewhat familiar with
824 this section as it should help explain some of the internals of what
825 you might be looking at.
826
827 The user should find the following directories under @t{$(INSTALLDIR)/lib/openocd} :
828
829 @itemize @bullet
830 @item @b{interface}
831 @*Think JTAG Dongle. Files that configure the JTAG dongle go here.
832 @item @b{board}
833 @* Think Circuit Board, PWA, PCB, they go by many names. Board files
834 contain initialization items that are specific to a board - for
835 example: The SDRAM initialization sequence for the board, or the type
836 of external flash and what address it is found at. Any initialization
837 sequence to enable that external flash or SDRAM should be found in the
838 board file. Boards may also contain multiple targets, i.e.: Two CPUs, or
839 a CPU and an FPGA or CPLD.
840 @item @b{target}
841 @* Think chip. The ``target'' directory represents the JTAG TAPs
842 on a chip
843 which OpenOCD should control, not a board. Two common types of targets
844 are ARM chips and FPGA or CPLD chips.
845 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
846 the target config file defines all of them.
847 @end itemize
848
849 @b{If needed...} The user in their ``openocd.cfg'' file or the board
850 file might override a specific feature in any of the above files by
851 setting a variable or two before sourcing the target file. Or adding
852 various commands specific to their situation.
853
854 @section Interface Config Files
855
856 The user should be able to source one of these files via a command like this:
857
858 @example
859 source [find interface/FOOBAR.cfg]
860 Or:
861 openocd -f interface/FOOBAR.cfg
862 @end example
863
864 A preconfigured interface file should exist for every interface in use
865 today, that said, perhaps some interfaces have only been used by the
866 sole developer who created it.
867
868 Interface files should be found in @t{$(INSTALLDIR)/lib/openocd/interface}
869
870 @section Board Config Files
871
872 @b{Note: BOARD directory NEW as of 28/nov/2008}
873
874 The user should be able to source one of these files via a command like this:
875
876 @example
877 source [find board/FOOBAR.cfg]
878 Or:
879 openocd -f board/FOOBAR.cfg
880 @end example
881
882
883 The board file should contain one or more @t{source [find
884 target/FOO.cfg]} statements along with any board specific things.
885
886 In summary the board files should contain (if present)
887
888 @enumerate
889 @item External flash configuration (i.e.: NOR flash on CS0, two NANDs on CS2)
890 @item SDRAM configuration (size, speed, etc.
891 @item Board specific IO configuration (i.e.: GPIO pins might disable a 2nd flash)
892 @item Multiple TARGET source statements
893 @item All things that are not ``inside a chip''
894 @item Things inside a chip go in a 'target' file
895 @end enumerate
896
897 @section Target Config Files
898
899 The user should be able to source one of these files via a command like this:
900
901 @example
902 source [find target/FOOBAR.cfg]
903 Or:
904 openocd -f target/FOOBAR.cfg
905 @end example
906
907 In summary the target files should contain
908
909 @enumerate
910 @item Set defaults
911 @item Add TAPs to the scan chain
912 @item Add CPU targets
913 @item Reset configuration
914 @item CPU/Chip/CPU-Core specific features
915 @item On-Chip flash
916 @end enumerate
917
918 @subsection Important variable names
919
920 By default, the end user should never need to set these
921 variables. However, if the user needs to override a setting they only
922 need to set the variable in a simple way.
923
924 @itemize @bullet
925 @item @b{CHIPNAME}
926 @* This gives a name to the overall chip, and is used as part of the
927 tap identifier dotted name.
928 @item @b{ENDIAN}
929 @* By default little - unless the chip or board is not normally used that way.
930 @item @b{CPUTAPID}
931 @* When OpenOCD examines the JTAG chain, it will attempt to identify
932 every chip. If the @t{-expected-id} is nonzero, OpenOCD attempts
933 to verify the tap id number verses configuration file and may issue an
934 error or warning like this. The hope is that this will help to pinpoint
935 problems in OpenOCD configurations.
936
937 @example
938 Info: JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
939 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
940 Error: ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678,
941 Got: 0x3f0f0f0f
942 Error: ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
943 Error: ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
944 @end example
945
946 @item @b{_TARGETNAME}
947 @* By convention, this variable is created by the target configuration
948 script. The board configuration file may make use of this variable to
949 configure things like a ``reset init'' script, or other things
950 specific to that board and that target.
951
952 If the chip has 2 targets, use the names @b{_TARGETNAME0},
953 @b{_TARGETNAME1}, ... etc.
954
955 @b{Remember:} The ``board file'' may include multiple targets.
956
957 At no time should the name ``target0'' (the default target name if
958 none was specified) be used. The name ``target0'' is a hard coded name
959 - the next target on the board will be some other number.
960 In the same way, avoid using target numbers even when they are
961 permitted; use the right target name(s) for your board.
962
963 The user (or board file) should reasonably be able to:
964
965 @example
966 source [find target/FOO.cfg]
967 $_TARGETNAME configure ... FOO specific parameters
968
969 source [find target/BAR.cfg]
970 $_TARGETNAME configure ... BAR specific parameters
971 @end example
972
973 @end itemize
974
975 @subsection Tcl Variables Guide Line
976 The Full Tcl/Tk language supports ``namespaces'' - JIM-Tcl does not.
977
978 Thus the rule we follow in OpenOCD is this: Variables that begin with
979 a leading underscore are temporary in nature, and can be modified and
980 used at will within a ?TARGET? configuration file.
981
982 @b{EXAMPLE:} The user should be able to do this:
983
984 @example
985 # Board has 3 chips,
986 # PXA270 #1 network side, big endian
987 # PXA270 #2 video side, little endian
988 # Xilinx Glue logic
989 set CHIPNAME network
990 set ENDIAN big
991 source [find target/pxa270.cfg]
992 # variable: _TARGETNAME = network.cpu
993 # other commands can refer to the "network.cpu" tap.
994 $_TARGETNAME configure .... params for this CPU..
995
996 set ENDIAN little
997 set CHIPNAME video
998 source [find target/pxa270.cfg]
999 # variable: _TARGETNAME = video.cpu
1000 # other commands can refer to the "video.cpu" tap.
1001 $_TARGETNAME configure .... params for this CPU..
1002
1003 unset ENDIAN
1004 set CHIPNAME xilinx
1005 source [find target/spartan3.cfg]
1006
1007 # Since $_TARGETNAME is temporal..
1008 # these names still work!
1009 network.cpu configure ... params
1010 video.cpu configure ... params
1011 @end example
1012
1013 @subsection Default Value Boiler Plate Code
1014
1015 All target configuration files should start with this (or a modified form)
1016
1017 @example
1018 # SIMPLE example
1019 if @{ [info exists CHIPNAME] @} @{
1020 set _CHIPNAME $CHIPNAME
1021 @} else @{
1022 set _CHIPNAME sam7x256
1023 @}
1024
1025 if @{ [info exists ENDIAN] @} @{
1026 set _ENDIAN $ENDIAN
1027 @} else @{
1028 set _ENDIAN little
1029 @}
1030
1031 if @{ [info exists CPUTAPID ] @} @{
1032 set _CPUTAPID $CPUTAPID
1033 @} else @{
1034 set _CPUTAPID 0x3f0f0f0f
1035 @}
1036 @end example
1037
1038 @subsection Adding TAPs to the Scan Chain
1039 After the ``defaults'' are set up,
1040 add the TAPs on each chip to the JTAG scan chain.
1041 @xref{TAP Creation}, and the naming convention
1042 for taps.
1043
1044 In the simplest case the chip has only one TAP,
1045 probably for a CPU or FPGA.
1046 The config file for the Atmel AT91SAM7X256
1047 looks (in part) like this:
1048
1049 @example
1050 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf \
1051 -expected-id $_CPUTAPID
1052 @end example
1053
1054 A board with two such at91sam7 chips would be able
1055 to source such a config file twice, with different
1056 values for @code{CHIPNAME} and @code{CPUTAPID}, so
1057 it adds a different TAP each time.
1058
1059 There are more complex examples too, with chips that have
1060 multiple TAPs. Ones worth looking at include:
1061
1062 @itemize
1063 @item @file{target/omap3530.cfg} -- with a disabled ARM, and a JRC
1064 (there's a DSP too, which is not listed)
1065 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1066 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1067 is not currently used)
1068 @end itemize
1069
1070 @subsection Add CPU targets
1071
1072 After adding a TAP for a CPU, you should set it up so that
1073 GDB and other commands can use it.
1074 @xref{CPU Configuration}.
1075 For the at91sam7 example above, the command can look like this:
1076
1077 @example
1078 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1079 @end example
1080
1081 Work areas are small RAM areas associated with CPU targets.
1082 They are used by OpenOCD to speed up downloads,
1083 and to download small snippets of code to program flash chips.
1084 If the chip includes a form of ``on-chip-ram'' - and many do - define
1085 a work area if you can.
1086 Again using the at91sam7 as an example, this can look like:
1087
1088 @example
1089 $_TARGETNAME configure -work-area-phys 0x00200000 \
1090 -work-area-size 0x4000 -work-area-backup 0
1091 @end example
1092
1093 @subsection Reset Configuration
1094
1095 Some chips have specific ways the TRST and SRST signals are
1096 managed. If these are @b{CHIP SPECIFIC} they go here, if they are
1097 @b{BOARD SPECIFIC} they go in the board file.
1098
1099 @subsection ARM Core Specific Hacks
1100
1101 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1102 special high speed download features - enable it.
1103
1104 If the chip has an ARM ``vector catch'' feature - by default enable
1105 it for Undefined Instructions, Data Abort, and Prefetch Abort, if the
1106 user is really writing a handler for those situations - they can
1107 easily disable it. Experiance has shown the ``vector catch'' is
1108 helpful - for common programing errors.
1109
1110 If present, the MMU, the MPU and the CACHE should be disabled.
1111
1112 Some ARM cores are equipped with trace support, which permits
1113 examination of the instruction and data bus activity. Trace
1114 activity is controlled through an ``Embedded Trace Module'' (ETM)
1115 on one of the core's scan chains. The ETM emits voluminous data
1116 through a ``trace port''. (@xref{ARM Tracing}.)
1117 If you are using an external trace port,
1118 configure it in your board config file.
1119 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1120 configure it in your target config file.
1121
1122 @example
1123 etm config $_TARGETNAME 16 normal full etb
1124 etb config $_TARGETNAME $_CHIPNAME.etb
1125 @end example
1126
1127 @subsection Internal Flash Configuration
1128
1129 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1130
1131 @b{Never ever} in the ``target configuration file'' define any type of
1132 flash that is external to the chip. (For example a BOOT flash on
1133 Chip Select 0.) Such flash information goes in a board file - not
1134 the TARGET (chip) file.
1135
1136 Examples:
1137 @itemize @bullet
1138 @item at91sam7x256 - has 256K flash YES enable it.
1139 @item str912 - has flash internal YES enable it.
1140 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1141 @item pxa270 - again - CS0 flash - it goes in the board file.
1142 @end itemize
1143
1144 @node About JIM-Tcl
1145 @chapter About JIM-Tcl
1146 @cindex JIM Tcl
1147 @cindex tcl
1148
1149 OpenOCD includes a small ``TCL Interpreter'' known as JIM-TCL. You can
1150 learn more about JIM here: @url{http://jim.berlios.de}
1151
1152 @itemize @bullet
1153 @item @b{JIM vs. Tcl}
1154 @* JIM-TCL is a stripped down version of the well known Tcl language,
1155 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
1156 fewer features. JIM-Tcl is a single .C file and a single .H file and
1157 impliments the basic Tcl command set along. In contrast: Tcl 8.6 is a
1158 4.2 MB .zip file containing 1540 files.
1159
1160 @item @b{Missing Features}
1161 @* Our practice has been: Add/clone the real Tcl feature if/when
1162 needed. We welcome JIM Tcl improvements, not bloat.
1163
1164 @item @b{Scripts}
1165 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
1166 command interpreter today (28/nov/2008) is a mixture of (newer)
1167 JIM-Tcl commands, and (older) the orginal command interpreter.
1168
1169 @item @b{Commands}
1170 @* At the OpenOCD telnet command line (or via the GDB mon command) one
1171 can type a Tcl for() loop, set variables, etc.
1172
1173 @item @b{Historical Note}
1174 @* JIM-Tcl was introduced to OpenOCD in spring 2008.
1175
1176 @item @b{Need a crash course in Tcl?}
1177 @*@xref{Tcl Crash Course}.
1178 @end itemize
1179
1180 @node Daemon Configuration
1181 @chapter Daemon Configuration
1182 @cindex initialization
1183 The commands here are commonly found in the openocd.cfg file and are
1184 used to specify what TCP/IP ports are used, and how GDB should be
1185 supported.
1186
1187 @section Configuration Stage
1188 @cindex configuration stage
1189 @cindex configuration command
1190
1191 When the OpenOCD server process starts up, it enters a
1192 @emph{configuration stage} which is the only time that
1193 certain commands, @emph{configuration commands}, may be issued.
1194 Those configuration commands include declaration of TAPs
1195 and other basic setup.
1196 The server must leave the configuration stage before it
1197 may access or activate TAPs.
1198 After it leaves this stage, configuration commands may no
1199 longer be issued.
1200
1201 @deffn {Config Command} init
1202 This command terminates the configuration stage and
1203 enters the normal command mode. This can be useful to add commands to
1204 the startup scripts and commands such as resetting the target,
1205 programming flash, etc. To reset the CPU upon startup, add "init" and
1206 "reset" at the end of the config script or at the end of the OpenOCD
1207 command line using the @option{-c} command line switch.
1208
1209 If this command does not appear in any startup/configuration file
1210 OpenOCD executes the command for you after processing all
1211 configuration files and/or command line options.
1212
1213 @b{NOTE:} This command normally occurs at or near the end of your
1214 openocd.cfg file to force OpenOCD to ``initialize'' and make the
1215 targets ready. For example: If your openocd.cfg file needs to
1216 read/write memory on your target, @command{init} must occur before
1217 the memory read/write commands. This includes @command{nand probe}.
1218 @end deffn
1219
1220 @section TCP/IP Ports
1221 @cindex TCP port
1222 @cindex server
1223 @cindex port
1224 The OpenOCD server accepts remote commands in several syntaxes.
1225 Each syntax uses a different TCP/IP port, which you may specify
1226 only during configuration (before those ports are opened).
1227
1228 @deffn {Command} gdb_port (number)
1229 @cindex GDB server
1230 Specify or query the first port used for incoming GDB connections.
1231 The GDB port for the
1232 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
1233 When not specified during the configuration stage,
1234 the port @var{number} defaults to 3333.
1235 @end deffn
1236
1237 @deffn {Command} tcl_port (number)
1238 Specify or query the port used for a simplified RPC
1239 connection that can be used by clients to issue TCL commands and get the
1240 output from the Tcl engine.
1241 Intended as a machine interface.
1242 When not specified during the configuration stage,
1243 the port @var{number} defaults to 6666.
1244 @end deffn
1245
1246 @deffn {Command} telnet_port (number)
1247 Specify or query the
1248 port on which to listen for incoming telnet connections.
1249 This port is intended for interaction with one human through TCL commands.
1250 When not specified during the configuration stage,
1251 the port @var{number} defaults to 4444.
1252 @end deffn
1253
1254 @anchor{GDB Configuration}
1255 @section GDB Configuration
1256 @cindex GDB
1257 @cindex GDB configuration
1258 You can reconfigure some GDB behaviors if needed.
1259 The ones listed here are static and global.
1260 @xref{Target Create}, about declaring individual targets.
1261 @xref{Target Events}, about configuring target-specific event handling.
1262
1263 @anchor{gdb_breakpoint_override}
1264 @deffn {Command} gdb_breakpoint_override <hard|soft|disable>
1265 Force breakpoint type for gdb @command{break} commands.
1266 The raison d'etre for this option is to support GDB GUI's which don't
1267 distinguish hard versus soft breakpoints, if the default OpenOCD and
1268 GDB behaviour is not sufficient. GDB normally uses hardware
1269 breakpoints if the memory map has been set up for flash regions.
1270
1271 This option replaces older arm7_9 target commands that addressed
1272 the same issue.
1273 @end deffn
1274
1275 @deffn {Config command} gdb_detach <resume|reset|halt|nothing>
1276 Configures what OpenOCD will do when GDB detaches from the daemon.
1277 Default behaviour is @var{resume}.
1278 @end deffn
1279
1280 @anchor{gdb_flash_program}
1281 @deffn {Config command} gdb_flash_program <enable|disable>
1282 Set to @var{enable} to cause OpenOCD to program the flash memory when a
1283 vFlash packet is received.
1284 The default behaviour is @var{enable}.
1285 @end deffn
1286
1287 @deffn {Config command} gdb_memory_map <enable|disable>
1288 Set to @var{enable} to cause OpenOCD to send the memory configuration to GDB when
1289 requested. GDB will then know when to set hardware breakpoints, and program flash
1290 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
1291 for flash programming to work.
1292 Default behaviour is @var{enable}.
1293 @xref{gdb_flash_program}.
1294 @end deffn
1295
1296 @deffn {Config command} gdb_report_data_abort <enable|disable>
1297 Specifies whether data aborts cause an error to be reported
1298 by GDB memory read packets.
1299 The default behaviour is @var{disable};
1300 use @var{enable} see these errors reported.
1301 @end deffn
1302
1303 @node Interface - Dongle Configuration
1304 @chapter Interface - Dongle Configuration
1305 Interface commands are normally found in an interface configuration
1306 file which is sourced by your openocd.cfg file. These commands tell
1307 OpenOCD what type of JTAG dongle you have and how to talk to it.
1308 @section Simple Complete Interface Examples
1309 @b{A Turtelizer FT2232 Based JTAG Dongle}
1310 @verbatim
1311 #interface
1312 interface ft2232
1313 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter A"
1314 ft2232_layout turtelizer2
1315 ft2232_vid_pid 0x0403 0xbdc8
1316 @end verbatim
1317 @b{A SEGGER Jlink}
1318 @verbatim
1319 # jlink interface
1320 interface jlink
1321 @end verbatim
1322 @b{A Raisonance RLink}
1323 @verbatim
1324 # rlink interface
1325 interface rlink
1326 @end verbatim
1327 @b{Parallel Port}
1328 @verbatim
1329 interface parport
1330 parport_port 0xc8b8
1331 parport_cable wiggler
1332 jtag_speed 0
1333 @end verbatim
1334 @b{ARM-JTAG-EW}
1335 @verbatim
1336 interface arm-jtag-ew
1337 @end verbatim
1338
1339 @section Interface Configuration
1340
1341 The interface command tells OpenOCD what type of JTAG dongle you are
1342 using. Depending on the type of dongle, you may need to have one or
1343 more additional commands.
1344
1345 @deffn {Config Command} {interface} name
1346 Use the interface driver @var{name} to connect to the
1347 target.
1348 @end deffn
1349
1350 @deffn Command {jtag interface}
1351 Returns the name of the interface driver being used.
1352 @end deffn
1353
1354 @section Interface Drivers
1355
1356 Currently supported interface drivers are:
1357
1358 @itemize @minus
1359
1360 @item @b{parport}
1361 @* PC parallel port bit-banging (Wigglers, PLD download cable, ...)
1362
1363 @item @b{amt_jtagaccel}
1364 @* Amontec Chameleon in its JTAG Accelerator configuration connected to a PC's EPP
1365 mode parallel port
1366
1367 @item @b{ft2232}
1368 @* FTDI FT2232 (USB) based devices using either the open-source libftdi or the binary only
1369 FTD2XX driver. The FTD2XX is superior in performance, but not available on every
1370 platform. The libftdi uses libusb, and should be portable to all systems that provide
1371 libusb.
1372
1373 @item @b{ep93xx}
1374 @*Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1375
1376 @item @b{presto}
1377 @* ASIX PRESTO USB JTAG programmer.
1378
1379 @item @b{usbprog}
1380 @* usbprog is a freely programmable USB adapter.
1381
1382 @item @b{gw16012}
1383 @* Gateworks GW16012 JTAG programmer.
1384
1385 @item @b{jlink}
1386 @* Segger jlink USB adapter
1387
1388 @item @b{rlink}
1389 @* Raisonance RLink USB adapter
1390
1391 @item @b{vsllink}
1392 @* vsllink is part of Versaloon which is a versatile USB programmer.
1393
1394 @item @b{arm-jtag-ew}
1395 @* Olimex ARM-JTAG-EW USB adapter
1396 @end itemize
1397
1398 @subsection parport options
1399
1400 @itemize @bullet
1401 @item @b{parport_port} <@var{number}>
1402 @cindex parport_port
1403 @*Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1404 the @file{/dev/parport} device
1405
1406 When using PPDEV to access the parallel port, use the number of the parallel port:
1407 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1408 you may encounter a problem.
1409 @item @b{parport_cable} <@var{name}>
1410 @cindex parport_cable
1411 @*The layout of the parallel port cable used to connect to the target.
1412 Currently supported cables are
1413 @itemize @minus
1414 @item @b{wiggler}
1415 @cindex wiggler
1416 The original Wiggler layout, also supported by several clones, such
1417 as the Olimex ARM-JTAG
1418 @item @b{wiggler2}
1419 @cindex wiggler2
1420 Same as original wiggler except an led is fitted on D5.
1421 @item @b{wiggler_ntrst_inverted}
1422 @cindex wiggler_ntrst_inverted
1423 Same as original wiggler except TRST is inverted.
1424 @item @b{old_amt_wiggler}
1425 @cindex old_amt_wiggler
1426 The Wiggler configuration that comes with Amontec's Chameleon Programmer. The new
1427 version available from the website uses the original Wiggler layout ('@var{wiggler}')
1428 @item @b{chameleon}
1429 @cindex chameleon
1430 The Amontec Chameleon's CPLD when operated in configuration mode. This is only used to
1431 program the Chameleon itself, not a connected target.
1432 @item @b{dlc5}
1433 @cindex dlc5
1434 The Xilinx Parallel cable III.
1435 @item @b{triton}
1436 @cindex triton
1437 The parallel port adapter found on the 'Karo Triton 1 Development Board'.
1438 This is also the layout used by the HollyGates design
1439 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1440 @item @b{flashlink}
1441 @cindex flashlink
1442 The ST Parallel cable.
1443 @item @b{arm-jtag}
1444 @cindex arm-jtag
1445 Same as original wiggler except SRST and TRST connections reversed and
1446 TRST is also inverted.
1447 @item @b{altium}
1448 @cindex altium
1449 Altium Universal JTAG cable.
1450 @end itemize
1451 @item @b{parport_write_on_exit} <@var{on}|@var{off}>
1452 @cindex parport_write_on_exit
1453 @*This will configure the parallel driver to write a known value to the parallel
1454 interface on exiting OpenOCD
1455 @end itemize
1456
1457 @subsection amt_jtagaccel options
1458 @itemize @bullet
1459 @item @b{parport_port} <@var{number}>
1460 @cindex parport_port
1461 @*Either the address of the I/O port (default: 0x378 for LPT1) or the number of the
1462 @file{/dev/parport} device
1463 @end itemize
1464 @subsection ft2232 options
1465
1466 @itemize @bullet
1467 @item @b{ft2232_device_desc} <@var{description}>
1468 @cindex ft2232_device_desc
1469 @*The USB device description of the FTDI FT2232 device. If not
1470 specified, the FTDI default value is used. This setting is only valid
1471 if compiled with FTD2XX support.
1472
1473 @b{TODO:} Confirm the following: On Windows the name needs to end with
1474 a ``space A''? Or not? It has to do with the FTD2xx driver. When must
1475 this be added and when must it not be added? Why can't the code in the
1476 interface or in OpenOCD automatically add this if needed? -- Duane.
1477
1478 @item @b{ft2232_serial} <@var{serial-number}>
1479 @cindex ft2232_serial
1480 @*The serial number of the FTDI FT2232 device. If not specified, the FTDI default
1481 values are used.
1482 @item @b{ft2232_layout} <@var{name}>
1483 @cindex ft2232_layout
1484 @*The layout of the FT2232 GPIO signals used to control output-enables and reset
1485 signals. Valid layouts are
1486 @itemize @minus
1487 @item @b{usbjtag}
1488 "USBJTAG-1" layout described in the original OpenOCD diploma thesis
1489 @item @b{jtagkey}
1490 Amontec JTAGkey and JTAGkey-Tiny
1491 @item @b{signalyzer}
1492 Signalyzer
1493 @item @b{olimex-jtag}
1494 Olimex ARM-USB-OCD
1495 @item @b{m5960}
1496 American Microsystems M5960
1497 @item @b{evb_lm3s811}
1498 Luminary Micro EVB_LM3S811 as a JTAG interface (not onboard processor), no TRST or
1499 SRST signals on external connector
1500 @item @b{comstick}
1501 Hitex STR9 comstick
1502 @item @b{stm32stick}
1503 Hitex STM32 Performance Stick
1504 @item @b{flyswatter}
1505 Tin Can Tools Flyswatter
1506 @item @b{turtelizer2}
1507 egnite Software turtelizer2
1508 @item @b{oocdlink}
1509 OOCDLink
1510 @item @b{axm0432_jtag}
1511 Axiom AXM-0432
1512 @item @b{cortino}
1513 Hitex Cortino JTAG interface
1514 @end itemize
1515
1516 @item @b{ft2232_vid_pid} <@var{vid}> <@var{pid}>
1517 @*The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1518 default values are used. Multiple <@var{vid}>, <@var{pid}> pairs may be given, e.g.
1519 @example
1520 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1521 @end example
1522 @item @b{ft2232_latency} <@var{ms}>
1523 @*On some systems using FT2232 based JTAG interfaces the FT_Read function call in
1524 ft2232_read() fails to return the expected number of bytes. This can be caused by
1525 USB communication delays and has proved hard to reproduce and debug. Setting the
1526 FT2232 latency timer to a larger value increases delays for short USB packets but it
1527 also reduces the risk of timeouts before receiving the expected number of bytes.
1528 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1529 @end itemize
1530
1531 @anchor{JTAG Speed}
1532 @section JTAG Speed
1533 JTAG clock setup is part of system setup.
1534 It @emph{does not belong with interface setup} since any interface
1535 only knows a few of the constraints for the JTAG clock speed.
1536 Sometimes the JTAG speed is
1537 changed during the target initialization process: (1) slow at
1538 reset, (2) program the CPU clocks, (3) run fast.
1539 Both the "slow" and "fast" clock rates are functions of the
1540 oscillators used, the chip, the board design, and sometimes
1541 power management software that may be active.
1542
1543 The speed used during reset can be adjusted using pre_reset
1544 and post_reset event handlers.
1545 @xref{Target Events}.
1546
1547 If your system supports adaptive clocking (RTCK), configuring
1548 JTAG to use that is probably the most robust approach.
1549 However, it introduces delays to synchronize clocks; so it
1550 may not be the fastest solution.
1551
1552 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
1553 instead of @command{jtag_khz}.
1554
1555 @deffn {Command} jtag_khz max_speed_kHz
1556 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
1557 JTAG interfaces usually support a limited number of
1558 speeds. The speed actually used won't be faster
1559 than the speed specified.
1560
1561 As a rule of thumb, if you specify a clock rate make
1562 sure the JTAG clock is no more than @math{1/6th CPU-Clock}.
1563 This is especially true for synthesized cores (ARMxxx-S).
1564
1565 Speed 0 (khz) selects RTCK method.
1566 @xref{FAQ RTCK}.
1567 If your system uses RTCK, you won't need to change the
1568 JTAG clocking after setup.
1569 Not all interfaces, boards, or targets support ``rtck''.
1570 If the interface device can not
1571 support it, an error is returned when you try to use RTCK.
1572 @end deffn
1573
1574 @defun jtag_rclk fallback_speed_kHz
1575 @cindex RTCK
1576 This Tcl proc (defined in startup.tcl) attempts to enable RTCK/RCLK.
1577 If that fails (maybe the interface, board, or target doesn't
1578 support it), falls back to the specified frequency.
1579 @example
1580 # Fall back to 3mhz if RTCK is not supported
1581 jtag_rclk 3000
1582 @end example
1583 @end defun
1584
1585 @node Reset Configuration
1586 @chapter Reset Configuration
1587 @cindex Reset Configuration
1588
1589 Every system configuration may require a different reset
1590 configuration. This can also be quite confusing.
1591 Resets also interact with @var{reset-init} event handlers,
1592 which do things like setting up clocks and DRAM, and
1593 JTAG clock rates. (@xref{JTAG Speed}.)
1594 Please see the various board files for examples.
1595
1596 @quotation Note
1597 To maintainers and integrators:
1598 Reset configuration touches several things at once.
1599 Normally the board configuration file
1600 should define it and assume that the JTAG adapter supports
1601 everything that's wired up to the board's JTAG connector.
1602 However, the target configuration file could also make note
1603 of something the silicon vendor has done inside the chip,
1604 which will be true for most (or all) boards using that chip.
1605 And when the JTAG adapter doesn't support everything, the
1606 system configuration file will need to override parts of
1607 the reset configuration provided by other files.
1608 @end quotation
1609
1610 @section Types of Reset
1611
1612 There are many kinds of reset possible through JTAG, but
1613 they may not all work with a given board and adapter.
1614 That's part of why reset configuration can be error prone.
1615
1616 @itemize @bullet
1617 @item
1618 @emph{System Reset} ... the @emph{SRST} hardware signal
1619 resets all chips connected to the JTAG adapter, such as processors,
1620 power management chips, and I/O controllers. Normally resets triggered
1621 with this signal behave exactly like pressing a RESET button.
1622 @item
1623 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
1624 just the TAP controllers connected to the JTAG adapter.
1625 Such resets should not be visible to the rest of the system; resetting a
1626 device's the TAP controller just puts that controller into a known state.
1627 @item
1628 @emph{Emulation Reset} ... many devices can be reset through JTAG
1629 commands. These resets are often distinguishable from system
1630 resets, either explicitly (a "reset reason" register says so)
1631 or implicitly (not all parts of the chip get reset).
1632 @item
1633 @emph{Other Resets} ... system-on-chip devices often support
1634 several other types of reset.
1635 You may need to arrange that a watchdog timer stops
1636 while debugging, preventing a watchdog reset.
1637 There may be individual module resets.
1638 @end itemize
1639
1640 In the best case, OpenOCD can hold SRST, then reset
1641 the TAPs via TRST and send commands through JTAG to halt the
1642 CPU at the reset vector before the 1st instruction is executed.
1643 Then when it finally releases the SRST signal, the system is
1644 halted under debugger control before any code has executed.
1645 This is the behavior required to support the @command{reset halt}
1646 and @command{reset init} commands; after @command{reset init} a
1647 board-specific script might do things like setting up DRAM.
1648 (@xref{Reset Command}.)
1649
1650 @section SRST and TRST Issues
1651
1652 Because SRST and TRST are hardware signals, they can have a
1653 variety of system-specific constraints. Some of the most
1654 common issues are:
1655
1656 @itemize @bullet
1657
1658 @item @emph{Signal not available} ... Some boards don't wire
1659 SRST or TRST to the JTAG connector. Some JTAG adapters don't
1660 support such signals even if they are wired up.
1661 Use the @command{reset_config} @var{signals} options to say
1662 when one of those signals is not connected.
1663 When SRST is not available, your code might not be able to rely
1664 on controllers having been fully reset during code startup.
1665
1666 @item @emph{Signals shorted} ... Sometimes a chip, board, or
1667 adapter will connect SRST to TRST, instead of keeping them separate.
1668 Use the @command{reset_config} @var{combination} options to say
1669 when those signals aren't properly independent.
1670
1671 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
1672 delay circuit, reset supervisor, or on-chip features can extend
1673 the effect of a JTAG adapter's reset for some time after the adapter
1674 stops issuing the reset. For example, there may be chip or board
1675 requirements that all reset pulses last for at least a
1676 certain amount of time; and reset buttons commonly have
1677 hardware debouncing.
1678 Use the @command{jtag_nsrst_delay} and @command{jtag_ntrst_delay}
1679 commands to say when extra delays are needed.
1680
1681 @item @emph{Drive type} ... Reset lines often have a pullup
1682 resistor, letting the JTAG interface treat them as open-drain
1683 signals. But that's not a requirement, so the adapter may need
1684 to use push/pull output drivers.
1685 Also, with weak pullups it may be advisable to drive
1686 signals to both levels (push/pull) to minimize rise times.
1687 Use the @command{reset_config} @var{trst_type} and
1688 @var{srst_type} parameters to say how to drive reset signals.
1689
1690 @item @emph{Special initialization} ... Targets sometimes need
1691 special JTAG initialization sequences to handle chip-specific
1692 issues (not limited to errata).
1693 For example, certain JTAG commands might need to be issued while
1694 the system as a whole is in a reset state (SRST active)
1695 but the JTAG scan chain is usable (TRST inactive).
1696 (@xref{JTAG Commands}, where the @command{jtag_reset}
1697 command is presented.)
1698 @end itemize
1699
1700 There can also be other issues.
1701 Some devices don't fully conform to the JTAG specifications.
1702 Trivial system-specific differences are common, such as
1703 SRST and TRST using slightly different names.
1704 There are also vendors who distribute key JTAG documentation for
1705 their chips only to developers who have signed a Non-Disclosure
1706 Agreement (NDA).
1707
1708 Sometimes there are chip-specific extensions like a requirement to use
1709 the normally-optional TRST signal (precluding use of JTAG adapters which
1710 don't pass TRST through), or needing extra steps to complete a TAP reset.
1711
1712 In short, SRST and especially TRST handling may be very finicky,
1713 needing to cope with both architecture and board specific constraints.
1714
1715 @section Commands for Handling Resets
1716
1717 @deffn {Command} jtag_nsrst_delay milliseconds
1718 How long (in milliseconds) OpenOCD should wait after deasserting
1719 nSRST (active-low system reset) before starting new JTAG operations.
1720 When a board has a reset button connected to SRST line it will
1721 probably have hardware debouncing, implying you should use this.
1722 @end deffn
1723
1724 @deffn {Command} jtag_ntrst_delay milliseconds
1725 How long (in milliseconds) OpenOCD should wait after deasserting
1726 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
1727 @end deffn
1728
1729 @deffn {Command} reset_config mode_flag ...
1730 This command tells OpenOCD the reset configuration
1731 of your combination of JTAG board and target in target
1732 configuration scripts.
1733
1734 If you have an interface that does not support SRST and
1735 TRST(unlikely), then you may be able to work around that
1736 problem by using a reset_config command to override any
1737 settings in the target configuration script.
1738
1739 SRST and TRST has a fairly well understood definition and
1740 behaviour in the JTAG specification, but vendors take
1741 liberties to achieve various more or less clearly understood
1742 goals. Sometimes documentation is available, other times it
1743 is not. OpenOCD has the reset_config command to allow OpenOCD
1744 to deal with the various common cases.
1745
1746 The @var{mode_flag} options can be specified in any order, but only one
1747 of each type -- @var{signals}, @var{combination}, @var{trst_type},
1748 and @var{srst_type} -- may be specified at a time.
1749 If you don't provide a new value for a given type, its previous
1750 value (perhaps the default) is unchanged.
1751 For example, this means that you don't need to say anything at all about
1752 TRST just to declare that if the JTAG adapter should want to drive SRST,
1753 it must explicitly be driven high (@option{srst_push_pull}).
1754
1755 @var{signals} can specify which of the reset signals are connected.
1756 For example, If the JTAG interface provides SRST, but the board doesn't
1757 connect that signal properly, then OpenOCD can't use it.
1758 Possible values are @option{none} (the default), @option{trst_only},
1759 @option{srst_only} and @option{trst_and_srst}.
1760
1761 @quotation Tip
1762 If your board provides SRST or TRST through the JTAG connector,
1763 you must declare that or else those signals will not be used.
1764 @end quotation
1765
1766 The @var{combination} is an optional value specifying broken reset
1767 signal implementations.
1768 The default behaviour if no option given is @option{separate},
1769 indicating everything behaves normally.
1770 @option{srst_pulls_trst} states that the
1771 test logic is reset together with the reset of the system (e.g. Philips
1772 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
1773 the system is reset together with the test logic (only hypothetical, I
1774 haven't seen hardware with such a bug, and can be worked around).
1775 @option{combined} implies both @option{srst_pulls_trst} and
1776 @option{trst_pulls_srst}.
1777
1778 The optional @var{trst_type} and @var{srst_type} parameters allow the
1779 driver mode of each reset line to be specified. These values only affect
1780 JTAG interfaces with support for different driver modes, like the Amontec
1781 JTAGkey and JTAGAccelerator. Also, they are necessarily ignored if the
1782 relevant signal (TRST or SRST) is not connected.
1783
1784 Possible @var{trst_type} driver modes for the test reset signal (TRST)
1785 are @option{trst_push_pull} (default) and @option{trst_open_drain}.
1786 Most boards connect this signal to a pulldown, so the JTAG TAPs
1787 never leave reset unless they are hooked up to a JTAG adapter.
1788
1789 Possible @var{srst_type} driver modes for the system reset signal (SRST)
1790 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
1791 Most boards connect this signal to a pullup, and allow the
1792 signal to be pulled low by various events including system
1793 powerup and pressing a reset button.
1794 @end deffn
1795
1796
1797 @node TAP Creation
1798 @chapter TAP Creation
1799 @cindex TAP creation
1800 @cindex TAP configuration
1801
1802 @emph{Test Access Ports} (TAPs) are the core of JTAG.
1803 TAPs serve many roles, including:
1804
1805 @itemize @bullet
1806 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target
1807 @item @b{Flash Programing} Some chips program the flash directly via JTAG.
1808 Others do it indirectly, making a CPU do it.
1809 @item @b{Program Download} Using the same CPU support GDB uses,
1810 you can initialize a DRAM controller, download code to DRAM, and then
1811 start running that code.
1812 @item @b{Boundary Scan} Most chips support boundary scan, which
1813 helps test for board assembly problems like solder bridges
1814 and missing connections
1815 @end itemize
1816
1817 OpenOCD must know about the active TAPs on your board(s).
1818 Setting up the TAPs is the core task of your configuration files.
1819 Once those TAPs are set up, you can pass their names to code
1820 which sets up CPUs and exports them as GDB targets,
1821 probes flash memory, performs low-level JTAG operations, and more.
1822
1823 @section Scan Chains
1824
1825 OpenOCD uses a JTAG adapter (interface) to talk to your board,
1826 which has a daisy chain of TAPs.
1827 That daisy chain is called a @dfn{scan chain}.
1828 Simple configurations may have a single TAP in the scan chain,
1829 perhaps for a microcontroller.
1830 Complex configurations might have a dozen or more TAPs:
1831 several in one chip, more in the next, and connecting
1832 to other boards with their own chips and TAPs.
1833
1834 Unfortunately those TAPs can't always be autoconfigured,
1835 because not all devices provide good support for that.
1836 (JTAG doesn't require supporting IDCODE instructions.)
1837 The configuration mechanism currently supported by OpenOCD
1838 requires explicit configuration of all TAP devices using
1839 @command{jtag newtap} commands.
1840 One like this would create a tap named @code{chip1.cpu}:
1841
1842 @example
1843 jtag newtap chip1 cpu -irlen 7 -ircapture 0x01 -irmask 0x55
1844 @end example
1845
1846 Each target configuration file lists the TAPs provided
1847 by a given chip.
1848 Board configuration files combine all the targets on a board,
1849 and so forth.
1850 Note that @emph{the order in which TAPs are created is very important.}
1851 It must match the order in the JTAG scan chain, both inside
1852 a single chip and between them.
1853
1854 For example, the ST Microsystems STR912 chip has
1855 three separate TAPs@footnote{See the ST
1856 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
1857 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
1858 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}
1859 Checked: 28-Nov-2008}.
1860 To configure those taps, @file{target/str912.cfg}
1861 includes commands something like this:
1862
1863 @example
1864 jtag newtap str912 flash ... params ...
1865 jtag newtap str912 cpu ... params ...
1866 jtag newtap str912 bs ... params ...
1867 @end example
1868
1869 Actual config files use a variable instead of literals like
1870 @option{str912}, to support more than one chip of each type.
1871 @xref{Config File Guidelines}.
1872
1873 @section TAP Names
1874
1875 When a TAP objects is created with @command{jtag newtap},
1876 a @dfn{dotted.name} is created for the TAP, combining the
1877 name of a module (usually a chip) and a label for the TAP.
1878 For example: @code{xilinx.tap}, @code{str912.flash},
1879 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
1880 Many other commands use that dotted.name to manipulate or
1881 refer to the TAP. For example, CPU configuration uses the
1882 name, as does declaration of NAND or NOR flash banks.
1883
1884 The components of a dotted name should follow ``C'' symbol
1885 name rules: start with an alphabetic character, then numbers
1886 and underscores are OK; while others (including dots!) are not.
1887
1888 @quotation Tip
1889 In older code, JTAG TAPs were numbered from 0..N.
1890 This feature is still present.
1891 However its use is highly discouraged, and
1892 should not be counted upon.
1893 Update all of your scripts to use TAP names rather than numbers.
1894 Using TAP numbers in target configuration scripts prevents
1895 reusing on boards with multiple targets.
1896 @end quotation
1897
1898 @anchor{TAP Creation Commands}
1899 @section TAP Creation Commands
1900
1901 @c shouldn't this be(come) a {Config Command}?
1902 @anchor{jtag newtap}
1903 @deffn Command {jtag newtap} chipname tapname configparams...
1904 Creates a new TAP with the dotted name @var{chipname}.@var{tapname},
1905 and configured according to the various @var{configparams}.
1906
1907 The @var{chipname} is a symbolic name for the chip.
1908 Conventionally target config files use @code{$_CHIPNAME},
1909 defaulting to the model name given by the chip vendor but
1910 overridable.
1911
1912 @cindex TAP naming convention
1913 The @var{tapname} reflects the role of that TAP,
1914 and should follow this convention:
1915
1916 @itemize @bullet
1917 @item @code{bs} -- For boundary scan if this is a seperate TAP;
1918 @item @code{cpu} -- The main CPU of the chip, alternatively
1919 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
1920 @code{arm1} and @code{arm2} on chips two ARMs, and so forth;
1921 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
1922 @item @code{flash} -- If the chip has a flash TAP, like the str912;
1923 @item @code{jrc} -- For JTAG route controller (example: the ICEpick modules
1924 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
1925 @item @code{tap} -- Should be used only FPGA or CPLD like devices
1926 with a single TAP;
1927 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
1928 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
1929 For example, the Freescale IMX31 has a SDMA (Smart DMA) with
1930 a JTAG TAP; that TAP should be named @code{sdma}.
1931 @end itemize
1932
1933 Every TAP requires at least the following @var{configparams}:
1934
1935 @itemize @bullet
1936 @item @code{-ircapture} @var{NUMBER}
1937 @*The IDCODE capture command, such as 0x01.
1938 @item @code{-irlen} @var{NUMBER}
1939 @*The length in bits of the
1940 instruction register, such as 4 or 5 bits.
1941 @item @code{-irmask} @var{NUMBER}
1942 @*A mask for the IR register.
1943 For some devices, there are bits in the IR that aren't used.
1944 This lets OpenOCD mask them off when doing IDCODE comparisons.
1945 In general, this should just be all ones for the size of the IR.
1946 @end itemize
1947
1948 A TAP may also provide optional @var{configparams}:
1949
1950 @itemize @bullet
1951 @item @code{-disable} (or @code{-enable})
1952 @*Use the @code{-disable} paramater to flag a TAP which is not
1953 linked in to the scan chain when it is declared.
1954 You may use @code{-enable} to highlight the default state
1955 (the TAP is linked in).
1956 @xref{Enabling and Disabling TAPs}.
1957 @item @code{-expected-id} @var{number}
1958 @*A non-zero value represents the expected 32-bit IDCODE
1959 found when the JTAG chain is examined.
1960 These codes are not required by all JTAG devices.
1961 @emph{Repeat the option} as many times as required if more than one
1962 ID code could appear (for example, multiple versions).
1963 @end itemize
1964 @end deffn
1965
1966 @c @deffn Command {jtag arp_init-reset}
1967 @c ... more or less "init" ?
1968
1969 @anchor{Enabling and Disabling TAPs}
1970 @section Enabling and Disabling TAPs
1971 @cindex TAP events
1972
1973 In some systems, a @dfn{JTAG Route Controller} (JRC)
1974 is used to enable and/or disable specific JTAG TAPs.
1975 Many ARM based chips from Texas Instruments include
1976 an ``ICEpick'' module, which is a JRC.
1977 Such chips include DaVinci and OMAP3 processors.
1978
1979 A given TAP may not be visible until the JRC has been
1980 told to link it into the scan chain; and if the JRC
1981 has been told to unlink that TAP, it will no longer
1982 be visible.
1983 Such routers address problems that JTAG ``bypass mode''
1984 ignores, such as:
1985
1986 @itemize
1987 @item The scan chain can only go as fast as its slowest TAP.
1988 @item Having many TAPs slows instruction scans, since all
1989 TAPs receive new instructions.
1990 @item TAPs in the scan chain must be powered up, which wastes
1991 power and prevents debugging some power management mechanisms.
1992 @end itemize
1993
1994 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
1995 as implied by the existence of JTAG routers.
1996 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
1997 does include a kind of JTAG router functionality.
1998
1999 @c (a) currently the event handlers don't seem to be able to
2000 @c fail in a way that could lead to no-change-of-state.
2001 @c (b) eventually non-event configuration should be possible,
2002 @c in which case some this documentation must move.
2003
2004 @deffn Command {jtag cget} dotted.name @option{-event} name
2005 @deffnx Command {jtag configure} dotted.name @option{-event} name string
2006 At this writing this mechanism is used only for event handling,
2007 and the only two events relate to TAP enabling and disabling.
2008
2009 The @code{configure} subcommand assigns an event handler,
2010 a TCL string which is evaluated when the event is triggered.
2011 The @code{cget} subcommand returns that handler.
2012 The two possible values for an event @var{name}
2013 are @option{tap-disable} and @option{tap-enable}.
2014
2015 So for example, when defining a TAP for a CPU connected to
2016 a JTAG router, you should define TAP event handlers using
2017 code that looks something like this:
2018
2019 @example
2020 jtag configure CHIP.cpu -event tap-enable @{
2021 echo "Enabling CPU TAP"
2022 ... jtag operations using CHIP.jrc
2023 @}
2024 jtag configure CHIP.cpu -event tap-disable @{
2025 echo "Disabling CPU TAP"
2026 ... jtag operations using CHIP.jrc
2027 @}
2028 @end example
2029 @end deffn
2030
2031 @deffn Command {jtag tapdisable} dotted.name
2032 @deffnx Command {jtag tapenable} dotted.name
2033 @deffnx Command {jtag tapisenabled} dotted.name
2034 These three commands all return the string "1" if the tap
2035 specified by @var{dotted.name} is enabled,
2036 and "0" if it is disbabled.
2037 The @command{tapenable} variant first enables the tap
2038 by sending it a @option{tap-enable} event.
2039 The @command{tapdisable} variant first disables the tap
2040 by sending it a @option{tap-disable} event.
2041
2042 @quotation Note
2043 Humans will find the @command{scan_chain} command more helpful
2044 than the script-oriented @command{tapisenabled}
2045 for querying the state of the JTAG taps.
2046 @end quotation
2047 @end deffn
2048
2049 @node CPU Configuration
2050 @chapter CPU Configuration
2051 @cindex GDB target
2052
2053 This chapter discusses how to create a GDB debug target for a CPU.
2054 You can also access these targets without GDB
2055 (@pxref{Architecture and Core Commands}) and, where relevant,
2056 through various kinds of NAND and NOR flash commands.
2057 Also, if you have multiple CPUs you can have multiple such targets.
2058
2059 Before creating a ``target'', you must have added its TAP to the scan chain.
2060 When you've added that TAP, you will have a @code{dotted.name}
2061 which is used to set up the CPU support.
2062 The chip-specific configuration file will normally configure its CPU(s)
2063 right after it adds all of the chip's TAPs to the scan chain.
2064
2065 @section targets [NAME]
2066 @b{Note:} This command name is PLURAL - not singular.
2067
2068 With NO parameter, this plural @b{targets} command lists all known
2069 targets in a human friendly form.
2070
2071 With a parameter, this plural @b{targets} command sets the current
2072 target to the given name. (i.e.: If there are multiple debug targets)
2073
2074 Example:
2075 @verbatim
2076 (gdb) mon targets
2077 CmdName Type Endian ChainPos State
2078 -- ---------- ---------- ---------- -------- ----------
2079 0: target0 arm7tdmi little 0 halted
2080 @end verbatim
2081
2082 @section target COMMANDS
2083 @b{Note:} This command name is SINGULAR - not plural. It is used to
2084 manipulate specific targets, to create targets and other things.
2085
2086 Once a target is created, a TARGETNAME (object) command is created;
2087 see below for details.
2088
2089 The TARGET command accepts these sub-commands:
2090 @itemize @bullet
2091 @item @b{create} .. parameters ..
2092 @* creates a new target, see below for details.
2093 @item @b{types}
2094 @* Lists all supported target types (perhaps some are not yet in this document).
2095 @item @b{names}
2096 @* Lists all current debug target names, for example: 'str912.cpu' or 'pxa27.cpu' example usage:
2097 @verbatim
2098 foreach t [target names] {
2099 puts [format "Target: %s\n" $t]
2100 }
2101 @end verbatim
2102 @item @b{current}
2103 @* Returns the current target. OpenOCD always has, or refers to the ``current target'' in some way.
2104 By default, commands like: ``mww'' (used to write memory) operate on the current target.
2105 @item @b{number} @b{NUMBER}
2106 @* Internally OpenOCD maintains a list of targets - in numerical index
2107 (0..N-1) this command returns the name of the target at index N.
2108 Example usage:
2109 @verbatim
2110 set thename [target number $x]
2111 puts [format "Target %d is: %s\n" $x $thename]
2112 @end verbatim
2113 @item @b{count}
2114 @* Returns the number of targets known to OpenOCD (see number above)
2115 Example:
2116 @verbatim
2117 set c [target count]
2118 for { set x 0 } { $x < $c } { incr x } {
2119 # Assuming you have created this function
2120 print_target_details $x
2121 }
2122 @end verbatim
2123
2124 @end itemize
2125
2126 @section TARGETNAME (object) commands
2127 @b{Use:} Once a target is created, an ``object name'' that represents the
2128 target is created. By convention, the target name is identical to the
2129 tap name. In a multiple target system, one can precede many common
2130 commands with a specific target name and effect only that target.
2131 @example
2132 str912.cpu mww 0x1234 0x42
2133 omap3530.cpu mww 0x5555 123
2134 @end example
2135
2136 @b{Model:} The Tcl/Tk language has the concept of object commands. A
2137 good example is a on screen button, once a button is created a button
2138 has a name (a path in Tk terms) and that name is useable as a 1st
2139 class command. For example in Tk, one can create a button and later
2140 configure it like this:
2141
2142 @example
2143 # Create
2144 button .foobar -background red -command @{ foo @}
2145 # Modify
2146 .foobar configure -foreground blue
2147 # Query
2148 set x [.foobar cget -background]
2149 # Report
2150 puts [format "The button is %s" $x]
2151 @end example
2152
2153 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
2154 button. Commands available as a ``target object'' are:
2155
2156 @comment START targetobj commands.
2157 @itemize @bullet
2158 @item @b{configure} - configure the target; see Target Config/Cget Options below
2159 @item @b{cget} - query the target configuration; see Target Config/Cget Options below
2160 @item @b{curstate} - current target state (running, halt, etc.
2161 @item @b{eventlist}
2162 @* Intended for a human to see/read the currently configure target events.
2163 @item @b{Various Memory Commands} See the ``mww'' command elsewhere.
2164 @comment start memory
2165 @itemize @bullet
2166 @item @b{mww} ...
2167 @item @b{mwh} ...
2168 @item @b{mwb} ...
2169 @item @b{mdw} ...
2170 @item @b{mdh} ...
2171 @item @b{mdb} ...
2172 @comment end memory
2173 @end itemize
2174 @item @b{Memory To Array, Array To Memory}
2175 @* These are aimed at a machine interface to memory
2176 @itemize @bullet
2177 @item @b{mem2array ARRAYNAME WIDTH ADDRESS COUNT}
2178 @item @b{array2mem ARRAYNAME WIDTH ADDRESS COUNT}
2179 @* Where:
2180 @* @b{ARRAYNAME} is the name of an array variable
2181 @* @b{WIDTH} is 8/16/32 - indicating the memory access size
2182 @* @b{ADDRESS} is the target memory address
2183 @* @b{COUNT} is the number of elements to process
2184 @end itemize
2185 @item @b{Used during ``reset''}
2186 @* These commands are used internally by the OpenOCD scripts to deal
2187 with odd reset situations and are not documented here.
2188 @itemize @bullet
2189 @item @b{arp_examine}
2190 @item @b{arp_poll}
2191 @item @b{arp_reset}
2192 @item @b{arp_halt}
2193 @item @b{arp_waitstate}
2194 @end itemize
2195 @item @b{invoke-event} @b{EVENT-NAME}
2196 @* Invokes the specific event manually for the target
2197 @end itemize
2198
2199 @anchor{Target Events}
2200 @section Target Events
2201 @cindex events
2202 At various times, certain things can happen, or you want them to happen.
2203
2204 Examples:
2205 @itemize @bullet
2206 @item What should happen when GDB connects? Should your target reset?
2207 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
2208 @item During reset, do you need to write to certain memory location to reconfigure the SDRAM?
2209 @end itemize
2210
2211 All of the above items are handled by target events.
2212
2213 To specify an event action, either during target creation, or later
2214 via ``$_TARGETNAME configure'' see this example.
2215
2216 Syntactially, the option is: ``-event NAME BODY'' where NAME is a
2217 target event name, and BODY is a Tcl procedure or string of commands
2218 to execute.
2219
2220 The programmers model is the ``-command'' option used in Tcl/Tk
2221 buttons and events. Below are two identical examples, the first
2222 creates and invokes small procedure. The second inlines the procedure.
2223
2224 @example
2225 proc my_attach_proc @{ @} @{
2226 puts "RESET...."
2227 reset halt
2228 @}
2229 mychip.cpu configure -event gdb-attach my_attach_proc
2230 mychip.cpu configure -event gdb-attach @{
2231 puts "Reset..."
2232 reset halt
2233 @}
2234 @end example
2235
2236 @section Current Events
2237 The following events are available:
2238 @itemize @bullet
2239 @item @b{debug-halted}
2240 @* The target has halted for debug reasons (i.e.: breakpoint)
2241 @item @b{debug-resumed}
2242 @* The target has resumed (i.e.: gdb said run)
2243 @item @b{early-halted}
2244 @* Occurs early in the halt process
2245 @item @b{examine-end}
2246 @* Currently not used (goal: when JTAG examine completes)
2247 @item @b{examine-start}
2248 @* Currently not used (goal: when JTAG examine starts)
2249 @item @b{gdb-attach}
2250 @* When GDB connects
2251 @item @b{gdb-detach}
2252 @* When GDB disconnects
2253 @item @b{gdb-end}
2254 @* When the taret has halted and GDB is not doing anything (see early halt)
2255 @item @b{gdb-flash-erase-start}
2256 @* Before the GDB flash process tries to erase the flash
2257 @item @b{gdb-flash-erase-end}
2258 @* After the GDB flash process has finished erasing the flash
2259 @item @b{gdb-flash-write-start}
2260 @* Before GDB writes to the flash
2261 @item @b{gdb-flash-write-end}
2262 @* After GDB writes to the flash
2263 @item @b{gdb-start}
2264 @* Before the taret steps, gdb is trying to start/resume the target
2265 @item @b{halted}
2266 @* The target has halted
2267 @item @b{old-gdb_program_config}
2268 @* DO NOT USE THIS: Used internally
2269 @item @b{old-pre_resume}
2270 @* DO NOT USE THIS: Used internally
2271 @item @b{reset-assert-pre}
2272 @* Before reset is asserted on the tap.
2273 @item @b{reset-assert-post}
2274 @* Reset is now asserted on the tap.
2275 @item @b{reset-deassert-pre}
2276 @* Reset is about to be released on the tap
2277 @item @b{reset-deassert-post}
2278 @* Reset has been released on the tap
2279 @item @b{reset-end}
2280 @* Currently not used.
2281 @item @b{reset-halt-post}
2282 @* Currently not usd
2283 @item @b{reset-halt-pre}
2284 @* Currently not used
2285 @item @b{reset-init}
2286 @* Used by @b{reset init} command for board-specific initialization.
2287 This is where you would configure PLLs and clocking, set up DRAM so
2288 you can download programs that don't fit in on-chip SRAM, set up pin
2289 multiplexing, and so on.
2290 @item @b{reset-start}
2291 @* Currently not used
2292 @item @b{reset-wait-pos}
2293 @* Currently not used
2294 @item @b{reset-wait-pre}
2295 @* Currently not used
2296 @item @b{resume-start}
2297 @* Before any target is resumed
2298 @item @b{resume-end}
2299 @* After all targets have resumed
2300 @item @b{resume-ok}
2301 @* Success
2302 @item @b{resumed}
2303 @* Target has resumed
2304 @end itemize
2305
2306 @anchor{Target Create}
2307 @section Target Create
2308 @cindex target
2309 @cindex target creation
2310
2311 @example
2312 @b{target} @b{create} <@var{NAME}> <@var{TYPE}> <@var{PARAMS ...}>
2313 @end example
2314 @*This command creates a GDB debug target that refers to a specific JTAG tap.
2315 @comment START params
2316 @itemize @bullet
2317 @item @b{NAME}
2318 @* Is the name of the debug target. By convention it should be the tap
2319 DOTTED.NAME. This name is also used to create the target object
2320 command, and in other places the target needs to be identified.
2321 @item @b{TYPE}
2322 @* Specifies the target type, i.e.: ARM7TDMI, or Cortex-M3. Currently supported targets are:
2323 @comment START types
2324 @itemize @minus
2325 @item @b{arm7tdmi}
2326 @item @b{arm720t}
2327 @item @b{arm9tdmi}
2328 @item @b{arm920t}
2329 @item @b{arm922t}
2330 @item @b{arm926ejs}
2331 @item @b{arm966e}
2332 @item @b{cortex_m3}
2333 @item @b{feroceon}
2334 @item @b{xscale}
2335 @item @b{arm11}
2336 @item @b{mips_m4k}
2337 @comment end TYPES
2338 @end itemize
2339 @item @b{PARAMS}
2340 @*PARAMs are various target configuration parameters. The following ones are mandatory:
2341 @comment START mandatory
2342 @itemize @bullet
2343 @item @b{-endian big|little}
2344 @item @b{-chain-position DOTTED.NAME}
2345 @comment end MANDATORY
2346 @end itemize
2347 @comment END params
2348 @end itemize
2349
2350 @section Target Config/Cget Options
2351 These options can be specified when the target is created, or later
2352 via the configure option or to query the target via cget.
2353
2354 You should specify a working area if you can; typically it uses some
2355 on-chip SRAM. Such a working area can speed up many things, including bulk
2356 writes to target memory; flash operations like checking to see if memory needs
2357 to be erased; GDB memory checksumming; and may help perform otherwise
2358 unavailable operations (like some coprocessor operations on ARM7/9 systems).
2359 @itemize @bullet
2360 @item @b{-type} - returns the target type
2361 @item @b{-event NAME BODY} see Target events
2362 @item @b{-work-area-virt [ADDRESS]} specify/set the work area base address
2363 which will be used when an MMU is active.
2364 @item @b{-work-area-phys [ADDRESS]} specify/set the work area base address
2365 which will be used when an MMU is inactive.
2366 @item @b{-work-area-size [ADDRESS]} specify/set the work area
2367 @item @b{-work-area-backup [0|1]} does the work area get backed up;
2368 by default, it doesn't. When possible, use a working_area that doesn't
2369 need to be backed up, since performing a backup slows down operations.
2370 @item @b{-endian [big|little]}
2371 @item @b{-variant [NAME]} some chips have variants OpenOCD needs to know about
2372 @item @b{-chain-position DOTTED.NAME} the tap name this target refers to.
2373 @end itemize
2374 Example:
2375 @example
2376 for @{ set x 0 @} @{ $x < [target count] @} @{ incr x @} @{
2377 set name [target number $x]
2378 set y [$name cget -endian]
2379 set z [$name cget -type]
2380 puts [format "Chip %d is %s, Endian: %s, type: %s" $x $y $z]
2381 @}
2382 @end example
2383
2384 @b{PROBLEM:} On more complex chips, the work area can become
2385 inaccessible when application code enables or disables the MMU.
2386 For example, the MMU context used to acess the virtual address
2387 will probably matter.
2388
2389 @section Target Variants
2390 @itemize @bullet
2391 @item @b{cortex_m3}
2392 @* Use variant @option{lm3s} when debugging older Stellaris LM3S targets.
2393 This will cause OpenOCD to use a software reset rather than asserting
2394 SRST, to avoid a issue with clearing the debug registers.
2395 This is fixed in Fury Rev B, DustDevil Rev B, Tempest; these revisions will
2396 be detected and the normal reset behaviour used.
2397 @item @b{xscale}
2398 @*Supported variants are
2399 @option{ixp42x}, @option{ixp45x}, @option{ixp46x},
2400 @option{pxa250}, @option{pxa255}, @option{pxa26x}.
2401 @item @b{mips_m4k}
2402 @* Use variant @option{ejtag_srst} when debugging targets that do not
2403 provide a functional SRST line on the EJTAG connector. This causes
2404 OpenOCD to instead use an EJTAG software reset command to reset the
2405 processor. You still need to enable @option{srst} on the reset
2406 configuration command to enable OpenOCD hardware reset functionality.
2407 @comment END variants
2408 @end itemize
2409
2410 @node Flash Commands
2411 @chapter Flash Commands
2412
2413 OpenOCD has different commands for NOR and NAND flash;
2414 the ``flash'' command works with NOR flash, while
2415 the ``nand'' command works with NAND flash.
2416 This partially reflects different hardware technologies:
2417 NOR flash usually supports direct CPU instruction and data bus access,
2418 while data from a NAND flash must be copied to memory before it can be
2419 used. (SPI flash must also be copied to memory before use.)
2420 However, the documentation also uses ``flash'' as a generic term;
2421 for example, ``Put flash configuration in board-specific files''.
2422
2423 @quotation Note
2424 As of 28-nov-2008 OpenOCD does not know how to program a SPI
2425 flash that a micro may boot from. Perhaps you, the reader, would like to
2426 contribute support for this.
2427 @end quotation
2428
2429 Flash Steps:
2430 @enumerate
2431 @item Configure via the command @command{flash bank}
2432 @* Do this in a board-specific configuration file,
2433 passing parameters as needed by the driver.
2434 @item Operate on the flash via @command{flash subcommand}
2435 @* Often commands to manipulate the flash are typed by a human, or run
2436 via a script in some automated way. Common tasks include writing a
2437 boot loader, operating system, or other data.
2438 @item GDB Flashing
2439 @* Flashing via GDB requires the flash be configured via ``flash
2440 bank'', and the GDB flash features be enabled.
2441 @xref{GDB Configuration}.
2442 @end enumerate
2443
2444 Many CPUs have the ablity to ``boot'' from the first flash bank.
2445 This means that misprograming that bank can ``brick'' a system,
2446 so that it can't boot.
2447 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
2448 board by (re)installing working boot firmware.
2449
2450 @section Flash Configuration Commands
2451 @cindex flash configuration
2452
2453 @deffn {Config Command} {flash bank} driver base size chip_width bus_width target [driver_options]
2454 Configures a flash bank which provides persistent storage
2455 for addresses from @math{base} to @math{base + size - 1}.
2456 These banks will often be visible to GDB through the target's memory map.
2457 In some cases, configuring a flash bank will activate extra commands;
2458 see the driver-specific documentation.
2459
2460 @itemize @bullet
2461 @item @var{driver} ... identifies the controller driver
2462 associated with the flash bank being declared.
2463 This is usually @code{cfi} for external flash, or else
2464 the name of a microcontroller with embedded flash memory.
2465 @xref{Flash Driver List}.
2466 @item @var{base} ... Base address of the flash chip.
2467 @item @var{size} ... Size of the chip, in bytes.
2468 For some drivers, this value is detected from the hardware.
2469 @item @var{chip_width} ... Width of the flash chip, in bytes;
2470 ignored for most microcontroller drivers.
2471 @item @var{bus_width} ... Width of the data bus used to access the
2472 chip, in bytes; ignored for most microcontroller drivers.
2473 @item @var{target} ... Names the target used to issue
2474 commands to the flash controller.
2475 @comment Actually, it's currently a controller-specific parameter...
2476 @item @var{driver_options} ... drivers may support, or require,
2477 additional parameters. See the driver-specific documentation
2478 for more information.
2479 @end itemize
2480 @quotation Note
2481 This command is not available after OpenOCD initialization has completed.
2482 Use it in board specific configuration files, not interactively.
2483 @end quotation
2484 @end deffn
2485
2486 @comment the REAL name for this command is "ocd_flash_banks"
2487 @comment less confusing would be: "flash list" (like "nand list")
2488 @deffn Command {flash banks}
2489 Prints a one-line summary of each device declared
2490 using @command{flash bank}, numbered from zero.
2491 Note that this is the @emph{plural} form;
2492 the @emph{singular} form is a very different command.
2493 @end deffn
2494
2495 @deffn Command {flash probe} num
2496 Identify the flash, or validate the parameters of the configured flash. Operation
2497 depends on the flash type.
2498 The @var{num} parameter is a value shown by @command{flash banks}.
2499 Most flash commands will implicitly @emph{autoprobe} the bank;
2500 flash drivers can distinguish between probing and autoprobing,
2501 but most don't bother.
2502 @end deffn
2503
2504 @section Erasing, Reading, Writing to Flash
2505 @cindex flash erasing
2506 @cindex flash reading
2507 @cindex flash writing
2508 @cindex flash programming
2509
2510 One feature distinguishing NOR flash from NAND or serial flash technologies
2511 is that for read access, it acts exactly like any other addressible memory.
2512 This means you can use normal memory read commands like @command{mdw} or
2513 @command{dump_image} with it, with no special @command{flash} subcommands.
2514 @xref{Memory access}, and @ref{Image access}.
2515
2516 Write access works differently. Flash memory normally needs to be erased
2517 before it's written. Erasing a sector turns all of its bits to ones, and
2518 writing can turn ones into zeroes. This is why there are special commands
2519 for interactive erasing and writing, and why GDB needs to know which parts
2520 of the address space hold NOR flash memory.
2521
2522 @quotation Note
2523 Most of these erase and write commands leverage the fact that NOR flash
2524 chips consume target address space. They implicitly refer to the current
2525 JTAG target, and map from an address in that target's address space
2526 back to a flash bank.
2527 @comment In May 2009, those mappings may fail if any bank associated
2528 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
2529 A few commands use abstract addressing based on bank and sector numbers,
2530 and don't depend on searching the current target and its address space.
2531 Avoid confusing the two command models.
2532 @end quotation
2533
2534 Some flash chips implement software protection against accidental writes,
2535 since such buggy writes could in some cases ``brick'' a system.
2536 For such systems, erasing and writing may require sector protection to be
2537 disabled first.
2538 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
2539 and AT91SAM7 on-chip flash.
2540 @xref{flash protect}.
2541
2542 @anchor{flash erase_sector}
2543 @deffn Command {flash erase_sector} num first last
2544 Erase sectors in bank @var{num}, starting at sector @var{first} up to and including
2545 @var{last}. Sector numbering starts at 0.
2546 The @var{num} parameter is a value shown by @command{flash banks}.
2547 @end deffn
2548
2549 @deffn Command {flash erase_address} address length
2550 Erase sectors starting at @var{address} for @var{length} bytes.
2551 The flash bank to use is inferred from the @var{address}, and
2552 the specified length must stay within that bank.
2553 As a special case, when @var{length} is zero and @var{address} is
2554 the start of the bank, the whole flash is erased.
2555 @end deffn
2556
2557 @deffn Command {flash fillw} address word length
2558 @deffnx Command {flash fillh} address halfword length
2559 @deffnx Command {flash fillb} address byte length
2560 Fills flash memory with the specified @var{word} (32 bits),
2561 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
2562 starting at @var{address} and continuing
2563 for @var{length} units (word/halfword/byte).
2564 No erasure is done before writing; when needed, that must be done
2565 before issuing this command.
2566 Writes are done in blocks of up to 1024 bytes, and each write is
2567 verified by reading back the data and comparing it to what was written.
2568 The flash bank to use is inferred from the @var{address} of
2569 each block, and the specified length must stay within that bank.
2570 @end deffn
2571 @comment no current checks for errors if fill blocks touch multiple banks!
2572
2573 @anchor{flash write_bank}
2574 @deffn Command {flash write_bank} num filename offset
2575 Write the binary @file{filename} to flash bank @var{num},
2576 starting at @var{offset} bytes from the beginning of the bank.
2577 The @var{num} parameter is a value shown by @command{flash banks}.
2578 @end deffn
2579
2580 @anchor{flash write_image}
2581 @deffn Command {flash write_image} [erase] filename [offset] [type]
2582 Write the image @file{filename} to the current target's flash bank(s).
2583 A relocation @var{offset} may be specified, in which case it is added
2584 to the base address for each section in the image.
2585 The file [@var{type}] can be specified
2586 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
2587 @option{elf} (ELF file), @option{s19} (Motorola s19).
2588 @option{mem}, or @option{builder}.
2589 The relevant flash sectors will be erased prior to programming
2590 if the @option{erase} parameter is given.
2591 The flash bank to use is inferred from the @var{address} of
2592 each image segment.
2593 @end deffn
2594
2595 @section Other Flash commands
2596 @cindex flash protection
2597
2598 @deffn Command {flash erase_check} num
2599 Check erase state of sectors in flash bank @var{num},
2600 and display that status.
2601 The @var{num} parameter is a value shown by @command{flash banks}.
2602 This is the only operation that
2603 updates the erase state information displayed by @option{flash info}. That means you have
2604 to issue an @command{flash erase_check} command after erasing or programming the device
2605 to get updated information.
2606 (Code execution may have invalidated any state records kept by OpenOCD.)
2607 @end deffn
2608
2609 @deffn Command {flash info} num
2610 Print info about flash bank @var{num}
2611 The @var{num} parameter is a value shown by @command{flash banks}.
2612 The information includes per-sector protect status.
2613 @end deffn
2614
2615 @anchor{flash protect}
2616 @deffn Command {flash protect} num first last (on|off)
2617 Enable (@var{on}) or disable (@var{off}) protection of flash sectors
2618 @var{first} to @var{last} of flash bank @var{num}.
2619 The @var{num} parameter is a value shown by @command{flash banks}.
2620 @end deffn
2621
2622 @deffn Command {flash protect_check} num
2623 Check protection state of sectors in flash bank @var{num}.
2624 The @var{num} parameter is a value shown by @command{flash banks}.
2625 @comment @option{flash erase_sector} using the same syntax.
2626 @end deffn
2627
2628 @anchor{Flash Driver List}
2629 @section Flash Drivers, Options, and Commands
2630 As noted above, the @command{flash bank} command requires a driver name,
2631 and allows driver-specific options and behaviors.
2632 Some drivers also activate driver-specific commands.
2633
2634 @subsection External Flash
2635
2636 @deffn {Flash Driver} cfi
2637 @cindex Common Flash Interface
2638 @cindex CFI
2639 The ``Common Flash Interface'' (CFI) is the main standard for
2640 external NOR flash chips, each of which connects to a
2641 specific external chip select on the CPU.
2642 Frequently the first such chip is used to boot the system.
2643 Your board's @code{reset-init} handler might need to
2644 configure additional chip selects using other commands (like: @command{mww} to
2645 configure a bus and its timings) , or
2646 perhaps configure a GPIO pin that controls the ``write protect'' pin
2647 on the flash chip.
2648 The CFI driver can use a target-specific working area to significantly
2649 speed up operation.
2650
2651 The CFI driver can accept the following optional parameters, in any order:
2652
2653 @itemize
2654 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
2655 like AM29LV010 and similar types.
2656 @item @var{x16_as_x8} ...
2657 @end itemize
2658
2659 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
2660 wide on a sixteen bit bus:
2661
2662 @example
2663 flash bank cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
2664 flash bank cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
2665 @end example
2666 @end deffn
2667
2668 @subsection Internal Flash (Microcontrollers)
2669
2670 @deffn {Flash Driver} aduc702x
2671 The ADUC702x analog microcontrollers from ST Micro
2672 include internal flash and use ARM7TDMI cores.
2673 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
2674 The setup command only requires the @var{target} argument
2675 since all devices in this family have the same memory layout.
2676
2677 @example
2678 flash bank aduc702x 0 0 0 0 $_TARGETNAME
2679 @end example
2680 @end deffn
2681
2682 @deffn {Flash Driver} at91sam7
2683 All members of the AT91SAM7 microcontroller family from Atmel
2684 include internal flash and use ARM7TDMI cores.
2685 The driver automatically recognizes a number of these chips using
2686 the chip identification register, and autoconfigures itself.
2687
2688 @example
2689 flash bank at91sam7 0 0 0 0 $_TARGETNAME
2690 @end example
2691
2692 For chips which are not recognized by the controller driver, you must
2693 provide additional parameters in the following order:
2694
2695 @itemize
2696 @item @var{chip_model} ... label used with @command{flash info}
2697 @item @var{banks}
2698 @item @var{sectors_per_bank}
2699 @item @var{pages_per_sector}
2700 @item @var{pages_size}
2701 @item @var{num_nvm_bits}
2702 @item @var{freq_khz} ... required if an external clock is provided,
2703 optional (but recommended) when the oscillator frequency is known
2704 @end itemize
2705
2706 It is recommended that you provide zeroes for all of those values
2707 except the clock frequency, so that everything except that frequency
2708 will be autoconfigured.
2709 Knowing the frequency helps ensure correct timings for flash access.
2710
2711 The flash controller handles erases automatically on a page (128/256 byte)
2712 basis, so explicit erase commands are not necessary for flash programming.
2713 However, there is an ``EraseAll`` command that can erase an entire flash
2714 plane (of up to 256KB), and it will be used automatically when you issue
2715 @command{flash erase_sector} or @command{flash erase_address} commands.
2716
2717 @deffn Command {at91sam7 gpnvm} bitnum (set|clear)
2718 Set or clear a ``General Purpose Non-Volatle Memory'' (GPNVM)
2719 bit for the processor. Each processor has a number of such bits,
2720 used for controlling features such as brownout detection (so they
2721 are not truly general purpose).
2722 @quotation Note
2723 This assumes that the first flash bank (number 0) is associated with
2724 the appropriate at91sam7 target.
2725 @end quotation
2726 @end deffn
2727 @end deffn
2728
2729 @deffn {Flash Driver} avr
2730 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
2731 @emph{The current implementation is incomplete.}
2732 @comment - defines mass_erase ... pointless given flash_erase_address
2733 @end deffn
2734
2735 @deffn {Flash Driver} ecosflash
2736 @emph{No idea what this is...}
2737 The @var{ecosflash} driver defines one mandatory parameter,
2738 the name of a modules of target code which is downloaded
2739 and executed.
2740 @end deffn
2741
2742 @deffn {Flash Driver} lpc2000
2743 Most members of the LPC2000 microcontroller family from NXP
2744 include internal flash and use ARM7TDMI cores.
2745 The @var{lpc2000} driver defines two mandatory and one optional parameters,
2746 which must appear in the following order:
2747
2748 @itemize
2749 @item @var{variant} ... required, may be
2750 @var{lpc2000_v1} (older LPC21xx and LPC22xx)
2751 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
2752 @item @var{clock_kHz} ... the frequency, in kiloHertz,
2753 at which the core is running
2754 @item @var{calc_checksum} ... optional (but you probably want to provide this!),
2755 telling the driver to calculate a valid checksum for the exception vector table.
2756 @end itemize
2757
2758 LPC flashes don't require the chip and bus width to be specified.
2759
2760 @example
2761 flash bank lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
2762 lpc2000_v2 14765 calc_checksum
2763 @end example
2764 @end deffn
2765
2766 @deffn {Flash Driver} lpc288x
2767 The LPC2888 microcontroller from NXP needs slightly different flash
2768 support from its lpc2000 siblings.
2769 The @var{lpc288x} driver defines one mandatory parameter,
2770 the programming clock rate in Hz.
2771 LPC flashes don't require the chip and bus width to be specified.
2772
2773 @example
2774 flash bank lpc288x 0 0 0 0 $_TARGETNAME 12000000
2775 @end example
2776 @end deffn
2777
2778 @deffn {Flash Driver} ocl
2779 @emph{No idea what this is, other than using some arm7/arm9 core.}
2780
2781 @example
2782 flash bank ocl 0 0 0 0 $_TARGETNAME
2783 @end example
2784 @end deffn
2785
2786 @deffn {Flash Driver} pic32mx
2787 The PIC32MX microcontrollers are based on the MIPS 4K cores,
2788 and integrate flash memory.
2789 @emph{The current implementation is incomplete.}
2790
2791 @example
2792 flash bank pix32mx 0 0 0 0 $_TARGETNAME
2793 @end example
2794
2795 @comment numerous *disabled* commands are defined:
2796 @comment - chip_erase ... pointless given flash_erase_address
2797 @comment - lock, unlock ... pointless given protect on/off (yes?)
2798 @comment - pgm_word ... shouldn't bank be deduced from address??
2799 Some pic32mx-specific commands are defined:
2800 @deffn Command {pic32mx pgm_word} address value bank
2801 Programs the specified 32-bit @var{value} at the given @var{address}
2802 in the specified chip @var{bank}.
2803 @end deffn
2804 @end deffn
2805
2806 @deffn {Flash Driver} stellaris
2807 All members of the Stellaris LM3Sxxx microcontroller family from
2808 Texas Instruments
2809 include internal flash and use ARM Cortex M3 cores.
2810 The driver automatically recognizes a number of these chips using
2811 the chip identification register, and autoconfigures itself.
2812 @footnote{Currently there is a @command{stellaris mass_erase} command.
2813 That seems pointless since the same effect can be had using the
2814 standard @command{flash erase_address} command.}
2815
2816 @example
2817 flash bank stellaris 0 0 0 0 $_TARGETNAME
2818 @end example
2819 @end deffn
2820
2821 @deffn {Flash Driver} stm32x
2822 All members of the STM32 microcontroller family from ST Microelectronics
2823 include internal flash and use ARM Cortex M3 cores.
2824 The driver automatically recognizes a number of these chips using
2825 the chip identification register, and autoconfigures itself.
2826
2827 @example
2828 flash bank stm32x 0 0 0 0 $_TARGETNAME
2829 @end example
2830
2831 Some stm32x-specific commands
2832 @footnote{Currently there is a @command{stm32x mass_erase} command.
2833 That seems pointless since the same effect can be had using the
2834 standard @command{flash erase_address} command.}
2835 are defined:
2836
2837 @deffn Command {stm32x lock} num
2838 Locks the entire stm32 device.
2839 The @var{num} parameter is a value shown by @command{flash banks}.
2840 @end deffn
2841
2842 @deffn Command {stm32x unlock} num
2843 Unlocks the entire stm32 device.
2844 The @var{num} parameter is a value shown by @command{flash banks}.
2845 @end deffn
2846
2847 @deffn Command {stm32x options_read} num
2848 Read and display the stm32 option bytes written by
2849 the @command{stm32x options_write} command.
2850 The @var{num} parameter is a value shown by @command{flash banks}.
2851 @end deffn
2852
2853 @deffn Command {stm32x options_write} num (SWWDG|HWWDG) (RSTSTNDBY|NORSTSTNDBY) (RSTSTOP|NORSTSTOP)
2854 Writes the stm32 option byte with the specified values.
2855 The @var{num} parameter is a value shown by @command{flash banks}.
2856 @end deffn
2857 @end deffn
2858
2859 @deffn {Flash Driver} str7x
2860 All members of the STR7 microcontroller family from ST Microelectronics
2861 include internal flash and use ARM7TDMI cores.
2862 The @var{str7x} driver defines one mandatory parameter, @var{variant},
2863 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
2864
2865 @example
2866 flash bank str7x 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
2867 @end example
2868 @end deffn
2869
2870 @deffn {Flash Driver} str9x
2871 Most members of the STR9 microcontroller family from ST Microelectronics
2872 include internal flash and use ARM966E cores.
2873 The str9 needs the flash controller to be configured using
2874 the @command{str9x flash_config} command prior to Flash programming.
2875
2876 @example
2877 flash bank str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
2878 str9x flash_config 0 4 2 0 0x80000
2879 @end example
2880
2881 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
2882 Configures the str9 flash controller.
2883 The @var{num} parameter is a value shown by @command{flash banks}.
2884
2885 @itemize @bullet
2886 @item @var{bbsr} - Boot Bank Size register
2887 @item @var{nbbsr} - Non Boot Bank Size register
2888 @item @var{bbadr} - Boot Bank Start Address register
2889 @item @var{nbbadr} - Boot Bank Start Address register
2890 @end itemize
2891 @end deffn
2892
2893 @end deffn
2894
2895 @deffn {Flash Driver} tms470
2896 Most members of the TMS470 microcontroller family from Texas Instruments
2897 include internal flash and use ARM7TDMI cores.
2898 This driver doesn't require the chip and bus width to be specified.
2899
2900 Some tms470-specific commands are defined:
2901
2902 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
2903 Saves programming keys in a register, to enable flash erase and write commands.
2904 @end deffn
2905
2906 @deffn Command {tms470 osc_mhz} clock_mhz
2907 Reports the clock speed, which is used to calculate timings.
2908 @end deffn
2909
2910 @deffn Command {tms470 plldis} (0|1)
2911 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
2912 the flash clock.
2913 @end deffn
2914 @end deffn
2915
2916 @subsection str9xpec driver
2917 @cindex str9xpec
2918
2919 Here is some background info to help
2920 you better understand how this driver works. OpenOCD has two flash drivers for
2921 the str9:
2922 @enumerate
2923 @item
2924 Standard driver @option{str9x} programmed via the str9 core. Normally used for
2925 flash programming as it is faster than the @option{str9xpec} driver.
2926 @item
2927 Direct programming @option{str9xpec} using the flash controller. This is an
2928 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
2929 core does not need to be running to program using this flash driver. Typical use
2930 for this driver is locking/unlocking the target and programming the option bytes.
2931 @end enumerate
2932
2933 Before we run any commands using the @option{str9xpec} driver we must first disable
2934 the str9 core. This example assumes the @option{str9xpec} driver has been
2935 configured for flash bank 0.
2936 @example
2937 # assert srst, we do not want core running
2938 # while accessing str9xpec flash driver
2939 jtag_reset 0 1
2940 # turn off target polling
2941 poll off
2942 # disable str9 core
2943 str9xpec enable_turbo 0
2944 # read option bytes
2945 str9xpec options_read 0
2946 # re-enable str9 core
2947 str9xpec disable_turbo 0
2948 poll on
2949 reset halt
2950 @end example
2951 The above example will read the str9 option bytes.
2952 When performing a unlock remember that you will not be able to halt the str9 - it
2953 has been locked. Halting the core is not required for the @option{str9xpec} driver
2954 as mentioned above, just issue the commands above manually or from a telnet prompt.
2955
2956 @deffn {Flash Driver} str9xpec
2957 Only use this driver for locking/unlocking the device or configuring the option bytes.
2958 Use the standard str9 driver for programming.
2959 Before using the flash commands the turbo mode must be enabled using the
2960 @command{str9xpec enable_turbo} command.
2961
2962 Several str9xpec-specific commands are defined:
2963
2964 @deffn Command {str9xpec disable_turbo} num
2965 Restore the str9 into JTAG chain.
2966 @end deffn
2967
2968 @deffn Command {str9xpec enable_turbo} num
2969 Enable turbo mode, will simply remove the str9 from the chain and talk
2970 directly to the embedded flash controller.
2971 @end deffn
2972
2973 @deffn Command {str9xpec lock} num
2974 Lock str9 device. The str9 will only respond to an unlock command that will
2975 erase the device.
2976 @end deffn
2977
2978 @deffn Command {str9xpec part_id} num
2979 Prints the part identifier for bank @var{num}.
2980 @end deffn
2981
2982 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
2983 Configure str9 boot bank.
2984 @end deffn
2985
2986 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
2987 Configure str9 lvd source.
2988 @end deffn
2989
2990 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
2991 Configure str9 lvd threshold.
2992 @end deffn
2993
2994 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
2995 Configure str9 lvd reset warning source.
2996 @end deffn
2997
2998 @deffn Command {str9xpec options_read} num
2999 Read str9 option bytes.
3000 @end deffn
3001
3002 @deffn Command {str9xpec options_write} num
3003 Write str9 option bytes.
3004 @end deffn
3005
3006 @deffn Command {str9xpec unlock} num
3007 unlock str9 device.
3008 @end deffn
3009
3010 @end deffn
3011
3012
3013 @section mFlash
3014
3015 @subsection mFlash Configuration
3016 @cindex mFlash Configuration
3017
3018 @deffn {Config Command} {mflash bank} soc base RST_pin target
3019 Configures a mflash for @var{soc} host bank at
3020 address @var{base}.
3021 The pin number format depends on the host GPIO naming convention.
3022 Currently, the mflash driver supports s3c2440 and pxa270.
3023
3024 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
3025
3026 @example
3027 mflash bank s3c2440 0x10000000 1b 0
3028 @end example
3029
3030 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
3031
3032 @example
3033 mflash bank pxa270 0x08000000 43 0
3034 @end example
3035 @end deffn
3036
3037 @subsection mFlash commands
3038 @cindex mFlash commands
3039
3040 @deffn Command {mflash config pll} frequency
3041 Configure mflash PLL.
3042 The @var{frequency} is the mflash input frequency, in Hz.
3043 Issuing this command will erase mflash's whole internal nand and write new pll.
3044 After this command, mflash needs power-on-reset for normal operation.
3045 If pll was newly configured, storage and boot(optional) info also need to be update.
3046 @end deffn
3047
3048 @deffn Command {mflash config boot}
3049 Configure bootable option.
3050 If bootable option is set, mflash offer the first 8 sectors
3051 (4kB) for boot.
3052 @end deffn
3053
3054 @deffn Command {mflash config storage}
3055 Configure storage information.
3056 For the normal storage operation, this information must be
3057 written.
3058 @end deffn
3059
3060 @deffn Command {mflash dump} num filename offset size
3061 Dump @var{size} bytes, starting at @var{offset} bytes from the
3062 beginning of the bank @var{num}, to the file named @var{filename}.
3063 @end deffn
3064
3065 @deffn Command {mflash probe}
3066 Probe mflash.
3067 @end deffn
3068
3069 @deffn Command {mflash write} num filename offset
3070 Write the binary file @var{filename} to mflash bank @var{num}, starting at
3071 @var{offset} bytes from the beginning of the bank.
3072 @end deffn
3073
3074 @node NAND Flash Commands
3075 @chapter NAND Flash Commands
3076 @cindex NAND
3077
3078 Compared to NOR or SPI flash, NAND devices are inexpensive
3079 and high density. Today's NAND chips, and multi-chip modules,
3080 commonly hold multiple GigaBytes of data.
3081
3082 NAND chips consist of a number of ``erase blocks'' of a given
3083 size (such as 128 KBytes), each of which is divided into a
3084 number of pages (of perhaps 512 or 2048 bytes each). Each
3085 page of a NAND flash has an ``out of band'' (OOB) area to hold
3086 Error Correcting Code (ECC) and other metadata, usually 16 bytes
3087 of OOB for every 512 bytes of page data.
3088
3089 One key characteristic of NAND flash is that its error rate
3090 is higher than that of NOR flash. In normal operation, that
3091 ECC is used to correct and detect errors. However, NAND
3092 blocks can also wear out and become unusable; those blocks
3093 are then marked "bad". NAND chips are even shipped from the
3094 manufacturer with a few bad blocks. The highest density chips
3095 use a technology (MLC) that wears out more quickly, so ECC
3096 support is increasingly important as a way to detect blocks
3097 that have begun to fail, and help to preserve data integrity
3098 with techniques such as wear leveling.
3099
3100 Software is used to manage the ECC. Some controllers don't
3101 support ECC directly; in those cases, software ECC is used.
3102 Other controllers speed up the ECC calculations with hardware.
3103 Single-bit error correction hardware is routine. Controllers
3104 geared for newer MLC chips may correct 4 or more errors for
3105 every 512 bytes of data.
3106
3107 You will need to make sure that any data you write using
3108 OpenOCD includes the apppropriate kind of ECC. For example,
3109 that may mean passing the @code{oob_softecc} flag when
3110 writing NAND data, or ensuring that the correct hardware
3111 ECC mode is used.
3112
3113 The basic steps for using NAND devices include:
3114 @enumerate
3115 @item Declare via the command @command{nand device}
3116 @* Do this in a board-specific configuration file,
3117 passing parameters as needed by the controller.
3118 @item Configure each device using @command{nand probe}.
3119 @* Do this only after the associated target is set up,
3120 such as in its reset-init script or in procures defined
3121 to access that device.
3122 @item Operate on the flash via @command{nand subcommand}
3123 @* Often commands to manipulate the flash are typed by a human, or run
3124 via a script in some automated way. Common task include writing a
3125 boot loader, operating system, or other data needed to initialize or
3126 de-brick a board.
3127 @end enumerate
3128
3129 @b{NOTE:} At the time this text was written, the largest NAND
3130 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
3131 This is because the variables used to hold offsets and lengths
3132 are only 32 bits wide.
3133 (Larger chips may work in some cases, unless an offset or length
3134 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
3135 Some larger devices will work, since they are actually multi-chip
3136 modules with two smaller chips and individual chipselect lines.
3137
3138 @section NAND Configuration Commands
3139 @cindex NAND configuration
3140
3141 NAND chips must be declared in configuration scripts,
3142 plus some additional configuration that's done after
3143 OpenOCD has initialized.
3144
3145 @deffn {Config Command} {nand device} controller target [configparams...]
3146 Declares a NAND device, which can be read and written to
3147 after it has been configured through @command{nand probe}.
3148 In OpenOCD, devices are single chips; this is unlike some
3149 operating systems, which may manage multiple chips as if
3150 they were a single (larger) device.
3151 In some cases, configuring a device will activate extra
3152 commands; see the controller-specific documentation.
3153
3154 @b{NOTE:} This command is not available after OpenOCD
3155 initialization has completed. Use it in board specific
3156 configuration files, not interactively.
3157
3158 @itemize @bullet
3159 @item @var{controller} ... identifies the controller driver
3160 associated with the NAND device being declared.
3161 @xref{NAND Driver List}.
3162 @item @var{target} ... names the target used when issuing
3163 commands to the NAND controller.
3164 @comment Actually, it's currently a controller-specific parameter...
3165 @item @var{configparams} ... controllers may support, or require,
3166 additional parameters. See the controller-specific documentation
3167 for more information.
3168 @end itemize
3169 @end deffn
3170
3171 @deffn Command {nand list}
3172 Prints a one-line summary of each device declared
3173 using @command{nand device}, numbered from zero.
3174 Note that un-probed devices show no details.
3175 @end deffn
3176
3177 @deffn Command {nand probe} num
3178 Probes the specified device to determine key characteristics
3179 like its page and block sizes, and how many blocks it has.
3180 The @var{num} parameter is the value shown by @command{nand list}.
3181 You must (successfully) probe a device before you can use
3182 it with most other NAND commands.
3183 @end deffn
3184
3185 @section Erasing, Reading, Writing to NAND Flash
3186
3187 @deffn Command {nand dump} num filename offset length [oob_option]
3188 @cindex NAND reading
3189 Reads binary data from the NAND device and writes it to the file,
3190 starting at the specified offset.
3191 The @var{num} parameter is the value shown by @command{nand list}.
3192
3193 Use a complete path name for @var{filename}, so you don't depend
3194 on the directory used to start the OpenOCD server.
3195
3196 The @var{offset} and @var{length} must be exact multiples of the
3197 device's page size. They describe a data region; the OOB data
3198 associated with each such page may also be accessed.
3199
3200 @b{NOTE:} At the time this text was written, no error correction
3201 was done on the data that's read, unless raw access was disabled
3202 and the underlying NAND controller driver had a @code{read_page}
3203 method which handled that error correction.
3204
3205 By default, only page data is saved to the specified file.
3206 Use an @var{oob_option} parameter to save OOB data:
3207 @itemize @bullet
3208 @item no oob_* parameter
3209 @*Output file holds only page data; OOB is discarded.
3210 @item @code{oob_raw}
3211 @*Output file interleaves page data and OOB data;
3212 the file will be longer than "length" by the size of the
3213 spare areas associated with each data page.
3214 Note that this kind of "raw" access is different from
3215 what's implied by @command{nand raw_access}, which just
3216 controls whether a hardware-aware access method is used.
3217 @item @code{oob_only}
3218 @*Output file has only raw OOB data, and will
3219 be smaller than "length" since it will contain only the
3220 spare areas associated with each data page.
3221 @end itemize
3222 @end deffn
3223
3224 @deffn Command {nand erase} num offset length
3225 @cindex NAND erasing
3226 @cindex NAND programming
3227 Erases blocks on the specified NAND device, starting at the
3228 specified @var{offset} and continuing for @var{length} bytes.
3229 Both of those values must be exact multiples of the device's
3230 block size, and the region they specify must fit entirely in the chip.
3231 The @var{num} parameter is the value shown by @command{nand list}.
3232
3233 @b{NOTE:} This command will try to erase bad blocks, when told
3234 to do so, which will probably invalidate the manufacturer's bad
3235 block marker.
3236 For the remainder of the current server session, @command{nand info}
3237 will still report that the block ``is'' bad.
3238 @end deffn
3239
3240 @deffn Command {nand write} num filename offset [option...]
3241 @cindex NAND writing
3242 @cindex NAND programming
3243 Writes binary data from the file into the specified NAND device,
3244 starting at the specified offset. Those pages should already
3245 have been erased; you can't change zero bits to one bits.
3246 The @var{num} parameter is the value shown by @command{nand list}.
3247
3248 Use a complete path name for @var{filename}, so you don't depend
3249 on the directory used to start the OpenOCD server.
3250
3251 The @var{offset} must be an exact multiple of the device's page size.
3252 All data in the file will be written, assuming it doesn't run
3253 past the end of the device.
3254 Only full pages are written, and any extra space in the last
3255 page will be filled with 0xff bytes. (That includes OOB data,
3256 if that's being written.)
3257
3258 @b{NOTE:} At the time this text was written, bad blocks are
3259 ignored. That is, this routine will not skip bad blocks,
3260 but will instead try to write them. This can cause problems.
3261
3262 Provide at most one @var{option} parameter. With some
3263 NAND drivers, the meanings of these parameters may change
3264 if @command{nand raw_access} was used to disable hardware ECC.
3265 @itemize @bullet
3266 @item no oob_* parameter
3267 @*File has only page data, which is written.
3268 If raw acccess is in use, the OOB area will not be written.
3269 Otherwise, if the underlying NAND controller driver has
3270 a @code{write_page} routine, that routine may write the OOB
3271 with hardware-computed ECC data.
3272 @item @code{oob_only}
3273 @*File has only raw OOB data, which is written to the OOB area.
3274 Each page's data area stays untouched. @i{This can be a dangerous
3275 option}, since it can invalidate the ECC data.
3276 You may need to force raw access to use this mode.
3277 @item @code{oob_raw}
3278 @*File interleaves data and OOB data, both of which are written
3279 If raw access is enabled, the data is written first, then the
3280 un-altered OOB.
3281 Otherwise, if the underlying NAND controller driver has
3282 a @code{write_page} routine, that routine may modify the OOB
3283 before it's written, to include hardware-computed ECC data.
3284 @item @code{oob_softecc}
3285 @*File has only page data, which is written.
3286 The OOB area is filled with 0xff, except for a standard 1-bit
3287 software ECC code stored in conventional locations.
3288 You might need to force raw access to use this mode, to prevent
3289 the underlying driver from applying hardware ECC.
3290 @item @code{oob_softecc_kw}
3291 @*File has only page data, which is written.
3292 The OOB area is filled with 0xff, except for a 4-bit software ECC
3293 specific to the boot ROM in Marvell Kirkwood SoCs.
3294 You might need to force raw access to use this mode, to prevent
3295 the underlying driver from applying hardware ECC.
3296 @end itemize
3297 @end deffn
3298
3299 @section Other NAND commands
3300 @cindex NAND other commands
3301
3302 @deffn Command {nand check_bad_blocks} [offset length]
3303 Checks for manufacturer bad block markers on the specified NAND
3304 device. If no parameters are provided, checks the whole
3305 device; otherwise, starts at the specified @var{offset} and
3306 continues for @var{length} bytes.
3307 Both of those values must be exact multiples of the device's
3308 block size, and the region they specify must fit entirely in the chip.
3309 The @var{num} parameter is the value shown by @command{nand list}.
3310
3311 @b{NOTE:} Before using this command you should force raw access
3312 with @command{nand raw_access enable} to ensure that the underlying
3313 driver will not try to apply hardware ECC.
3314 @end deffn
3315
3316 @deffn Command {nand info} num
3317 The @var{num} parameter is the value shown by @command{nand list}.
3318 This prints the one-line summary from "nand list", plus for
3319 devices which have been probed this also prints any known
3320 status for each block.
3321 @end deffn
3322
3323 @deffn Command {nand raw_access} num <enable|disable>
3324 Sets or clears an flag affecting how page I/O is done.
3325 The @var{num} parameter is the value shown by @command{nand list}.
3326
3327 This flag is cleared (disabled) by default, but changing that
3328 value won't affect all NAND devices. The key factor is whether
3329 the underlying driver provides @code{read_page} or @code{write_page}
3330 methods. If it doesn't provide those methods, the setting of
3331 this flag is irrelevant; all access is effectively ``raw''.
3332
3333 When those methods exist, they are normally used when reading
3334 data (@command{nand dump} or reading bad block markers) or
3335 writing it (@command{nand write}). However, enabling
3336 raw access (setting the flag) prevents use of those methods,
3337 bypassing hardware ECC logic.
3338 @i{This can be a dangerous option}, since writing blocks
3339 with the wrong ECC data can cause them to be marked as bad.
3340 @end deffn
3341
3342 @anchor{NAND Driver List}
3343 @section NAND Drivers, Options, and Commands
3344 As noted above, the @command{nand device} command allows
3345 driver-specific options and behaviors.
3346 Some controllers also activate controller-specific commands.
3347
3348 @deffn {NAND Driver} davinci
3349 This driver handles the NAND controllers found on DaVinci family
3350 chips from Texas Instruments.
3351 It takes three extra parameters:
3352 address of the NAND chip;
3353 hardware ECC mode to use (hwecc1, hwecc4, hwecc4_infix);
3354 address of the AEMIF controller on this processor.
3355 @example
3356 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
3357 @end example
3358 All DaVinci processors support the single-bit ECC hardware,
3359 and newer ones also support the four-bit ECC hardware.
3360 The @code{write_page} and @code{read_page} methods are used
3361 to implement those ECC modes, unless they are disabled using
3362 the @command{nand raw_access} command.
3363 @end deffn
3364
3365 @deffn {NAND Driver} lpc3180
3366 These controllers require an extra @command{nand device}
3367 parameter: the clock rate used by the controller.
3368 @deffn Command {lpc3180 select} num [mlc|slc]
3369 Configures use of the MLC or SLC controller mode.
3370 MLC implies use of hardware ECC.
3371 The @var{num} parameter is the value shown by @command{nand list}.
3372 @end deffn
3373
3374 At this writing, this driver includes @code{write_page}
3375 and @code{read_page} methods. Using @command{nand raw_access}
3376 to disable those methods will prevent use of hardware ECC
3377 in the MLC controller mode, but won't change SLC behavior.
3378 @end deffn
3379 @comment current lpc3180 code won't issue 5-byte address cycles
3380
3381 @deffn {NAND Driver} orion
3382 These controllers require an extra @command{nand device}
3383 parameter: the address of the controller.
3384 @example
3385 nand device orion 0xd8000000
3386 @end example
3387 These controllers don't define any specialized commands.
3388 At this writing, their drivers don't include @code{write_page}
3389 or @code{read_page} methods, so @command{nand raw_access} won't
3390 change any behavior.
3391 @end deffn
3392
3393 @deffn {NAND Driver} s3c2410
3394 @deffnx {NAND Driver} s3c2412
3395 @deffnx {NAND Driver} s3c2440
3396 @deffnx {NAND Driver} s3c2443
3397 These S3C24xx family controllers don't have any special
3398 @command{nand device} options, and don't define any
3399 specialized commands.
3400 At this writing, their drivers don't include @code{write_page}
3401 or @code{read_page} methods, so @command{nand raw_access} won't
3402 change any behavior.
3403 @end deffn
3404
3405 @node General Commands
3406 @chapter General Commands
3407 @cindex commands
3408
3409 The commands documented in this chapter here are common commands that
3410 you, as a human, may want to type and see the output of. Configuration type
3411 commands are documented elsewhere.
3412
3413 Intent:
3414 @itemize @bullet
3415 @item @b{Source Of Commands}
3416 @* OpenOCD commands can occur in a configuration script (discussed
3417 elsewhere) or typed manually by a human or supplied programatically,
3418 or via one of several TCP/IP Ports.
3419
3420 @item @b{From the human}
3421 @* A human should interact with the telnet interface (default port: 4444)
3422 or via GDB (default port 3333).
3423
3424 To issue commands from within a GDB session, use the @option{monitor}
3425 command, e.g. use @option{monitor poll} to issue the @option{poll}
3426 command. All output is relayed through the GDB session.
3427
3428 @item @b{Machine Interface}
3429 The Tcl interface's intent is to be a machine interface. The default Tcl
3430 port is 5555.
3431 @end itemize
3432
3433
3434 @section Daemon Commands
3435
3436 @subsection sleep [@var{msec}]
3437 @cindex sleep
3438 @*Wait for n milliseconds before resuming. Useful in connection with script files
3439 (@var{script} command and @var{target_script} configuration).
3440
3441 @subsection shutdown
3442 @cindex shutdown
3443 @*Close the OpenOCD daemon, disconnecting all clients (GDB, telnet, other).
3444
3445 @anchor{debug_level}
3446 @subsection debug_level [@var{n}]
3447 @cindex debug_level
3448 @*Display or adjust debug level to n<0-3>
3449
3450 @subsection fast [@var{enable|disable}]
3451 @cindex fast
3452 @*Default disabled. Set default behaviour of OpenOCD to be "fast and dangerous". For instance ARM7/9 DCC memory
3453 downloads and fast memory access will work if the JTAG interface isn't too fast and
3454 the core doesn't run at a too low frequency. Note that this option only changes the default
3455 and that the indvidual options, like DCC memory downloads, can be enabled and disabled
3456 individually.
3457
3458 The target specific "dangerous" optimisation tweaking options may come and go
3459 as more robust and user friendly ways are found to ensure maximum throughput
3460 and robustness with a minimum of configuration.
3461
3462 Typically the "fast enable" is specified first on the command line:
3463
3464 @example
3465 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
3466 @end example
3467
3468 @subsection echo <@var{message}>
3469 @cindex echo
3470 @*Output message to stdio. e.g. echo "Programming - please wait"
3471
3472 @subsection log_output <@var{file}>
3473 @cindex log_output
3474 @*Redirect logging to <file> (default: stderr)
3475
3476 @subsection script <@var{file}>
3477 @cindex script
3478 @*Execute commands from <file>
3479 See also: ``source [find FILENAME]''
3480
3481 @section Target state handling
3482 @subsection power <@var{on}|@var{off}>
3483 @cindex reg
3484 @*Turn power switch to target on/off.
3485 No arguments: print status.
3486 Not all interfaces support this.
3487
3488 @subsection reg [@option{#}|@option{name}] [value]
3489 @cindex reg
3490 @*Access a single register by its number[@option{#}] or by its [@option{name}].
3491 No arguments: list all available registers for the current target.
3492 Number or name argument: display a register.
3493 Number or name and value arguments: set register value.
3494
3495 @subsection poll [@option{on}|@option{off}]
3496 @cindex poll
3497 @*Poll the target for its current state. If the target is in debug mode, architecture
3498 specific information about the current state is printed. An optional parameter
3499 allows continuous polling to be enabled and disabled.
3500
3501 @subsection halt [@option{ms}]
3502 @cindex halt
3503 @*Send a halt request to the target and wait for it to halt for up to [@option{ms}] milliseconds.
3504 Default [@option{ms}] is 5 seconds if no arg given.
3505 Optional arg @option{ms} is a timeout in milliseconds. Using 0 as the [@option{ms}]
3506 will stop OpenOCD from waiting.
3507
3508 @subsection wait_halt [@option{ms}]
3509 @cindex wait_halt
3510 @*Wait for the target to enter debug mode. Optional [@option{ms}] is
3511 a timeout in milliseconds. Default [@option{ms}] is 5 seconds if no
3512 arg is given.
3513
3514 @subsection resume [@var{address}]
3515 @cindex resume
3516 @*Resume the target at its current code position, or at an optional address.
3517 OpenOCD will wait 5 seconds for the target to resume.
3518
3519 @subsection step [@var{address}]
3520 @cindex step
3521 @*Single-step the target at its current code position, or at an optional address.
3522
3523 @anchor{Reset Command}
3524 @subsection reset [@option{run}|@option{halt}|@option{init}]
3525 @cindex reset
3526 @*Perform a hard-reset. The optional parameter specifies what should
3527 happen after the reset.
3528 If there is no parameter, a @command{reset run} is executed.
3529 The other options will not work on all systems.
3530 @xref{Reset Configuration}.
3531 @itemize @minus
3532 @item @b{run}
3533 @cindex reset run
3534 @*Let the target run.
3535 @item @b{halt}
3536 @cindex reset halt
3537 @*Immediately halt the target (works only with certain configurations).
3538 @item @b{init}
3539 @cindex reset init
3540 @*Immediately halt the target, and execute the reset script (works only with certain
3541 configurations)
3542 @end itemize
3543
3544 @subsection soft_reset_halt
3545 @cindex reset
3546 @*Requesting target halt and executing a soft reset. This is often used
3547 when a target cannot be reset and halted. The target, after reset is
3548 released begins to execute code. OpenOCD attempts to stop the CPU and
3549 then sets the program counter back to the reset vector. Unfortunately
3550 the code that was executed may have left the hardware in an unknown
3551 state.
3552
3553
3554 @anchor{Memory access}
3555 @section Memory access commands
3556 @subsection meminfo
3557 display available RAM memory on OpenOCD host. Used in OpenOCD regression testing scripts. Mainly
3558 useful on embedded targets, PC type hosts have complimentary tools like Valgrind to address
3559 resource tracking problems.
3560 @subsection Memory peek/poke type commands
3561 These commands allow accesses of a specific size to the memory
3562 system. Often these are used to configure the current target in some
3563 special way. For example - one may need to write certian values to the
3564 SDRAM controller to enable SDRAM.
3565
3566 @enumerate
3567 @item To change the current target see the ``targets'' (plural) command
3568 @item In system level scripts these commands are deprecated, please use the TARGET object versions.
3569 @end enumerate
3570
3571 @itemize @bullet
3572 @item @b{mdw} <@var{addr}> [@var{count}]
3573 @cindex mdw
3574 @*display memory words (32bit)
3575 @item @b{mdh} <@var{addr}> [@var{count}]
3576 @cindex mdh
3577 @*display memory half-words (16bit)
3578 @item @b{mdb} <@var{addr}> [@var{count}]
3579 @cindex mdb
3580 @*display memory bytes (8bit)
3581 @item @b{mww} <@var{addr}> <@var{value}>
3582 @cindex mww
3583 @*write memory word (32bit)
3584 @item @b{mwh} <@var{addr}> <@var{value}>
3585 @cindex mwh
3586 @*write memory half-word (16bit)
3587 @item @b{mwb} <@var{addr}> <@var{value}>
3588 @cindex mwb
3589 @*write memory byte (8bit)
3590 @end itemize
3591
3592 @anchor{Image access}
3593 @section Image loading commands
3594 @anchor{load_image}
3595 @subsection load_image
3596 @b{load_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
3597 @cindex load_image
3598 @*Load image <@var{file}> to target memory at <@var{address}>
3599 @subsection fast_load_image
3600 @b{fast_load_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
3601 @cindex fast_load_image
3602 @*Normally you should be using @b{load_image} or GDB load. However, for
3603 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
3604 host), storing the image in memory and uploading the image to the target
3605 can be a way to upload e.g. multiple debug sessions when the binary does not change.
3606 Arguments are the same as @b{load_image}, but the image is stored in OpenOCD host
3607 memory, i.e. does not affect target. This approach is also useful when profiling
3608 target programming performance as I/O and target programming can easily be profiled
3609 separately.
3610 @subsection fast_load
3611 @b{fast_load}
3612 @cindex fast_image
3613 @*Loads an image stored in memory by @b{fast_load_image} to the current target. Must be preceeded by fast_load_image.
3614 @anchor{dump_image}
3615 @subsection dump_image
3616 @b{dump_image} <@var{file}> <@var{address}> <@var{size}>
3617 @cindex dump_image
3618 @*Dump <@var{size}> bytes of target memory starting at <@var{address}> to a
3619 (binary) <@var{file}>.
3620 @subsection verify_image
3621 @b{verify_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
3622 @cindex verify_image
3623 @*Verify <@var{file}> against target memory starting at <@var{address}>.
3624 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
3625
3626
3627 @section Breakpoint commands
3628 @cindex Breakpoint commands
3629 @itemize @bullet
3630 @item @b{bp} <@var{addr}> <@var{len}> [@var{hw}]
3631 @cindex bp
3632 @*set breakpoint <address> <length> [hw]
3633 @item @b{rbp} <@var{addr}>
3634 @cindex rbp
3635 @*remove breakpoint <adress>
3636 @item @b{wp} <@var{addr}> <@var{len}> <@var{r}|@var{w}|@var{a}> [@var{value}] [@var{mask}]
3637 @cindex wp
3638 @*set watchpoint <address> <length> <r/w/a> [value] [mask]
3639 @item @b{rwp} <@var{addr}>
3640 @cindex rwp
3641 @*remove watchpoint <adress>
3642 @end itemize
3643
3644 @section Misc Commands
3645 @cindex Other Target Commands
3646 @itemize
3647 @item @b{profile} <@var{seconds}> <@var{gmon.out}>
3648
3649 Profiling samples the CPU's program counter as quickly as possible, which is useful for non-intrusive stochastic profiling.
3650
3651 @end itemize
3652
3653 @node Architecture and Core Commands
3654 @chapter Architecture and Core Commands
3655 @cindex Architecture Specific Commands
3656 @cindex Core Specific Commands
3657
3658 Most CPUs have specialized JTAG operations to support debugging.
3659 OpenOCD packages most such operations in its standard command framework.
3660 Some of those operations don't fit well in that framework, so they are
3661 exposed here as architecture or implementation (core) specific commands.
3662
3663 @anchor{ARM Tracing}
3664 @section ARM Tracing
3665 @cindex ETM
3666 @cindex ETB
3667
3668 CPUs based on ARM cores may include standard tracing interfaces,
3669 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
3670 address and data bus trace records to a ``Trace Port''.
3671
3672 @itemize
3673 @item
3674 Development-oriented boards will sometimes provide a high speed
3675 trace connector for collecting that data, when the particular CPU
3676 supports such an interface.
3677 (The standard connector is a 38-pin Mictor, with both JTAG
3678 and trace port support.)
3679 Those trace connectors are supported by higher end JTAG adapters
3680 and some logic analyzer modules; frequently those modules can
3681 buffer several megabytes of trace data.
3682 Configuring an ETM coupled to such an external trace port belongs
3683 in the board-specific configuration file.
3684 @item
3685 If the CPU doesn't provide an external interface, it probably
3686 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
3687 dedicated SRAM. 4KBytes is one common ETB size.
3688 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
3689 (target) configuration file, since it works the same on all boards.
3690 @end itemize
3691
3692 ETM support in OpenOCD doesn't seem to be widely used yet.
3693
3694 @quotation Issues
3695 ETM support may be buggy, and at least some @command{etm config}
3696 parameters should be detected by asking the ETM for them.
3697 It seems like a GDB hookup should be possible,
3698 as well as triggering trace on specific events
3699 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
3700 There should be GUI tools to manipulate saved trace data and help
3701 analyse it in conjunction with the source code.
3702 It's unclear how much of a common interface is shared
3703 with the current XScale trace support, or should be
3704 shared with eventual Nexus-style trace module support.
3705 @end quotation
3706
3707 @subsection ETM Configuration
3708 ETM setup is coupled with the trace port driver configuration.
3709
3710 @deffn {Config Command} {etm config} target width mode clocking driver
3711 Declares the ETM associated with @var{target}, and associates it
3712 with a given trace port @var{driver}. @xref{Trace Port Drivers}.
3713
3714 Several of the parameters must reflect the trace port configuration.
3715 The @var{width} must be either 4, 8, or 16.
3716 The @var{mode} must be @option{normal}, @option{multiplexted},
3717 or @option{demultiplexted}.
3718 The @var{clocking} must be @option{half} or @option{full}.
3719
3720 @quotation Note
3721 You can see the ETM registers using the @command{reg} command, although
3722 not all of those possible registers are present in every ETM.
3723 @end quotation
3724 @end deffn
3725
3726 @deffn Command {etm info}
3727 Displays information about the current target's ETM.
3728 @end deffn
3729
3730 @deffn Command {etm status}
3731 Displays status of the current target's ETM:
3732 is the ETM idle, or is it collecting data?
3733 Did trace data overflow?
3734 Was it triggered?
3735 @end deffn
3736
3737 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
3738 Displays what data that ETM will collect.
3739 If arguments are provided, first configures that data.
3740 When the configuration changes, tracing is stopped
3741 and any buffered trace data is invalidated.
3742
3743 @itemize
3744 @item @var{type} ... one of
3745 @option{none} (save nothing),
3746 @option{data} (save data),
3747 @option{address} (save addresses),
3748 @option{all} (save data and addresses)
3749 @item @var{context_id_bits} ... 0, 8, 16, or 32
3750 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
3751 @item @var{branch_output} ... @option{enable} or @option{disable}
3752 @end itemize
3753 @end deffn
3754
3755 @deffn Command {etm trigger_percent} percent
3756 @emph{Buggy and effectively a NOP ... @var{percent} from 2..100}
3757 @end deffn
3758
3759 @subsection ETM Trace Operation
3760
3761 After setting up the ETM, you can use it to collect data.
3762 That data can be exported to files for later analysis.
3763 It can also be parsed with OpenOCD, for basic sanity checking.
3764
3765 @deffn Command {etm analyze}
3766 Reads trace data into memory, if it wasn't already present.
3767 Decodes and prints the data that was collected.
3768 @end deffn
3769
3770 @deffn Command {etm dump} filename
3771 Stores the captured trace data in @file{filename}.
3772 @end deffn
3773
3774 @deffn Command {etm image} filename [base_address] [type]
3775 Opens an image file.
3776 @end deffn
3777
3778 @deffn Command {etm load} filename
3779 Loads captured trace data from @file{filename}.
3780 @end deffn
3781
3782 @deffn Command {etm start}
3783 Starts trace data collection.
3784 @end deffn
3785
3786 @deffn Command {etm stop}
3787 Stops trace data collection.
3788 @end deffn
3789
3790 @anchor{Trace Port Drivers}
3791 @subsection Trace Port Drivers
3792
3793 To use an ETM trace port it must be associated with a driver.
3794
3795 @deffn {Trace Port Driver} dummy
3796 Use the @option{dummy} driver if you are configuring an ETM that's
3797 not connected to anything (on-chip ETB or off-chip trace connector).
3798 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
3799 any trace data collection.}
3800 @deffn {Config Command} {etm_dummy config} target
3801 Associates the ETM for @var{target} with a dummy driver.
3802 @end deffn
3803 @end deffn
3804
3805 @deffn {Trace Port Driver} etb
3806 Use the @option{etb} driver if you are configuring an ETM
3807 to use on-chip ETB memory.
3808 @deffn {Config Command} {etb config} target etb_tap
3809 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
3810 You can see the ETB registers using the @command{reg} command.
3811 @end deffn
3812 @end deffn
3813
3814 @deffn {Trace Port Driver} oocd_trace
3815 This driver isn't available unless OpenOCD was explicitly configured
3816 with the @option{--enable-oocd_trace} option. You probably don't want
3817 to configure it unless you've built the appropriate prototype hardware;
3818 it's @emph{proof-of-concept} software.
3819
3820 Use the @option{oocd_trace} driver if you are configuring an ETM that's
3821 connected to an off-chip trace connector.
3822
3823 @deffn {Config Command} {oocd_trace config} target tty
3824 Associates the ETM for @var{target} with a trace driver which
3825 collects data through the serial port @var{tty}.
3826 @end deffn
3827
3828 @deffn Command {oocd_trace resync}
3829 Re-synchronizes with the capture clock.
3830 @end deffn
3831
3832 @deffn Command {oocd_trace status}
3833 Reports whether the capture clock is locked or not.
3834 @end deffn
3835 @end deffn
3836
3837
3838 @section ARMv4 and ARMv5 Architecture
3839 @cindex ARMv4 specific commands
3840 @cindex ARMv5 specific commands
3841
3842 These commands are specific to ARM architecture v4 and v5,
3843 including all ARM7 or ARM9 systems and Intel XScale.
3844 They are available in addition to other core-specific
3845 commands that may be available.
3846
3847 @deffn Command {armv4_5 core_state} [arm|thumb]
3848 Displays the core_state, optionally changing it to process
3849 either @option{arm} or @option{thumb} instructions.
3850 The target may later be resumed in the currently set core_state.
3851 (Processors may also support the Jazelle state, but
3852 that is not currently supported in OpenOCD.)
3853 @end deffn
3854
3855 @deffn Command {armv4_5 disassemble} address count [thumb]
3856 @cindex disassemble
3857 Disassembles @var{count} instructions starting at @var{address}.
3858 If @option{thumb} is specified, Thumb (16-bit) instructions are used;
3859 else ARM (32-bit) instructions are used.
3860 (Processors may also support the Jazelle state, but
3861 those instructions are not currently understood by OpenOCD.)
3862 @end deffn
3863
3864 @deffn Command {armv4_5 reg}
3865 Display a list of all banked core registers, fetching the current value from every
3866 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
3867 register value.
3868 @end deffn
3869
3870 @subsection ARM7 and ARM9 specific commands
3871 @cindex ARM7 specific commands
3872 @cindex ARM9 specific commands
3873
3874 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
3875 ARM9TDMI, ARM920T or ARM926EJ-S.
3876 They are available in addition to the ARMv4/5 commands,
3877 and any other core-specific commands that may be available.
3878
3879 @deffn Command {arm7_9 dbgrq} (enable|disable)
3880 Control use of the EmbeddedIce DBGRQ signal to force entry into debug mode,
3881 instead of breakpoints. This should be
3882 safe for all but ARM7TDMI--S cores (like Philips LPC).
3883 @end deffn
3884
3885 @deffn Command {arm7_9 dcc_downloads} (enable|disable)
3886 @cindex DCC
3887 Control the use of the debug communications channel (DCC) to write larger (>128 byte)
3888 amounts of memory. DCC downloads offer a huge speed increase, but might be
3889 unsafe, especially with targets running at very low speeds. This command was introduced
3890 with OpenOCD rev. 60, and requires a few bytes of working area.
3891 @end deffn
3892
3893 @anchor{arm7_9 fast_memory_access}
3894 @deffn Command {arm7_9 fast_memory_access} (enable|disable)
3895 Enable or disable memory writes and reads that don't check completion of
3896 the operation. This provides a huge speed increase, especially with USB JTAG
3897 cables (FT2232), but might be unsafe if used with targets running at very low
3898 speeds, like the 32kHz startup clock of an AT91RM9200.
3899 @end deffn
3900
3901 @deffn {Debug Command} {arm7_9 write_core_reg} num mode word
3902 @emph{This is intended for use while debugging OpenOCD; you probably
3903 shouldn't use it.}
3904
3905 Writes a 32-bit @var{word} to register @var{num} (from 0 to 16)
3906 as used in the specified @var{mode}
3907 (where e.g. mode 16 is "user" and mode 19 is "supervisor";
3908 the M4..M0 bits of the PSR).
3909 Registers 0..15 are the normal CPU registers such as r0(0), r1(1) ... pc(15).
3910 Register 16 is the mode-specific SPSR,
3911 unless the specified mode is 0xffffffff (32-bit all-ones)
3912 in which case register 16 is the CPSR.
3913 The write goes directly to the CPU, bypassing the register cache.
3914 @end deffn
3915
3916 @deffn {Debug Command} {arm7_9 write_xpsr} word (0|1)
3917 @emph{This is intended for use while debugging OpenOCD; you probably
3918 shouldn't use it.}
3919
3920 If the second parameter is zero, writes @var{word} to the
3921 Current Program Status register (CPSR).
3922 Else writes @var{word} to the current mode's Saved PSR (SPSR).
3923 In both cases, this bypasses the register cache.
3924 @end deffn
3925
3926 @deffn {Debug Command} {arm7_9 write_xpsr_im8} byte rotate (0|1)
3927 @emph{This is intended for use while debugging OpenOCD; you probably
3928 shouldn't use it.}
3929
3930 Writes eight bits to the CPSR or SPSR,
3931 first rotating them by @math{2*rotate} bits,
3932 and bypassing the register cache.
3933 This has lower JTAG overhead than writing the entire CPSR or SPSR
3934 with @command{arm7_9 write_xpsr}.
3935 @end deffn
3936
3937 @subsection ARM720T specific commands
3938 @cindex ARM720T specific commands
3939
3940 These commands are available to ARM720T based CPUs,
3941 which are implementations of the ARMv4T architecture
3942 based on the ARM7TDMI-S integer core.
3943 They are available in addition to the ARMv4/5 and ARM7/ARM9 commands.
3944
3945 @deffn Command {arm720t cp15} regnum [value]
3946 Display cp15 register @var{regnum};
3947 else if a @var{value} is provided, that value is written to that register.
3948 @end deffn
3949
3950 @deffn Command {arm720t mdw_phys} addr [count]
3951 @deffnx Command {arm720t mdh_phys} addr [count]
3952 @deffnx Command {arm720t mdb_phys} addr [count]
3953 Display contents of physical address @var{addr}, as
3954 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
3955 or 8-bit bytes (@command{mdb_phys}).
3956 If @var{count} is specified, displays that many units.
3957 @end deffn
3958
3959 @deffn Command {arm720t mww_phys} addr word
3960 @deffnx Command {arm720t mwh_phys} addr halfword
3961 @deffnx Command {arm720t mwb_phys} addr byte
3962 Writes the specified @var{word} (32 bits),
3963 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
3964 at the specified physical address @var{addr}.
3965 @end deffn
3966
3967 @deffn Command {arm720t virt2phys} va
3968 Translate a virtual address @var{va} to a physical address
3969 and display the result.
3970 @end deffn
3971
3972 @subsection ARM9TDMI specific commands
3973 @cindex ARM9TDMI specific commands
3974
3975 Many ARM9-family CPUs are built around ARM9TDMI integer cores,
3976 or processors resembling ARM9TDMI, and can use these commands.
3977 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
3978
3979 @deffn Command {arm9tdmi vector_catch} (all|none|list)
3980 Catch arm9 interrupt vectors, can be @option{all}, @option{none},
3981 or a list with one or more of the following:
3982 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
3983 @option{irq} @option{fiq}.
3984 @end deffn
3985
3986 @subsection ARM920T specific commands
3987 @cindex ARM920T specific commands
3988
3989 These commands are available to ARM920T based CPUs,
3990 which are implementations of the ARMv4T architecture
3991 built using the ARM9TDMI integer core.
3992 They are available in addition to the ARMv4/5, ARM7/ARM9,
3993 and ARM9TDMI commands.
3994
3995 @deffn Command {arm920t cache_info}
3996 Print information about the caches found. This allows to see whether your target
3997 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
3998 @end deffn
3999
4000 @deffn Command {arm920t cp15} regnum [value]
4001 Display cp15 register @var{regnum};
4002 else if a @var{value} is provided, that value is written to that register.
4003 @end deffn
4004
4005 @deffn Command {arm920t cp15i} opcode [value [address]]
4006 Interpreted access using cp15 @var{opcode}.
4007 If no @var{value} is provided, the result is displayed.
4008 Else if that value is written using the specified @var{address},
4009 or using zero if no other address is not provided.
4010 @end deffn
4011
4012 @deffn Command {arm920t mdw_phys} addr [count]
4013 @deffnx Command {arm920t mdh_phys} addr [count]
4014 @deffnx Command {arm920t mdb_phys} addr [count]
4015 Display contents of physical address @var{addr}, as
4016 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4017 or 8-bit bytes (@command{mdb_phys}).
4018 If @var{count} is specified, displays that many units.
4019 @end deffn
4020
4021 @deffn Command {arm920t mww_phys} addr word
4022 @deffnx Command {arm920t mwh_phys} addr halfword
4023 @deffnx Command {arm920t mwb_phys} addr byte
4024 Writes the specified @var{word} (32 bits),
4025 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4026 at the specified physical address @var{addr}.
4027 @end deffn
4028
4029 @deffn Command {arm920t read_cache} filename
4030 Dump the content of ICache and DCache to a file named @file{filename}.
4031 @end deffn
4032
4033 @deffn Command {arm920t read_mmu} filename
4034 Dump the content of the ITLB and DTLB to a file named @file{filename}.
4035 @end deffn
4036
4037 @deffn Command {arm920t virt2phys} @var{va}
4038 Translate a virtual address @var{va} to a physical address
4039 and display the result.
4040 @end deffn
4041
4042 @subsection ARM926EJ-S specific commands
4043 @cindex ARM926EJ-S specific commands
4044
4045 These commands are available to ARM926EJ-S based CPUs,
4046 which are implementations of the ARMv5TEJ architecture
4047 based on the ARM9EJ-S integer core.
4048 They are available in addition to the ARMv4/5, ARM7/ARM9,
4049 and ARM9TDMI commands.
4050
4051 @deffn Command {arm926ejs cache_info}
4052 Print information about the caches found.
4053 @end deffn
4054
4055 @deffn Command {arm926ejs cp15} opcode1 opcode2 CRn CRm regnum [value]
4056 Accesses cp15 register @var{regnum} using
4057 @var{opcode1}, @var{opcode2}, @var{CRn}, and @var{CRm}.
4058 If a @var{value} is provided, that value is written to that register.
4059 Else that register is read and displayed.
4060 @end deffn
4061
4062 @deffn Command {arm926ejs mdw_phys} addr [count]
4063 @deffnx Command {arm926ejs mdh_phys} addr [count]
4064 @deffnx Command {arm926ejs mdb_phys} addr [count]
4065 Display contents of physical address @var{addr}, as
4066 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4067 or 8-bit bytes (@command{mdb_phys}).
4068 If @var{count} is specified, displays that many units.
4069 @end deffn
4070
4071 @deffn Command {arm926ejs mww_phys} addr word
4072 @deffnx Command {arm926ejs mwh_phys} addr halfword
4073 @deffnx Command {arm926ejs mwb_phys} addr byte
4074 Writes the specified @var{word} (32 bits),
4075 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4076 at the specified physical address @var{addr}.
4077 @end deffn
4078
4079 @deffn Command {arm926ejs virt2phys} @var{va}
4080 Translate a virtual address @var{va} to a physical address
4081 and display the result.
4082 @end deffn
4083
4084 @subsection ARM966E specific commands
4085 @cindex ARM966E specific commands
4086
4087 These commands are available to ARM966 based CPUs,
4088 which are implementations of the ARMv5TE architecture.
4089 They are available in addition to the ARMv4/5, ARM7/ARM9,
4090 and ARM9TDMI commands.
4091
4092 @deffn Command {arm966e cp15} regnum [value]
4093 Display cp15 register @var{regnum};
4094 else if a @var{value} is provided, that value is written to that register.
4095 @end deffn
4096
4097 @subsection XScale specific commands
4098 @cindex XScale specific commands
4099
4100 These commands are available to XScale based CPUs,
4101 which are implementations of the ARMv5TE architecture.
4102
4103 @deffn Command {xscale analyze_trace}
4104 Displays the contents of the trace buffer.
4105 @end deffn
4106
4107 @deffn Command {xscale cache_clean_address} address
4108 Changes the address used when cleaning the data cache.
4109 @end deffn
4110
4111 @deffn Command {xscale cache_info}
4112 Displays information about the CPU caches.
4113 @end deffn
4114
4115 @deffn Command {xscale cp15} regnum [value]
4116 Display cp15 register @var{regnum};
4117 else if a @var{value} is provided, that value is written to that register.
4118 @end deffn
4119
4120 @deffn Command {xscale debug_handler} target address
4121 Changes the address used for the specified target's debug handler.
4122 @end deffn
4123
4124 @deffn Command {xscale dcache} (enable|disable)
4125 Enables or disable the CPU's data cache.
4126 @end deffn
4127
4128 @deffn Command {xscale dump_trace} filename
4129 Dumps the raw contents of the trace buffer to @file{filename}.
4130 @end deffn
4131
4132 @deffn Command {xscale icache} (enable|disable)
4133 Enables or disable the CPU's instruction cache.
4134 @end deffn
4135
4136 @deffn Command {xscale mmu} (enable|disable)
4137 Enables or disable the CPU's memory management unit.
4138 @end deffn
4139
4140 @deffn Command {xscale trace_buffer} (enable|disable) [fill [n] | wrap]
4141 Enables or disables the trace buffer,
4142 and controls how it is emptied.
4143 @end deffn
4144
4145 @deffn Command {xscale trace_image} filename [offset [type]]
4146 Opens a trace image from @file{filename}, optionally rebasing
4147 its segment addresses by @var{offset}.
4148 The image @var{type} may be one of
4149 @option{bin} (binary), @option{ihex} (Intel hex),
4150 @option{elf} (ELF file), @option{s19} (Motorola s19),
4151 @option{mem}, or @option{builder}.
4152 @end deffn
4153
4154 @deffn Command {xscale vector_catch} mask
4155 Provide a bitmask showing the vectors to catch.
4156 @end deffn
4157
4158 @section ARMv6 Architecture
4159
4160 @subsection ARM11 specific commands
4161 @cindex ARM11 specific commands
4162
4163 @deffn Command {arm11 mcr} p1 p2 p3 p4 p5
4164 Read coprocessor register
4165 @end deffn
4166
4167 @deffn Command {arm11 memwrite burst} [value]
4168 Displays the value of the memwrite burst-enable flag,
4169 which is enabled by default.
4170 If @var{value} is defined, first assigns that.
4171 @end deffn
4172
4173 @deffn Command {arm11 memwrite error_fatal} [value]
4174 Displays the value of the memwrite error_fatal flag,
4175 which is enabled by default.
4176 If @var{value} is defined, first assigns that.
4177 @end deffn
4178
4179 @deffn Command {arm11 mrc} p1 p2 p3 p4 p5 value
4180 Write coprocessor register
4181 @end deffn
4182
4183 @deffn Command {arm11 no_increment} [value]
4184 Displays the value of the flag controlling whether
4185 some read or write operations increment the pointer
4186 (the default behavior) or not (acting like a FIFO).
4187 If @var{value} is defined, first assigns that.
4188 @end deffn
4189
4190 @deffn Command {arm11 step_irq_enable} [value]
4191 Displays the value of the flag controlling whether
4192 IRQs are enabled during single stepping;
4193 they is disabled by default.
4194 If @var{value} is defined, first assigns that.
4195 @end deffn
4196
4197 @section ARMv7 Architecture
4198
4199 @subsection ARMv7 Debug Access Port (DAP) specific commands
4200 @cindex ARMv7 Debug Access Port (DAP) specific commands
4201 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
4202 included on cortex-m3 and cortex-a8 systems.
4203 They are available in addition to other core-specific commands that may be available.
4204
4205 @deffn Command {dap info} [num]
4206 Displays dap info for ap [num], default currently selected AP.
4207 @end deffn
4208
4209 @deffn Command {dap apsel} [num]
4210 Select a different AP [num] (default 0).
4211 @end deffn
4212
4213 @deffn Command {dap apid} [num]
4214 Displays id reg from AP [num], default currently selected AP.
4215 @end deffn
4216
4217 @deffn Command {dap baseaddr} [num]
4218 Displays debug base address from AP [num], default currently selected AP.
4219 @end deffn
4220
4221 @deffn Command {dap memaccess} [value]
4222 Displays the number of extra tck for mem-ap memory bus access [0-255].
4223 If value is defined, first assigns that.
4224 @end deffn
4225
4226 @subsection Cortex-M3 specific commands
4227 @cindex Cortex-M3 specific commands
4228
4229 @deffn Command {cortex_m3 maskisr} (on|off)
4230 Control masking (disabling) interrupts during target step/resume.
4231 @end deffn
4232
4233 @section Target DCC Requests
4234 @cindex Linux-ARM DCC support
4235 @cindex libdcc
4236 @cindex DCC
4237 OpenOCD can handle certain target requests; currently debugmsgs
4238 @command{target_request debugmsgs}
4239 are only supported for arm7_9 and cortex_m3.
4240
4241 See libdcc in the contrib dir for more details.
4242 Linux-ARM kernels have a ``Kernel low-level debugging
4243 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
4244 depends on CONFIG_DEBUG_LL) which uses this mechanism to
4245 deliver messages before a serial console can be activated.
4246
4247 @deffn Command {target_request debugmsgs} [enable|disable|charmsg]
4248 Displays current handling of target DCC message requests.
4249 These messages may be sent to the debugger while the target is running.
4250 The optional @option{enable} and @option{charmsg} parameters
4251 both enable the messages, while @option{disable} disables them.
4252 With @option{charmsg} the DCC words each contain one character,
4253 as used by Linux with CONFIG_DEBUG_ICEDCC;
4254 otherwise the libdcc format is used.
4255 @end deffn
4256
4257 @node JTAG Commands
4258 @chapter JTAG Commands
4259 @cindex JTAG Commands
4260 Most general purpose JTAG commands have been presented earlier.
4261 (@xref{JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Creation}.)
4262 Lower level JTAG commands, as presented here,
4263 may be needed to work with targets which require special
4264 attention during operations such as reset or initialization.
4265
4266 To use these commands you will need to understand some
4267 of the basics of JTAG, including:
4268
4269 @itemize @bullet
4270 @item A JTAG scan chain consists of a sequence of individual TAP
4271 devices such as a CPUs.
4272 @item Control operations involve moving each TAP through the same
4273 standard state machine (in parallel)
4274 using their shared TMS and clock signals.
4275 @item Data transfer involves shifting data through the chain of
4276 instruction or data registers of each TAP, writing new register values
4277 while the reading previous ones.
4278 @item Data register sizes are a function of the instruction active in
4279 a given TAP, while instruction register sizes are fixed for each TAP.
4280 All TAPs support a BYPASS instruction with a single bit data register.
4281 @item The way OpenOCD differentiates between TAP devices is by
4282 shifting different instructions into (and out of) their instruction
4283 registers.
4284 @end itemize
4285
4286 @section Low Level JTAG Commands
4287
4288 These commands are used by developers who need to access
4289 JTAG instruction or data registers, possibly controlling
4290 the order of TAP state transitions.
4291 If you're not debugging OpenOCD internals, or bringing up a
4292 new JTAG adapter or a new type of TAP device (like a CPU or
4293 JTAG router), you probably won't need to use these commands.
4294
4295 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
4296 Loads the data register of @var{tap} with a series of bit fields
4297 that specify the entire register.
4298 Each field is @var{numbits} bits long with
4299 a numeric @var{value} (hexadecimal encouraged).
4300 The return value holds the original value of each
4301 of those fields.
4302
4303 For example, a 38 bit number might be specified as one
4304 field of 32 bits then one of 6 bits.
4305 @emph{For portability, never pass fields which are more
4306 than 32 bits long. Many OpenOCD implementations do not
4307 support 64-bit (or larger) integer values.}
4308
4309 All TAPs other than @var{tap} must be in BYPASS mode.
4310 The single bit in their data registers does not matter.
4311
4312 When @var{tap_state} is specified, the JTAG state machine is left
4313 in that state.
4314 For example @sc{drpause} might be specified, so that more
4315 instructions can be issued before re-entering the @sc{run/idle} state.
4316 If the end state is not specified, the @sc{run/idle} state is entered.
4317
4318 @quotation Warning
4319 OpenOCD does not record information about data register lengths,
4320 so @emph{it is important that you get the bit field lengths right}.
4321 Remember that different JTAG instructions refer to different
4322 data registers, which may have different lengths.
4323 Moreover, those lengths may not be fixed;
4324 the SCAN_N instruction can change the length of
4325 the register accessed by the INTEST instruction
4326 (by connecting a different scan chain).
4327 @end quotation
4328 @end deffn
4329
4330 @deffn Command {flush_count}
4331 Returns the number of times the JTAG queue has been flushed.
4332 This may be used for performance tuning.
4333
4334 For example, flushing a queue over USB involves a
4335 minimum latency, often several milliseconds, which does
4336 not change with the amount of data which is written.
4337 You may be able to identify performance problems by finding
4338 tasks which waste bandwidth by flushing small transfers too often,
4339 instead of batching them into larger operations.
4340 @end deffn
4341
4342 @deffn Command {endstate} tap_state
4343 Flush any pending JTAG operations,
4344 and return with all TAPs in @var{tap_state}.
4345 This state should be a stable state such as @sc{reset},
4346 @sc{run/idle},
4347 @sc{drpause}, or @sc{irpause}.
4348 @end deffn
4349
4350 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
4351 For each @var{tap} listed, loads the instruction register
4352 with its associated numeric @var{instruction}.
4353 (The number of bits in that instruction may be displayed
4354 using the @command{scan_chain} command.)
4355 For other TAPs, a BYPASS instruction is loaded.
4356
4357 When @var{tap_state} is specified, the JTAG state machine is left
4358 in that state.
4359 For example @sc{irpause} might be specified, so the data register
4360 can be loaded before re-entering the @sc{run/idle} state.
4361 If the end state is not specified, the @sc{run/idle} state is entered.
4362
4363 @quotation Note
4364 OpenOCD currently supports only a single field for instruction
4365 register values, unlike data register values.
4366 For TAPs where the instruction register length is more than 32 bits,
4367 portable scripts currently must issue only BYPASS instructions.
4368 @end quotation
4369 @end deffn
4370
4371 @deffn Command {jtag_reset} trst srst
4372 Set values of reset signals.
4373 The @var{trst} and @var{srst} parameter values may be
4374 @option{0}, indicating that reset is inactive (pulled or driven high),
4375 or @option{1}, indicating it is active (pulled or driven low).
4376 The @command{reset_config} command should already have been used
4377 to configure how the board and JTAG adapter treat these two
4378 signals, and to say if either signal is even present.
4379 @xref{Reset Configuration}.
4380 @end deffn
4381
4382 @deffn Command {runtest} @var{num_cycles}
4383 Move to the @sc{run/idle} state, and execute at least
4384 @var{num_cycles} of the JTAG clock (TCK).
4385 Instructions often need some time
4386 to execute before they take effect.
4387 @end deffn
4388
4389 @deffn Command {scan_chain}
4390 Displays the TAPs in the scan chain configuration,
4391 and their status.
4392 The set of TAPs listed by this command is fixed by
4393 exiting the OpenOCD configuration stage,
4394 but systems with a JTAG router can
4395 enable or disable TAPs dynamically.
4396 In addition to the enable/disable status, the contents of
4397 each TAP's instruction register can also change.
4398 @end deffn
4399
4400 @c tms_sequence (short|long)
4401 @c ... temporary, debug-only, probably gone before 0.2 ships
4402
4403 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
4404 Verify values captured during @sc{ircapture} and returned
4405 during IR scans. Default is enabled, but this can be
4406 overridden by @command{verify_jtag}.
4407 @end deffn
4408
4409 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
4410 Enables verification of DR and IR scans, to help detect
4411 programming errors. For IR scans, @command{verify_ircapture}
4412 must also be enabled.
4413 Default is enabled.
4414 @end deffn
4415
4416 @section TAP state names
4417 @cindex TAP state names
4418
4419 The @var{tap_state} names used by OpenOCD in the @command{drscan},
4420 @command{endstate}, and @command{irscan} commands are:
4421
4422 @itemize @bullet
4423 @item @b{RESET}
4424 @item @b{RUN/IDLE}
4425 @item @b{DRSELECT}
4426 @item @b{DRCAPTURE}
4427 @item @b{DRSHIFT}
4428 @item @b{DREXIT1}
4429 @item @b{DRPAUSE}
4430 @item @b{DREXIT2}
4431 @item @b{DRUPDATE}
4432 @item @b{IRSELECT}
4433 @item @b{IRCAPTURE}
4434 @item @b{IRSHIFT}
4435 @item @b{IREXIT1}
4436 @item @b{IRPAUSE}
4437 @item @b{IREXIT2}
4438 @item @b{IRUPDATE}
4439 @end itemize
4440
4441 Note that only six of those states are fully ``stable'' in the
4442 face of TMS fixed and a free-running JTAG clock; for all the
4443 others, the next TCK transition changes to a new state.
4444
4445 @itemize @bullet
4446 @item @sc{reset} is probably most useful with @command{endstate},
4447 but entering it frequently has side effects.
4448 (This is the only stable state with TMS high.)
4449 @item From @sc{drshift} and @sc{irshift}, clock transitions will
4450 produce side effects by changing register contents. The values
4451 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
4452 may not be as expected.
4453 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
4454 choices after @command{drscan} or @command{irscan} commands,
4455 since they are free of side effects.
4456 @end itemize
4457
4458 @node TFTP
4459 @chapter TFTP
4460 @cindex TFTP
4461 If OpenOCD runs on an embedded host(as ZY1000 does), then TFTP can
4462 be used to access files on PCs (either the developer's PC or some other PC).
4463
4464 The way this works on the ZY1000 is to prefix a filename by
4465 "/tftp/ip/" and append the TFTP path on the TFTP
4466 server (tftpd). For example,
4467
4468 @example
4469 load_image /tftp/10.0.0.96/c:\temp\abc.elf
4470 @end example
4471
4472 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
4473 if the file was hosted on the embedded host.
4474
4475 In order to achieve decent performance, you must choose a TFTP server
4476 that supports a packet size bigger than the default packet size (512 bytes). There
4477 are numerous TFTP servers out there (free and commercial) and you will have to do
4478 a bit of googling to find something that fits your requirements.
4479
4480 @node Sample Scripts
4481 @chapter Sample Scripts
4482 @cindex scripts
4483
4484 This page shows how to use the Target Library.
4485
4486 The configuration script can be divided into the following sections:
4487 @itemize @bullet
4488 @item Daemon configuration
4489 @item Interface
4490 @item JTAG scan chain
4491 @item Target configuration
4492 @item Flash configuration
4493 @end itemize
4494
4495 Detailed information about each section can be found at OpenOCD configuration.
4496
4497 @section AT91R40008 example
4498 @cindex AT91R40008 example
4499 To start OpenOCD with a target script for the AT91R40008 CPU and reset
4500 the CPU upon startup of the OpenOCD daemon.
4501 @example
4502 openocd -f interface/parport.cfg -f target/at91r40008.cfg \
4503 -c "init" -c "reset"
4504 @end example
4505
4506
4507 @node GDB and OpenOCD
4508 @chapter GDB and OpenOCD
4509 @cindex GDB
4510 OpenOCD complies with the remote gdbserver protocol, and as such can be used
4511 to debug remote targets.
4512
4513 @anchor{Connecting to GDB}
4514 @section Connecting to GDB
4515 @cindex Connecting to GDB
4516 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
4517 instance GDB 6.3 has a known bug that produces bogus memory access
4518 errors, which has since been fixed: look up 1836 in
4519 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
4520
4521 OpenOCD can communicate with GDB in two ways:
4522
4523 @enumerate
4524 @item
4525 A socket (TCP/IP) connection is typically started as follows:
4526 @example
4527 target remote localhost:3333
4528 @end example
4529 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
4530 @item
4531 A pipe connection is typically started as follows:
4532 @example
4533 target remote | openocd --pipe
4534 @end example
4535 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
4536 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
4537 session.
4538 @end enumerate
4539
4540 To list the available OpenOCD commands type @command{monitor help} on the
4541 GDB command line.
4542
4543 OpenOCD supports the gdb @option{qSupported} packet, this enables information
4544 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
4545 packet size and the device's memory map.
4546
4547 Previous versions of OpenOCD required the following GDB options to increase
4548 the packet size and speed up GDB communication:
4549 @example
4550 set remote memory-write-packet-size 1024
4551 set remote memory-write-packet-size fixed
4552 set remote memory-read-packet-size 1024
4553 set remote memory-read-packet-size fixed
4554 @end example
4555 This is now handled in the @option{qSupported} PacketSize and should not be required.
4556
4557 @section Programming using GDB
4558 @cindex Programming using GDB
4559
4560 By default the target memory map is sent to GDB. This can be disabled by
4561 the following OpenOCD configuration option:
4562 @example
4563 gdb_memory_map disable
4564 @end example
4565 For this to function correctly a valid flash configuration must also be set
4566 in OpenOCD. For faster performance you should also configure a valid
4567 working area.
4568
4569 Informing GDB of the memory map of the target will enable GDB to protect any
4570 flash areas of the target and use hardware breakpoints by default. This means
4571 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
4572 using a memory map. @xref{gdb_breakpoint_override}.
4573
4574 To view the configured memory map in GDB, use the GDB command @option{info mem}
4575 All other unassigned addresses within GDB are treated as RAM.
4576
4577 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
4578 This can be changed to the old behaviour by using the following GDB command
4579 @example
4580 set mem inaccessible-by-default off
4581 @end example
4582
4583 If @command{gdb_flash_program enable} is also used, GDB will be able to
4584 program any flash memory using the vFlash interface.
4585
4586 GDB will look at the target memory map when a load command is given, if any
4587 areas to be programmed lie within the target flash area the vFlash packets
4588 will be used.
4589
4590 If the target needs configuring before GDB programming, an event
4591 script can be executed:
4592 @example
4593 $_TARGETNAME configure -event EVENTNAME BODY
4594 @end example
4595
4596 To verify any flash programming the GDB command @option{compare-sections}
4597 can be used.
4598
4599 @node Tcl Scripting API
4600 @chapter Tcl Scripting API
4601 @cindex Tcl Scripting API
4602 @cindex Tcl scripts
4603 @section API rules
4604
4605 The commands are stateless. E.g. the telnet command line has a concept
4606 of currently active target, the Tcl API proc's take this sort of state
4607 information as an argument to each proc.
4608
4609 There are three main types of return values: single value, name value
4610 pair list and lists.
4611
4612 Name value pair. The proc 'foo' below returns a name/value pair
4613 list.
4614
4615 @verbatim
4616
4617 > set foo(me) Duane
4618 > set foo(you) Oyvind
4619 > set foo(mouse) Micky
4620 > set foo(duck) Donald
4621
4622 If one does this:
4623
4624 > set foo
4625
4626 The result is:
4627
4628 me Duane you Oyvind mouse Micky duck Donald
4629
4630 Thus, to get the names of the associative array is easy:
4631
4632 foreach { name value } [set foo] {
4633 puts "Name: $name, Value: $value"
4634 }
4635 @end verbatim
4636
4637 Lists returned must be relatively small. Otherwise a range
4638 should be passed in to the proc in question.
4639
4640 @section Internal low-level Commands
4641
4642 By low-level, the intent is a human would not directly use these commands.
4643
4644 Low-level commands are (should be) prefixed with "ocd_", e.g.
4645 @command{ocd_flash_banks}
4646 is the low level API upon which @command{flash banks} is implemented.
4647
4648 @itemize @bullet
4649 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
4650
4651 Read memory and return as a Tcl array for script processing
4652 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
4653
4654 Convert a Tcl array to memory locations and write the values
4655 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
4656
4657 Return information about the flash banks
4658 @end itemize
4659
4660 OpenOCD commands can consist of two words, e.g. "flash banks". The
4661 startup.tcl "unknown" proc will translate this into a Tcl proc
4662 called "flash_banks".
4663
4664 @section OpenOCD specific Global Variables
4665
4666 @subsection HostOS
4667
4668 Real Tcl has ::tcl_platform(), and platform::identify, and many other
4669 variables. JimTCL, as implemented in OpenOCD creates $HostOS which
4670 holds one of the following values:
4671
4672 @itemize @bullet
4673 @item @b{winxx} Built using Microsoft Visual Studio
4674 @item @b{linux} Linux is the underlying operating sytem
4675 @item @b{darwin} Darwin (mac-os) is the underlying operating sytem.
4676 @item @b{cygwin} Running under Cygwin
4677 @item @b{mingw32} Running under MingW32
4678 @item @b{other} Unknown, none of the above.
4679 @end itemize
4680
4681 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
4682
4683 @quotation Note
4684 We should add support for a variable like Tcl variable
4685 @code{tcl_platform(platform)}, it should be called
4686 @code{jim_platform} (because it
4687 is jim, not real tcl).
4688 @end quotation
4689
4690 @node Upgrading
4691 @chapter Deprecated/Removed Commands
4692 @cindex Deprecated/Removed Commands
4693 Certain OpenOCD commands have been deprecated or
4694 removed during the various revisions.
4695
4696 Upgrade your scripts as soon as possible.
4697 These descriptions for old commands may be removed
4698 a year after the command itself was removed.
4699 This means that in January 2010 this chapter may
4700 become much shorter.
4701
4702 @itemize @bullet
4703 @item @b{arm7_9 fast_writes}
4704 @cindex arm7_9 fast_writes
4705 @*Use @command{arm7_9 fast_memory_access} instead.
4706 @xref{arm7_9 fast_memory_access}.
4707 @item @b{arm7_9 force_hw_bkpts}
4708 @*Use @command{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
4709 for flash if the GDB memory map has been set up(default when flash is declared in
4710 target configuration). @xref{gdb_breakpoint_override}.
4711 @item @b{arm7_9 sw_bkpts}
4712 @*On by default. @xref{gdb_breakpoint_override}.
4713 @item @b{daemon_startup}
4714 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
4715 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
4716 and @option{target cortex_m3 little reset_halt 0}.
4717 @item @b{dump_binary}
4718 @*use @option{dump_image} command with same args. @xref{dump_image}.
4719 @item @b{flash erase}
4720 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
4721 @item @b{flash write}
4722 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
4723 @item @b{flash write_binary}
4724 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
4725 @item @b{flash auto_erase}
4726 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
4727
4728 @item @b{jtag_device}
4729 @*use the @command{jtag newtap} command, converting from positional syntax
4730 to named prefixes, and naming the TAP.
4731 @xref{jtag newtap}.
4732 Note that if you try to use the old command, a message will tell you the
4733 right new command to use; and that the fourth parameter in the old syntax
4734 was never actually used.
4735 @example
4736 OLD: jtag_device 8 0x01 0xe3 0xfe
4737 NEW: jtag newtap CHIPNAME TAPNAME \
4738 -irlen 8 -ircapture 0x01 -irmask 0xe3
4739 @end example
4740
4741 @item @b{jtag_speed} value
4742 @*@xref{JTAG Speed}.
4743 Usually, a value of zero means maximum
4744 speed. The actual effect of this option depends on the JTAG interface used.
4745 @itemize @minus
4746 @item wiggler: maximum speed / @var{number}
4747 @item ft2232: 6MHz / (@var{number}+1)
4748 @item amt jtagaccel: 8 / 2**@var{number}
4749 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
4750 @item rlink: 24MHz / @var{number}, but only for certain values of @var{number}
4751 @comment end speed list.
4752 @end itemize
4753
4754 @item @b{load_binary}
4755 @*use @option{load_image} command with same args. @xref{load_image}.
4756 @item @b{run_and_halt_time}
4757 @*This command has been removed for simpler reset behaviour, it can be simulated with the
4758 following commands:
4759 @smallexample
4760 reset run
4761 sleep 100
4762 halt
4763 @end smallexample
4764 @item @b{target} <@var{type}> <@var{endian}> <@var{jtag-position}>
4765 @*use the create subcommand of @option{target}.
4766 @item @b{target_script} <@var{target#}> <@var{eventname}> <@var{scriptname}>
4767 @*use <@var{target_name}> configure -event <@var{eventname}> "script <@var{scriptname}>"
4768 @item @b{working_area}
4769 @*use the @option{configure} subcommand of @option{target} to set the work-area-virt, work-area-phy, work-area-size, and work-area-backup properties of the target.
4770 @end itemize
4771
4772 @node FAQ
4773 @chapter FAQ
4774 @cindex faq
4775 @enumerate
4776 @anchor{FAQ RTCK}
4777 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
4778 @cindex RTCK
4779 @cindex adaptive clocking
4780 @*
4781
4782 In digital circuit design it is often refered to as ``clock
4783 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
4784 operating at some speed, your target is operating at another. The two
4785 clocks are not synchronised, they are ``asynchronous''
4786
4787 In order for the two to work together they must be synchronised. Otherwise
4788 the two systems will get out of sync with each other and nothing will
4789 work. There are 2 basic options:
4790 @enumerate
4791 @item
4792 Use a special circuit.
4793 @item
4794 One clock must be some multiple slower than the other.
4795 @end enumerate
4796
4797 @b{Does this really matter?} For some chips and some situations, this
4798 is a non-issue (i.e.: A 500MHz ARM926) but for others - for example some
4799 Atmel SAM7 and SAM9 chips start operation from reset at 32kHz -
4800 program/enable the oscillators and eventually the main clock. It is in
4801 those critical times you must slow the JTAG clock to sometimes 1 to
4802 4kHz.
4803
4804 Imagine debugging a 500MHz ARM926 hand held battery powered device
4805 that ``deep sleeps'' at 32kHz between every keystroke. It can be
4806 painful.
4807
4808 @b{Solution #1 - A special circuit}
4809
4810 In order to make use of this, your JTAG dongle must support the RTCK
4811 feature. Not all dongles support this - keep reading!
4812
4813 The RTCK signal often found in some ARM chips is used to help with
4814 this problem. ARM has a good description of the problem described at
4815 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
4816 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
4817 work? / how does adaptive clocking work?''.
4818
4819 The nice thing about adaptive clocking is that ``battery powered hand
4820 held device example'' - the adaptiveness works perfectly all the
4821 time. One can set a break point or halt the system in the deep power
4822 down code, slow step out until the system speeds up.
4823
4824 @b{Solution #2 - Always works - but may be slower}
4825
4826 Often this is a perfectly acceptable solution.
4827
4828 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
4829 the target clock speed. But what that ``magic division'' is varies
4830 depending on the chips on your board. @b{ARM rule of thumb} Most ARM
4831 based systems require an 8:1 division. @b{Xilinx rule of thumb} is
4832 1/12 the clock speed.
4833
4834 Note: Many FTDI2232C based JTAG dongles are limited to 6MHz.
4835
4836 You can still debug the 'low power' situations - you just need to
4837 manually adjust the clock speed at every step. While painful and
4838 tedious, it is not always practical.
4839
4840 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
4841 have a special debug mode in your application that does a ``high power
4842 sleep''. If you are careful - 98% of your problems can be debugged
4843 this way.
4844
4845 To set the JTAG frequency use the command:
4846
4847 @example
4848 # Example: 1.234MHz
4849 jtag_khz 1234
4850 @end example
4851
4852
4853 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
4854
4855 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
4856 around Windows filenames.
4857
4858 @example
4859 > echo \a
4860
4861 > echo @{\a@}
4862 \a
4863 > echo "\a"
4864
4865 >
4866 @end example
4867
4868
4869 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
4870
4871 Make sure you have Cygwin installed, or at least a version of OpenOCD that
4872 claims to come with all the necessary DLLs. When using Cygwin, try launching
4873 OpenOCD from the Cygwin shell.
4874
4875 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
4876 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
4877 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
4878
4879 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
4880 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
4881 software breakpoints consume one of the two available hardware breakpoints.
4882
4883 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
4884
4885 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
4886 clock at the time you're programming the flash. If you've specified the crystal's
4887 frequency, make sure the PLL is disabled. If you've specified the full core speed
4888 (e.g. 60MHz), make sure the PLL is enabled.
4889
4890 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
4891 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
4892 out while waiting for end of scan, rtck was disabled".
4893
4894 Make sure your PC's parallel port operates in EPP mode. You might have to try several
4895 settings in your PC BIOS (ECP, EPP, and different versions of those).
4896
4897 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
4898 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
4899 memory read caused data abort".
4900
4901 The errors are non-fatal, and are the result of GDB trying to trace stack frames
4902 beyond the last valid frame. It might be possible to prevent this by setting up
4903 a proper "initial" stack frame, if you happen to know what exactly has to
4904 be done, feel free to add this here.
4905
4906 @b{Simple:} In your startup code - push 8 registers of zeros onto the
4907 stack before calling main(). What GDB is doing is ``climbing'' the run
4908 time stack by reading various values on the stack using the standard
4909 call frame for the target. GDB keeps going - until one of 2 things
4910 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
4911 stackframes have been processed. By pushing zeros on the stack, GDB
4912 gracefully stops.
4913
4914 @b{Debugging Interrupt Service Routines} - In your ISR before you call
4915 your C code, do the same - artifically push some zeros onto the stack,
4916 remember to pop them off when the ISR is done.
4917
4918 @b{Also note:} If you have a multi-threaded operating system, they
4919 often do not @b{in the intrest of saving memory} waste these few
4920 bytes. Painful...
4921
4922
4923 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
4924 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
4925
4926 This warning doesn't indicate any serious problem, as long as you don't want to
4927 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
4928 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
4929 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
4930 independently. With this setup, it's not possible to halt the core right out of
4931 reset, everything else should work fine.
4932
4933 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
4934 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
4935 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
4936 quit with an error message. Is there a stability issue with OpenOCD?
4937
4938 No, this is not a stability issue concerning OpenOCD. Most users have solved
4939 this issue by simply using a self-powered USB hub, which they connect their
4940 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
4941 supply stable enough for the Amontec JTAGkey to be operated.
4942
4943 @b{Laptops running on battery have this problem too...}
4944
4945 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
4946 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
4947 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
4948 What does that mean and what might be the reason for this?
4949
4950 First of all, the reason might be the USB power supply. Try using a self-powered
4951 hub instead of a direct connection to your computer. Secondly, the error code 4
4952 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
4953 chip ran into some sort of error - this points us to a USB problem.
4954
4955 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
4956 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
4957 What does that mean and what might be the reason for this?
4958
4959 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
4960 has closed the connection to OpenOCD. This might be a GDB issue.
4961
4962 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
4963 are described, there is a parameter for specifying the clock frequency
4964 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
4965 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
4966 specified in kilohertz. However, I do have a quartz crystal of a
4967 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
4968 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
4969 clock frequency?
4970
4971 No. The clock frequency specified here must be given as an integral number.
4972 However, this clock frequency is used by the In-Application-Programming (IAP)
4973 routines of the LPC2000 family only, which seems to be very tolerant concerning
4974 the given clock frequency, so a slight difference between the specified clock
4975 frequency and the actual clock frequency will not cause any trouble.
4976
4977 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
4978
4979 Well, yes and no. Commands can be given in arbitrary order, yet the
4980 devices listed for the JTAG scan chain must be given in the right
4981 order (jtag newdevice), with the device closest to the TDO-Pin being
4982 listed first. In general, whenever objects of the same type exist
4983 which require an index number, then these objects must be given in the
4984 right order (jtag newtap, targets and flash banks - a target
4985 references a jtag newtap and a flash bank references a target).
4986
4987 You can use the ``scan_chain'' command to verify and display the tap order.
4988
4989 Also, some commands can't execute until after @command{init} has been
4990 processed. Such commands include @command{nand probe} and everything
4991 else that needs to write to controller registers, perhaps for setting
4992 up DRAM and loading it with code.
4993
4994 @item @b{JTAG Tap Order} JTAG tap order - command order
4995
4996 Many newer devices have multiple JTAG taps. For example: ST
4997 Microsystems STM32 chips have two taps, a ``boundary scan tap'' and
4998 ``Cortex-M3'' tap. Example: The STM32 reference manual, Document ID:
4999 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
5000 connected to the boundary scan tap, which then connects to the
5001 Cortex-M3 tap, which then connects to the TDO pin.
5002
5003 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
5004 (2) The boundary scan tap. If your board includes an additional JTAG
5005 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
5006 place it before or after the STM32 chip in the chain. For example:
5007
5008 @itemize @bullet
5009 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
5010 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
5011 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
5012 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
5013 @item Xilinx TDO Pin -> OpenOCD TDO (input)
5014 @end itemize
5015
5016 The ``jtag device'' commands would thus be in the order shown below. Note:
5017
5018 @itemize @bullet
5019 @item jtag newtap Xilinx tap -irlen ...
5020 @item jtag newtap stm32 cpu -irlen ...
5021 @item jtag newtap stm32 bs -irlen ...
5022 @item # Create the debug target and say where it is
5023 @item target create stm32.cpu -chain-position stm32.cpu ...
5024 @end itemize
5025
5026
5027 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
5028 log file, I can see these error messages: Error: arm7_9_common.c:561
5029 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
5030
5031 TODO.
5032
5033 @end enumerate
5034
5035 @node Tcl Crash Course
5036 @chapter Tcl Crash Course
5037 @cindex Tcl
5038
5039 Not everyone knows Tcl - this is not intended to be a replacement for
5040 learning Tcl, the intent of this chapter is to give you some idea of
5041 how the Tcl scripts work.
5042
5043 This chapter is written with two audiences in mind. (1) OpenOCD users
5044 who need to understand a bit more of how JIM-Tcl works so they can do
5045 something useful, and (2) those that want to add a new command to
5046 OpenOCD.
5047
5048 @section Tcl Rule #1
5049 There is a famous joke, it goes like this:
5050 @enumerate
5051 @item Rule #1: The wife is always correct
5052 @item Rule #2: If you think otherwise, See Rule #1
5053 @end enumerate
5054
5055 The Tcl equal is this:
5056
5057 @enumerate
5058 @item Rule #1: Everything is a string
5059 @item Rule #2: If you think otherwise, See Rule #1
5060 @end enumerate
5061
5062 As in the famous joke, the consequences of Rule #1 are profound. Once
5063 you understand Rule #1, you will understand Tcl.
5064
5065 @section Tcl Rule #1b
5066 There is a second pair of rules.
5067 @enumerate
5068 @item Rule #1: Control flow does not exist. Only commands
5069 @* For example: the classic FOR loop or IF statement is not a control
5070 flow item, they are commands, there is no such thing as control flow
5071 in Tcl.
5072 @item Rule #2: If you think otherwise, See Rule #1
5073 @* Actually what happens is this: There are commands that by
5074 convention, act like control flow key words in other languages. One of
5075 those commands is the word ``for'', another command is ``if''.
5076 @end enumerate
5077
5078 @section Per Rule #1 - All Results are strings
5079 Every Tcl command results in a string. The word ``result'' is used
5080 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
5081 Everything is a string}
5082
5083 @section Tcl Quoting Operators
5084 In life of a Tcl script, there are two important periods of time, the
5085 difference is subtle.
5086 @enumerate
5087 @item Parse Time
5088 @item Evaluation Time
5089 @end enumerate
5090
5091 The two key items here are how ``quoted things'' work in Tcl. Tcl has
5092 three primary quoting constructs, the [square-brackets] the
5093 @{curly-braces@} and ``double-quotes''
5094
5095 By now you should know $VARIABLES always start with a $DOLLAR
5096 sign. BTW: To set a variable, you actually use the command ``set'', as
5097 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
5098 = 1'' statement, but without the equal sign.
5099
5100 @itemize @bullet
5101 @item @b{[square-brackets]}
5102 @* @b{[square-brackets]} are command substitutions. It operates much
5103 like Unix Shell `back-ticks`. The result of a [square-bracket]
5104 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
5105 string}. These two statements are roughly identical:
5106 @example
5107 # bash example
5108 X=`date`
5109 echo "The Date is: $X"
5110 # Tcl example
5111 set X [date]
5112 puts "The Date is: $X"
5113 @end example
5114 @item @b{``double-quoted-things''}
5115 @* @b{``double-quoted-things''} are just simply quoted
5116 text. $VARIABLES and [square-brackets] are expanded in place - the
5117 result however is exactly 1 string. @i{Remember Rule #1 - Everything
5118 is a string}
5119 @example
5120 set x "Dinner"
5121 puts "It is now \"[date]\", $x is in 1 hour"
5122 @end example
5123 @item @b{@{Curly-Braces@}}
5124 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
5125 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
5126 'single-quote' operators in BASH shell scripts, with the added
5127 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
5128 nested 3 times@}@}@} NOTE: [date] is perhaps a bad example, as of
5129 28/nov/2008, Jim/OpenOCD does not have a date command.
5130 @end itemize
5131
5132 @section Consequences of Rule 1/2/3/4
5133
5134 The consequences of Rule 1 are profound.
5135
5136 @subsection Tokenisation & Execution.
5137
5138 Of course, whitespace, blank lines and #comment lines are handled in
5139 the normal way.
5140
5141 As a script is parsed, each (multi) line in the script file is
5142 tokenised and according to the quoting rules. After tokenisation, that
5143 line is immedatly executed.
5144
5145 Multi line statements end with one or more ``still-open''
5146 @{curly-braces@} which - eventually - closes a few lines later.
5147
5148 @subsection Command Execution
5149
5150 Remember earlier: There are no ``control flow''
5151 statements in Tcl. Instead there are COMMANDS that simply act like
5152 control flow operators.
5153
5154 Commands are executed like this:
5155
5156 @enumerate
5157 @item Parse the next line into (argc) and (argv[]).
5158 @item Look up (argv[0]) in a table and call its function.
5159 @item Repeat until End Of File.
5160 @end enumerate
5161
5162 It sort of works like this:
5163 @example
5164 for(;;)@{
5165 ReadAndParse( &argc, &argv );
5166
5167 cmdPtr = LookupCommand( argv[0] );
5168
5169 (*cmdPtr->Execute)( argc, argv );
5170 @}
5171 @end example
5172
5173 When the command ``proc'' is parsed (which creates a procedure
5174 function) it gets 3 parameters on the command line. @b{1} the name of
5175 the proc (function), @b{2} the list of parameters, and @b{3} the body
5176 of the function. Not the choice of words: LIST and BODY. The PROC
5177 command stores these items in a table somewhere so it can be found by
5178 ``LookupCommand()''
5179
5180 @subsection The FOR command
5181
5182 The most interesting command to look at is the FOR command. In Tcl,
5183 the FOR command is normally implemented in C. Remember, FOR is a
5184 command just like any other command.
5185
5186 When the ascii text containing the FOR command is parsed, the parser
5187 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
5188 are:
5189
5190 @enumerate 0
5191 @item The ascii text 'for'
5192 @item The start text
5193 @item The test expression
5194 @item The next text
5195 @item The body text
5196 @end enumerate
5197
5198 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
5199 Remember @i{Rule #1 - Everything is a string.} The key point is this:
5200 Often many of those parameters are in @{curly-braces@} - thus the
5201 variables inside are not expanded or replaced until later.
5202
5203 Remember that every Tcl command looks like the classic ``main( argc,
5204 argv )'' function in C. In JimTCL - they actually look like this:
5205
5206 @example
5207 int
5208 MyCommand( Jim_Interp *interp,
5209 int *argc,
5210 Jim_Obj * const *argvs );
5211 @end example
5212
5213 Real Tcl is nearly identical. Although the newer versions have
5214 introduced a byte-code parser and intepreter, but at the core, it
5215 still operates in the same basic way.
5216
5217 @subsection FOR command implementation
5218
5219 To understand Tcl it is perhaps most helpful to see the FOR
5220 command. Remember, it is a COMMAND not a control flow structure.
5221
5222 In Tcl there are two underlying C helper functions.
5223
5224 Remember Rule #1 - You are a string.
5225
5226 The @b{first} helper parses and executes commands found in an ascii
5227 string. Commands can be seperated by semicolons, or newlines. While
5228 parsing, variables are expanded via the quoting rules.
5229
5230 The @b{second} helper evaluates an ascii string as a numerical
5231 expression and returns a value.
5232
5233 Here is an example of how the @b{FOR} command could be
5234 implemented. The pseudo code below does not show error handling.
5235 @example
5236 void Execute_AsciiString( void *interp, const char *string );
5237
5238 int Evaluate_AsciiExpression( void *interp, const char *string );
5239
5240 int
5241 MyForCommand( void *interp,
5242 int argc,
5243 char **argv )
5244 @{
5245 if( argc != 5 )@{
5246 SetResult( interp, "WRONG number of parameters");
5247 return ERROR;
5248 @}
5249
5250 // argv[0] = the ascii string just like C
5251
5252 // Execute the start statement.
5253 Execute_AsciiString( interp, argv[1] );
5254
5255 // Top of loop test
5256 for(;;)@{
5257 i = Evaluate_AsciiExpression(interp, argv[2]);
5258 if( i == 0 )
5259 break;
5260
5261 // Execute the body
5262 Execute_AsciiString( interp, argv[3] );
5263
5264 // Execute the LOOP part
5265 Execute_AsciiString( interp, argv[4] );
5266 @}
5267
5268 // Return no error
5269 SetResult( interp, "" );
5270 return SUCCESS;
5271 @}
5272 @end example
5273
5274 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
5275 in the same basic way.
5276
5277 @section OpenOCD Tcl Usage
5278
5279 @subsection source and find commands
5280 @b{Where:} In many configuration files
5281 @* Example: @b{ source [find FILENAME] }
5282 @*Remember the parsing rules
5283 @enumerate
5284 @item The FIND command is in square brackets.
5285 @* The FIND command is executed with the parameter FILENAME. It should
5286 find the full path to the named file. The RESULT is a string, which is
5287 substituted on the orginal command line.
5288 @item The command source is executed with the resulting filename.
5289 @* SOURCE reads a file and executes as a script.
5290 @end enumerate
5291 @subsection format command
5292 @b{Where:} Generally occurs in numerous places.
5293 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
5294 @b{sprintf()}.
5295 @b{Example}
5296 @example
5297 set x 6
5298 set y 7
5299 puts [format "The answer: %d" [expr $x * $y]]
5300 @end example
5301 @enumerate
5302 @item The SET command creates 2 variables, X and Y.
5303 @item The double [nested] EXPR command performs math
5304 @* The EXPR command produces numerical result as a string.
5305 @* Refer to Rule #1
5306 @item The format command is executed, producing a single string
5307 @* Refer to Rule #1.
5308 @item The PUTS command outputs the text.
5309 @end enumerate
5310 @subsection Body or Inlined Text
5311 @b{Where:} Various TARGET scripts.
5312 @example
5313 #1 Good
5314 proc someproc @{@} @{
5315 ... multiple lines of stuff ...
5316 @}
5317 $_TARGETNAME configure -event FOO someproc
5318 #2 Good - no variables
5319 $_TARGETNAME confgure -event foo "this ; that;"
5320 #3 Good Curly Braces
5321 $_TARGETNAME configure -event FOO @{
5322 puts "Time: [date]"
5323 @}
5324 #4 DANGER DANGER DANGER
5325 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
5326 @end example
5327 @enumerate
5328 @item The $_TARGETNAME is an OpenOCD variable convention.
5329 @*@b{$_TARGETNAME} represents the last target created, the value changes
5330 each time a new target is created. Remember the parsing rules. When
5331 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
5332 the name of the target which happens to be a TARGET (object)
5333 command.
5334 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
5335 @*There are 4 examples:
5336 @enumerate
5337 @item The TCLBODY is a simple string that happens to be a proc name
5338 @item The TCLBODY is several simple commands seperated by semicolons
5339 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
5340 @item The TCLBODY is a string with variables that get expanded.
5341 @end enumerate
5342
5343 In the end, when the target event FOO occurs the TCLBODY is
5344 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
5345 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
5346
5347 Remember the parsing rules. In case #3, @{curly-braces@} mean the
5348 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
5349 and the text is evaluated. In case #4, they are replaced before the
5350 ``Target Object Command'' is executed. This occurs at the same time
5351 $_TARGETNAME is replaced. In case #4 the date will never
5352 change. @{BTW: [date] is perhaps a bad example, as of 28/nov/2008,
5353 Jim/OpenOCD does not have a date command@}
5354 @end enumerate
5355 @subsection Global Variables
5356 @b{Where:} You might discover this when writing your own procs @* In
5357 simple terms: Inside a PROC, if you need to access a global variable
5358 you must say so. See also ``upvar''. Example:
5359 @example
5360 proc myproc @{ @} @{
5361 set y 0 #Local variable Y
5362 global x #Global variable X
5363 puts [format "X=%d, Y=%d" $x $y]
5364 @}
5365 @end example
5366 @section Other Tcl Hacks
5367 @b{Dynamic variable creation}
5368 @example
5369 # Dynamically create a bunch of variables.
5370 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
5371 # Create var name
5372 set vn [format "BIT%d" $x]
5373 # Make it a global
5374 global $vn
5375 # Set it.
5376 set $vn [expr (1 << $x)]
5377 @}
5378 @end example
5379 @b{Dynamic proc/command creation}
5380 @example
5381 # One "X" function - 5 uart functions.
5382 foreach who @{A B C D E@}
5383 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
5384 @}
5385 @end example
5386
5387 @node Target Library
5388 @chapter Target Library
5389 @cindex Target Library
5390
5391 OpenOCD comes with a target configuration script library. These scripts can be
5392 used as-is or serve as a starting point.
5393
5394 The target library is published together with the OpenOCD executable and
5395 the path to the target library is in the OpenOCD script search path.
5396 Similarly there are example scripts for configuring the JTAG interface.
5397
5398 The command line below uses the example parport configuration script
5399 that ship with OpenOCD, then configures the str710.cfg target and
5400 finally issues the init and reset commands. The communication speed
5401 is set to 10kHz for reset and 8MHz for post reset.
5402
5403 @example
5404 openocd -f interface/parport.cfg -f target/str710.cfg \
5405 -c "init" -c "reset"
5406 @end example
5407
5408 To list the target scripts available:
5409
5410 @example
5411 $ ls /usr/local/lib/openocd/target
5412
5413 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
5414 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
5415 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
5416 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
5417 @end example
5418
5419 @include fdl.texi
5420
5421 @node OpenOCD Concept Index
5422 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
5423 @comment case issue with ``Index.html'' and ``index.html''
5424 @comment Occurs when creating ``--html --no-split'' output
5425 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
5426 @unnumbered OpenOCD Concept Index
5427
5428 @printindex cp
5429
5430 @node Command and Driver Index
5431 @unnumbered Command and Driver Index
5432 @printindex fn
5433
5434 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)