73ceea03f0718914f0f84e302b355f1080863205
[openocd.git] / src / target / arm_adi_v5.h
1 /***************************************************************************
2 * Copyright (C) 2006 by Magnus Lundin *
3 * lundin@mlu.mine.nu *
4 * *
5 * Copyright (C) 2008 by Spencer Oliver *
6 * spen@spen-soft.co.uk *
7 * *
8 * This program is free software; you can redistribute it and/or modify *
9 * it under the terms of the GNU General Public License as published by *
10 * the Free Software Foundation; either version 2 of the License, or *
11 * (at your option) any later version. *
12 * *
13 * This program is distributed in the hope that it will be useful, *
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
16 * GNU General Public License for more details. *
17 * *
18 * You should have received a copy of the GNU General Public License *
19 * along with this program. If not, see <http://www.gnu.org/licenses/>. *
20 ***************************************************************************/
21
22 #ifndef OPENOCD_TARGET_ARM_ADI_V5_H
23 #define OPENOCD_TARGET_ARM_ADI_V5_H
24
25 /**
26 * @file
27 * This defines formats and data structures used to talk to ADIv5 entities.
28 * Those include a DAP, different types of Debug Port (DP), and memory mapped
29 * resources accessed through a MEM-AP.
30 */
31
32 #include <helper/list.h>
33 #include "arm_jtag.h"
34 #include "helper/bits.h"
35
36 /* three-bit ACK values for SWD access (sent LSB first) */
37 #define SWD_ACK_OK 0x1
38 #define SWD_ACK_WAIT 0x2
39 #define SWD_ACK_FAULT 0x4
40
41 #define DPAP_WRITE 0
42 #define DPAP_READ 1
43
44 #define BANK_REG(bank, reg) (((bank) << 4) | (reg))
45
46 /* A[3:0] for DP registers; A[1:0] are always zero.
47 * - JTAG accesses all of these via JTAG_DP_DPACC, except for
48 * IDCODE (JTAG_DP_IDCODE) and ABORT (JTAG_DP_ABORT).
49 * - SWD accesses these directly, sometimes needing SELECT.DPBANKSEL
50 */
51 #define DP_DPIDR BANK_REG(0x0, 0x0) /* DPv1+: ro */
52 #define DP_ABORT BANK_REG(0x0, 0x0) /* DPv1+: SWD: wo */
53 #define DP_CTRL_STAT BANK_REG(0x0, 0x4) /* DPv0+: rw */
54 #define DP_DLCR BANK_REG(0x1, 0x4) /* DPv1+: SWD: rw */
55 #define DP_TARGETID BANK_REG(0x2, 0x4) /* DPv2: ro */
56 #define DP_DLPIDR BANK_REG(0x3, 0x4) /* DPv2: ro */
57 #define DP_EVENTSTAT BANK_REG(0x4, 0x4) /* DPv2: ro */
58 #define DP_RESEND BANK_REG(0x0, 0x8) /* DPv1+: SWD: ro */
59 #define DP_SELECT BANK_REG(0x0, 0x8) /* DPv0+: JTAG: rw; SWD: wo */
60 #define DP_RDBUFF BANK_REG(0x0, 0xC) /* DPv0+: ro */
61 #define DP_TARGETSEL BANK_REG(0x0, 0xC) /* DPv2: SWD: wo */
62
63 #define DLCR_TO_TRN(dlcr) ((uint32_t)(1 + ((3 & (dlcr)) >> 8))) /* 1..4 clocks */
64
65 /* Fields of the DP's AP ABORT register */
66 #define DAPABORT (1UL << 0)
67 #define STKCMPCLR (1UL << 1) /* SWD-only */
68 #define STKERRCLR (1UL << 2) /* SWD-only */
69 #define WDERRCLR (1UL << 3) /* SWD-only */
70 #define ORUNERRCLR (1UL << 4) /* SWD-only */
71
72 /* Fields of the DP's CTRL/STAT register */
73 #define CORUNDETECT (1UL << 0)
74 #define SSTICKYORUN (1UL << 1)
75 /* 3:2 - transaction mode (e.g. pushed compare) */
76 #define SSTICKYCMP (1UL << 4)
77 #define SSTICKYERR (1UL << 5)
78 #define READOK (1UL << 6) /* SWD-only */
79 #define WDATAERR (1UL << 7) /* SWD-only */
80 /* 11:8 - mask lanes for pushed compare or verify ops */
81 /* 21:12 - transaction counter */
82 #define CDBGRSTREQ (1UL << 26)
83 #define CDBGRSTACK (1UL << 27)
84 #define CDBGPWRUPREQ (1UL << 28)
85 #define CDBGPWRUPACK (1UL << 29)
86 #define CSYSPWRUPREQ (1UL << 30)
87 #define CSYSPWRUPACK (1UL << 31)
88
89 #define DP_SELECT_APSEL 0xFF000000
90 #define DP_SELECT_APBANK 0x000000F0
91 #define DP_SELECT_DPBANK 0x0000000F
92 #define DP_SELECT_INVALID 0x00FFFF00 /* Reserved bits one */
93
94 #define DP_APSEL_MAX (255)
95 #define DP_APSEL_INVALID (-1)
96
97
98 /* MEM-AP register addresses */
99 #define MEM_AP_REG_CSW 0x00
100 #define MEM_AP_REG_TAR 0x04
101 #define MEM_AP_REG_TAR64 0x08 /* RW: Large Physical Address Extension */
102 #define MEM_AP_REG_DRW 0x0C /* RW: Data Read/Write register */
103 #define MEM_AP_REG_BD0 0x10 /* RW: Banked Data register 0-3 */
104 #define MEM_AP_REG_BD1 0x14
105 #define MEM_AP_REG_BD2 0x18
106 #define MEM_AP_REG_BD3 0x1C
107 #define MEM_AP_REG_MBT 0x20 /* --: Memory Barrier Transfer register */
108 #define MEM_AP_REG_BASE64 0xF0 /* RO: Debug Base Address (LA) register */
109 #define MEM_AP_REG_CFG 0xF4 /* RO: Configuration register */
110 #define MEM_AP_REG_BASE 0xF8 /* RO: Debug Base Address register */
111 /* Generic AP register address */
112 #define AP_REG_IDR 0xFC /* RO: Identification Register */
113
114 /* Fields of the MEM-AP's CSW register */
115 #define CSW_SIZE_MASK 7
116 #define CSW_8BIT 0
117 #define CSW_16BIT 1
118 #define CSW_32BIT 2
119 #define CSW_ADDRINC_MASK (3UL << 4)
120 #define CSW_ADDRINC_OFF 0UL
121 #define CSW_ADDRINC_SINGLE (1UL << 4)
122 #define CSW_ADDRINC_PACKED (2UL << 4)
123 #define CSW_DEVICE_EN (1UL << 6)
124 #define CSW_TRIN_PROG (1UL << 7)
125
126 /* All fields in bits 12 and above are implementation-defined
127 * Defaults for AHB/AXI in "Standard Memory Access Port Definitions" from ADI
128 * Some bits are shared between buses
129 */
130 #define CSW_SPIDEN (1UL << 23)
131 #define CSW_DBGSWENABLE (1UL << 31)
132
133 /* AHB: Privileged */
134 #define CSW_AHB_HPROT1 (1UL << 25)
135 /* AHB: set HMASTER signals to AHB-AP ID */
136 #define CSW_AHB_MASTER_DEBUG (1UL << 29)
137 /* AHB5: non-secure access via HNONSEC
138 * AHB3: SBO, UNPREDICTABLE if zero */
139 #define CSW_AHB_SPROT (1UL << 30)
140 /* AHB: initial value of csw_default */
141 #define CSW_AHB_DEFAULT (CSW_AHB_HPROT1 | CSW_AHB_MASTER_DEBUG | CSW_DBGSWENABLE)
142
143 /* AXI: Privileged */
144 #define CSW_AXI_ARPROT0_PRIV (1UL << 28)
145 /* AXI: Non-secure */
146 #define CSW_AXI_ARPROT1_NONSEC (1UL << 29)
147 /* AXI: initial value of csw_default */
148 #define CSW_AXI_DEFAULT (CSW_AXI_ARPROT0_PRIV | CSW_AXI_ARPROT1_NONSEC | CSW_DBGSWENABLE)
149
150 /* APB: initial value of csw_default */
151 #define CSW_APB_DEFAULT (CSW_DBGSWENABLE)
152
153 /* Fields of the MEM-AP's CFG register */
154 #define MEM_AP_REG_CFG_BE BIT(0)
155 #define MEM_AP_REG_CFG_LA BIT(1)
156 #define MEM_AP_REG_CFG_LD BIT(2)
157 #define MEM_AP_REG_CFG_INVALID 0xFFFFFFF8
158
159 /* Fields of the MEM-AP's IDR register */
160 #define IDR_REV (0xFUL << 28)
161 #define IDR_JEP106 (0x7FFUL << 17)
162 #define IDR_CLASS (0xFUL << 13)
163 #define IDR_VARIANT (0xFUL << 4)
164 #define IDR_TYPE (0xFUL << 0)
165
166 #define IDR_JEP106_ARM 0x04760000
167
168 /* FIXME: not SWD specific; should be renamed, e.g. adiv5_special_seq */
169 enum swd_special_seq {
170 LINE_RESET,
171 JTAG_TO_SWD,
172 JTAG_TO_DORMANT,
173 SWD_TO_JTAG,
174 SWD_TO_DORMANT,
175 DORMANT_TO_SWD,
176 };
177
178 /**
179 * This represents an ARM Debug Interface (v5) Access Port (AP).
180 * Most common is a MEM-AP, for memory access.
181 */
182 struct adiv5_ap {
183 /**
184 * DAP this AP belongs to.
185 */
186 struct adiv5_dap *dap;
187
188 /**
189 * Number of this AP.
190 */
191 uint8_t ap_num;
192
193 /**
194 * Default value for (MEM-AP) AP_REG_CSW register.
195 */
196 uint32_t csw_default;
197
198 /**
199 * Cache for (MEM-AP) AP_REG_CSW register value. This is written to
200 * configure an access mode, such as autoincrementing AP_REG_TAR during
201 * word access. "-1" indicates no cached value.
202 */
203 uint32_t csw_value;
204
205 /**
206 * Cache for (MEM-AP) AP_REG_TAR register value This is written to
207 * configure the address being read or written
208 * "-1" indicates no cached value.
209 */
210 target_addr_t tar_value;
211
212 /**
213 * Configures how many extra tck clocks are added after starting a
214 * MEM-AP access before we try to read its status (and/or result).
215 */
216 uint32_t memaccess_tck;
217
218 /* Size of TAR autoincrement block, ARM ADI Specification requires at least 10 bits */
219 uint32_t tar_autoincr_block;
220
221 /* true if packed transfers are supported by the MEM-AP */
222 bool packed_transfers;
223
224 /* true if unaligned memory access is not supported by the MEM-AP */
225 bool unaligned_access_bad;
226
227 /* true if tar_value is in sync with TAR register */
228 bool tar_valid;
229
230 /* MEM AP configuration register indicating LPAE support */
231 uint32_t cfg_reg;
232 };
233
234
235 /**
236 * This represents an ARM Debug Interface (v5) Debug Access Port (DAP).
237 * A DAP has two types of component: one Debug Port (DP), which is a
238 * transport agent; and at least one Access Port (AP), controlling
239 * resource access.
240 *
241 * There are two basic DP transports: JTAG, and ARM's low pin-count SWD.
242 * Accordingly, this interface is responsible for hiding the transport
243 * differences so upper layer code can largely ignore them.
244 *
245 * When the chip is implemented with JTAG-DP or SW-DP, the transport is
246 * fixed as JTAG or SWD, respectively. Chips incorporating SWJ-DP permit
247 * a choice made at board design time (by only using the SWD pins), or
248 * as part of setting up a debug session (if all the dual-role JTAG/SWD
249 * signals are available).
250 */
251 struct adiv5_dap {
252 const struct dap_ops *ops;
253
254 /* dap transaction list for WAIT support */
255 struct list_head cmd_journal;
256
257 /* pool for dap_cmd objects */
258 struct list_head cmd_pool;
259
260 /* number of dap_cmd objects in the pool */
261 size_t cmd_pool_size;
262
263 struct jtag_tap *tap;
264 /* Control config */
265 uint32_t dp_ctrl_stat;
266
267 struct adiv5_ap ap[DP_APSEL_MAX + 1];
268
269 /* The current manually selected AP by the "dap apsel" command */
270 uint32_t apsel;
271
272 /**
273 * Cache for DP_SELECT register. A value of DP_SELECT_INVALID
274 * indicates no cached value and forces rewrite of the register.
275 */
276 uint32_t select;
277
278 /* information about current pending SWjDP-AHBAP transaction */
279 uint8_t ack;
280
281 /**
282 * Holds the pointer to the destination word for the last queued read,
283 * for use with posted AP read sequence optimization.
284 */
285 uint32_t *last_read;
286
287 /* The TI TMS470 and TMS570 series processors use a BE-32 memory ordering
288 * despite lack of support in the ARMv7 architecture. Memory access through
289 * the AHB-AP has strange byte ordering these processors, and we need to
290 * swizzle appropriately. */
291 bool ti_be_32_quirks;
292
293 /**
294 * STLINK adapter need to know if last AP operation was read or write, and
295 * in case of write has to flush it with a dummy read from DP_RDBUFF
296 */
297 bool stlink_flush_ap_write;
298
299 /**
300 * Signals that an attempt to reestablish communication afresh
301 * should be performed before the next access.
302 */
303 bool do_reconnect;
304
305 /** Flag saying whether to ignore the syspwrupack flag in DAP. Some devices
306 * do not set this bit until later in the bringup sequence */
307 bool ignore_syspwrupack;
308 };
309
310 /**
311 * Transport-neutral representation of queued DAP transactions, supporting
312 * both JTAG and SWD transports. All submitted transactions are logically
313 * queued, until the queue is executed by run(). Some implementations might
314 * execute transactions as soon as they're submitted, but no status is made
315 * available until run().
316 */
317 struct dap_ops {
318 /** connect operation for SWD */
319 int (*connect)(struct adiv5_dap *dap);
320
321 /** send a sequence to the DAP */
322 int (*send_sequence)(struct adiv5_dap *dap, enum swd_special_seq seq);
323
324 /** DP register read. */
325 int (*queue_dp_read)(struct adiv5_dap *dap, unsigned reg,
326 uint32_t *data);
327 /** DP register write. */
328 int (*queue_dp_write)(struct adiv5_dap *dap, unsigned reg,
329 uint32_t data);
330
331 /** AP register read. */
332 int (*queue_ap_read)(struct adiv5_ap *ap, unsigned reg,
333 uint32_t *data);
334 /** AP register write. */
335 int (*queue_ap_write)(struct adiv5_ap *ap, unsigned reg,
336 uint32_t data);
337
338 /** AP operation abort. */
339 int (*queue_ap_abort)(struct adiv5_dap *dap, uint8_t *ack);
340
341 /** Executes all queued DAP operations. */
342 int (*run)(struct adiv5_dap *dap);
343
344 /** Executes all queued DAP operations but doesn't check
345 * sticky error conditions */
346 int (*sync)(struct adiv5_dap *dap);
347
348 /** Optional; called at OpenOCD exit */
349 void (*quit)(struct adiv5_dap *dap);
350 };
351
352 /*
353 * Access Port classes
354 */
355 enum ap_class {
356 AP_CLASS_NONE = 0x00000, /* No class defined */
357 AP_CLASS_MEM_AP = 0x10000, /* MEM-AP */
358 };
359
360 /*
361 * Access Port types
362 */
363 enum ap_type {
364 AP_TYPE_JTAG_AP = 0x0, /* JTAG-AP - JTAG master for controlling other JTAG devices */
365 AP_TYPE_AHB3_AP = 0x1, /* AHB3 Memory-AP */
366 AP_TYPE_APB_AP = 0x2, /* APB Memory-AP */
367 AP_TYPE_AXI_AP = 0x4, /* AXI Memory-AP */
368 AP_TYPE_AHB5_AP = 0x5, /* AHB5 Memory-AP. */
369 };
370
371 /* Check the ap->cfg_reg Long Address field (bit 1)
372 *
373 * 0b0: The AP only supports physical addresses 32 bits or smaller
374 * 0b1: The AP supports physical addresses larger than 32 bits
375 *
376 * @param ap The AP used for reading.
377 *
378 * @return true for 64 bit, false for 32 bit
379 */
380 static inline bool is_64bit_ap(struct adiv5_ap *ap)
381 {
382 return (ap->cfg_reg & MEM_AP_REG_CFG_LA) != 0;
383 }
384
385 /**
386 * Send an adi-v5 sequence to the DAP.
387 *
388 * @param dap The DAP used for reading.
389 * @param seq The sequence to send.
390 *
391 * @return ERROR_OK for success, else a fault code.
392 */
393 static inline int dap_send_sequence(struct adiv5_dap *dap,
394 enum swd_special_seq seq)
395 {
396 assert(dap->ops);
397 return dap->ops->send_sequence(dap, seq);
398 }
399
400 /**
401 * Queue a DP register read.
402 * Note that not all DP registers are readable; also, that JTAG and SWD
403 * have slight differences in DP register support.
404 *
405 * @param dap The DAP used for reading.
406 * @param reg The two-bit number of the DP register being read.
407 * @param data Pointer saying where to store the register's value
408 * (in host endianness).
409 *
410 * @return ERROR_OK for success, else a fault code.
411 */
412 static inline int dap_queue_dp_read(struct adiv5_dap *dap,
413 unsigned reg, uint32_t *data)
414 {
415 assert(dap->ops);
416 return dap->ops->queue_dp_read(dap, reg, data);
417 }
418
419 /**
420 * Queue a DP register write.
421 * Note that not all DP registers are writable; also, that JTAG and SWD
422 * have slight differences in DP register support.
423 *
424 * @param dap The DAP used for writing.
425 * @param reg The two-bit number of the DP register being written.
426 * @param data Value being written (host endianness)
427 *
428 * @return ERROR_OK for success, else a fault code.
429 */
430 static inline int dap_queue_dp_write(struct adiv5_dap *dap,
431 unsigned reg, uint32_t data)
432 {
433 assert(dap->ops);
434 return dap->ops->queue_dp_write(dap, reg, data);
435 }
436
437 /**
438 * Queue an AP register read.
439 *
440 * @param ap The AP used for reading.
441 * @param reg The number of the AP register being read.
442 * @param data Pointer saying where to store the register's value
443 * (in host endianness).
444 *
445 * @return ERROR_OK for success, else a fault code.
446 */
447 static inline int dap_queue_ap_read(struct adiv5_ap *ap,
448 unsigned reg, uint32_t *data)
449 {
450 assert(ap->dap->ops);
451 return ap->dap->ops->queue_ap_read(ap, reg, data);
452 }
453
454 /**
455 * Queue an AP register write.
456 *
457 * @param ap The AP used for writing.
458 * @param reg The number of the AP register being written.
459 * @param data Value being written (host endianness)
460 *
461 * @return ERROR_OK for success, else a fault code.
462 */
463 static inline int dap_queue_ap_write(struct adiv5_ap *ap,
464 unsigned reg, uint32_t data)
465 {
466 assert(ap->dap->ops);
467 return ap->dap->ops->queue_ap_write(ap, reg, data);
468 }
469
470 /**
471 * Queue an AP abort operation. The current AP transaction is aborted,
472 * including any update of the transaction counter. The AP is left in
473 * an unknown state (so it must be re-initialized). For use only after
474 * the AP has reported WAIT status for an extended period.
475 *
476 * @param dap The DAP used for writing.
477 * @param ack Pointer to where transaction status will be stored.
478 *
479 * @return ERROR_OK for success, else a fault code.
480 */
481 static inline int dap_queue_ap_abort(struct adiv5_dap *dap, uint8_t *ack)
482 {
483 assert(dap->ops);
484 return dap->ops->queue_ap_abort(dap, ack);
485 }
486
487 /**
488 * Perform all queued DAP operations, and clear any errors posted in the
489 * CTRL_STAT register when they are done. Note that if more than one AP
490 * operation will be queued, one of the first operations in the queue
491 * should probably enable CORUNDETECT in the CTRL/STAT register.
492 *
493 * @param dap The DAP used.
494 *
495 * @return ERROR_OK for success, else a fault code.
496 */
497 static inline int dap_run(struct adiv5_dap *dap)
498 {
499 assert(dap->ops);
500 return dap->ops->run(dap);
501 }
502
503 static inline int dap_sync(struct adiv5_dap *dap)
504 {
505 assert(dap->ops);
506 if (dap->ops->sync)
507 return dap->ops->sync(dap);
508 return ERROR_OK;
509 }
510
511 static inline int dap_dp_read_atomic(struct adiv5_dap *dap, unsigned reg,
512 uint32_t *value)
513 {
514 int retval;
515
516 retval = dap_queue_dp_read(dap, reg, value);
517 if (retval != ERROR_OK)
518 return retval;
519
520 return dap_run(dap);
521 }
522
523 static inline int dap_dp_poll_register(struct adiv5_dap *dap, unsigned reg,
524 uint32_t mask, uint32_t value, int timeout)
525 {
526 assert(timeout > 0);
527 assert((value & mask) == value);
528
529 int ret;
530 uint32_t regval;
531 LOG_DEBUG("DAP: poll %x, mask 0x%08" PRIx32 ", value 0x%08" PRIx32,
532 reg, mask, value);
533 do {
534 ret = dap_dp_read_atomic(dap, reg, &regval);
535 if (ret != ERROR_OK)
536 return ret;
537
538 if ((regval & mask) == value)
539 break;
540
541 alive_sleep(10);
542 } while (--timeout);
543
544 if (!timeout) {
545 LOG_DEBUG("DAP: poll %x timeout", reg);
546 return ERROR_WAIT;
547 } else {
548 return ERROR_OK;
549 }
550 }
551
552 /* Queued MEM-AP memory mapped single word transfers. */
553 int mem_ap_read_u32(struct adiv5_ap *ap,
554 target_addr_t address, uint32_t *value);
555 int mem_ap_write_u32(struct adiv5_ap *ap,
556 target_addr_t address, uint32_t value);
557
558 /* Synchronous MEM-AP memory mapped single word transfers. */
559 int mem_ap_read_atomic_u32(struct adiv5_ap *ap,
560 target_addr_t address, uint32_t *value);
561 int mem_ap_write_atomic_u32(struct adiv5_ap *ap,
562 target_addr_t address, uint32_t value);
563
564 /* Synchronous MEM-AP memory mapped bus block transfers. */
565 int mem_ap_read_buf(struct adiv5_ap *ap,
566 uint8_t *buffer, uint32_t size, uint32_t count, target_addr_t address);
567 int mem_ap_write_buf(struct adiv5_ap *ap,
568 const uint8_t *buffer, uint32_t size, uint32_t count, target_addr_t address);
569
570 /* Synchronous, non-incrementing buffer functions for accessing fifos. */
571 int mem_ap_read_buf_noincr(struct adiv5_ap *ap,
572 uint8_t *buffer, uint32_t size, uint32_t count, target_addr_t address);
573 int mem_ap_write_buf_noincr(struct adiv5_ap *ap,
574 const uint8_t *buffer, uint32_t size, uint32_t count, target_addr_t address);
575
576 /* Initialisation of the debug system, power domains and registers */
577 int dap_dp_init(struct adiv5_dap *dap);
578 int dap_dp_init_or_reconnect(struct adiv5_dap *dap);
579 int mem_ap_init(struct adiv5_ap *ap);
580
581 /* Invalidate cached DP select and cached TAR and CSW of all APs */
582 void dap_invalidate_cache(struct adiv5_dap *dap);
583
584 /* Probe the AP for ROM Table location */
585 int dap_get_debugbase(struct adiv5_ap *ap,
586 target_addr_t *dbgbase, uint32_t *apid);
587
588 /* Probe Access Ports to find a particular type */
589 int dap_find_ap(struct adiv5_dap *dap,
590 enum ap_type type_to_find,
591 struct adiv5_ap **ap_out);
592
593 static inline struct adiv5_ap *dap_ap(struct adiv5_dap *dap, uint8_t ap_num)
594 {
595 return &dap->ap[ap_num];
596 }
597
598 /* Lookup CoreSight component */
599 int dap_lookup_cs_component(struct adiv5_ap *ap,
600 target_addr_t dbgbase, uint8_t type, target_addr_t *addr, int32_t *idx);
601
602 struct target;
603
604 /* Put debug link into SWD mode */
605 int dap_to_swd(struct adiv5_dap *dap);
606
607 /* Put debug link into JTAG mode */
608 int dap_to_jtag(struct adiv5_dap *dap);
609
610 extern const struct command_registration dap_instance_commands[];
611
612 struct arm_dap_object;
613 extern struct adiv5_dap *dap_instance_by_jim_obj(Jim_Interp *interp, Jim_Obj *o);
614 extern struct adiv5_dap *adiv5_get_dap(struct arm_dap_object *obj);
615 extern int dap_info_command(struct command_invocation *cmd,
616 struct adiv5_ap *ap);
617 extern int dap_register_commands(struct command_context *cmd_ctx);
618 extern const char *adiv5_dap_name(struct adiv5_dap *self);
619 extern const struct swd_driver *adiv5_dap_swd_driver(struct adiv5_dap *self);
620 extern int dap_cleanup_all(void);
621
622 struct adiv5_private_config {
623 int ap_num;
624 struct adiv5_dap *dap;
625 };
626
627 extern int adiv5_verify_config(struct adiv5_private_config *pc);
628 extern int adiv5_jim_configure(struct target *target, struct jim_getopt_info *goi);
629
630 struct adiv5_mem_ap_spot {
631 struct adiv5_dap *dap;
632 int ap_num;
633 uint32_t base;
634 };
635
636 extern int adiv5_mem_ap_spot_init(struct adiv5_mem_ap_spot *p);
637 extern int adiv5_jim_mem_ap_spot_configure(struct adiv5_mem_ap_spot *cfg,
638 struct jim_getopt_info *goi);
639
640 #endif /* OPENOCD_TARGET_ARM_ADI_V5_H */

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)