ARM: ADIv5 export cleanup
[openocd.git] / src / target / arm_adi_v5.h
1 /***************************************************************************
2 * Copyright (C) 2006 by Magnus Lundin *
3 * lundin@mlu.mine.nu *
4 * *
5 * Copyright (C) 2008 by Spencer Oliver *
6 * spen@spen-soft.co.uk *
7 * *
8 * This program is free software; you can redistribute it and/or modify *
9 * it under the terms of the GNU General Public License as published by *
10 * the Free Software Foundation; either version 2 of the License, or *
11 * (at your option) any later version. *
12 * *
13 * This program is distributed in the hope that it will be useful, *
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
16 * GNU General Public License for more details. *
17 * *
18 * You should have received a copy of the GNU General Public License *
19 * along with this program; if not, write to the *
20 * Free Software Foundation, Inc., *
21 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
22 ***************************************************************************/
23 #ifndef ARM_ADI_V5_H
24 #define ARM_ADI_V5_H
25
26 /**
27 * @file
28 * This defines formats and data structures used to talk to ADIv5 entities.
29 * Those include a DAP, different types of Debug Port (DP), and memory mapped
30 * resources accessed through a MEM-AP.
31 */
32
33 #include "arm_jtag.h"
34
35 #define DAP_IR_DPACC 0xA
36 #define DAP_IR_APACC 0xB
37
38 #define DPAP_WRITE 0
39 #define DPAP_READ 1
40
41 /* A[3:0] for DP registers (for JTAG, stored in DPACC) */
42 #define DP_ZERO 0
43 #define DP_CTRL_STAT 0x4
44 #define DP_SELECT 0x8
45 #define DP_RDBUFF 0xC
46
47 /* Fields of the DP's CTRL/STAT register */
48 #define CORUNDETECT (1 << 0)
49 #define SSTICKYORUN (1 << 1)
50 /* 3:2 - transaction mode (e.g. pushed compare) */
51 #define SSTICKYERR (1 << 5)
52 #define READOK (1 << 6)
53 #define WDATAERR (1 << 7)
54 /* 11:8 - mask lanes for pushed compare or verify ops */
55 /* 21:12 - transaction counter */
56 #define CDBGRSTREQ (1 << 26)
57 #define CDBGRSTACK (1 << 27)
58 #define CDBGPWRUPREQ (1 << 28)
59 #define CDBGPWRUPACK (1 << 29)
60 #define CSYSPWRUPREQ (1 << 30)
61 #define CSYSPWRUPACK (1 << 31)
62
63 /* MEM-AP register addresses */
64 /* TODO: rename as MEM_AP_REG_* */
65 #define AP_REG_CSW 0x00
66 #define AP_REG_TAR 0x04
67 #define AP_REG_DRW 0x0C
68 #define AP_REG_BD0 0x10
69 #define AP_REG_BD1 0x14
70 #define AP_REG_BD2 0x18
71 #define AP_REG_BD3 0x1C
72 #define AP_REG_CFG 0xF4 /* big endian? */
73 #define AP_REG_BASE 0xF8
74
75 /* Generic AP register address */
76 #define AP_REG_IDR 0xFC
77
78 /* Fields of the MEM-AP's CSW register */
79 #define CSW_8BIT 0
80 #define CSW_16BIT 1
81 #define CSW_32BIT 2
82 #define CSW_ADDRINC_MASK (3 << 4)
83 #define CSW_ADDRINC_OFF 0
84 #define CSW_ADDRINC_SINGLE (1 << 4)
85 #define CSW_ADDRINC_PACKED (2 << 4)
86 #define CSW_DEVICE_EN (1 << 6)
87 #define CSW_TRIN_PROG (1 << 7)
88 #define CSW_SPIDEN (1 << 23)
89 /* 30:24 - implementation-defined! */
90 #define CSW_HPROT (1 << 25) /* ? */
91 #define CSW_MASTER_DEBUG (1 << 29) /* ? */
92 #define CSW_DBGSWENABLE (1 << 31)
93
94 /* transaction mode */
95 #define TRANS_MODE_NONE 0
96 /* Transaction waits for previous to complete */
97 #define TRANS_MODE_ATOMIC 1
98 /* Freerunning transactions with delays and overrun checking */
99 #define TRANS_MODE_COMPOSITE 2
100
101 /**
102 * This represents an ARM Debug Interface (v5) Debug Access Port (DAP).
103 * A DAP has two types of component: one Debug Port (DP), which is a
104 * transport agent; and at least one Access Port (AP), controlling
105 * resource access. Most common is a MEM-AP, for memory access.
106 *
107 * @todo Rename "swjdp_common" as "dap". Use of SWJ-DP is optional!
108 */
109 struct swjdp_common
110 {
111 struct arm_jtag *jtag_info;
112 /* Control config */
113 uint32_t dp_ctrl_stat;
114 /* Support for several AP's in one DAP */
115 uint32_t apsel;
116 /* Register select cache */
117 uint32_t dp_select_value;
118 uint32_t ap_csw_value;
119 uint32_t ap_tar_value;
120 /* information about current pending SWjDP-AHBAP transaction */
121 uint8_t trans_mode;
122 uint8_t trans_rw;
123 uint8_t ack;
124 /* extra tck clocks for memory bus access */
125 uint32_t memaccess_tck;
126 /* Size of TAR autoincrement block, ARM ADI Specification requires at least 10 bits */
127 uint32_t tar_autoincr_block;
128
129 };
130
131 /* Accessor function for currently selected DAP-AP number */
132 static inline uint8_t dap_ap_get_select(struct swjdp_common *swjdp)
133 {
134 return (uint8_t)(swjdp ->apsel >> 24);
135 }
136
137 /* Queued transactions -- use with care */
138 int dap_setup_accessport(struct swjdp_common *swjdp,
139 uint32_t csw, uint32_t tar);
140 int dap_ap_select(struct swjdp_common *swjdp,uint8_t apsel);
141 int dap_ap_write_reg_u32(struct swjdp_common *swjdp,
142 uint32_t addr, uint32_t value);
143 int dap_ap_read_reg_u32(struct swjdp_common *swjdp,
144 uint32_t addr, uint32_t *value);
145
146 /* Queued transactions must be completed with swjdp_transaction_endcheck() */
147 int swjdp_transaction_endcheck(struct swjdp_common *swjdp);
148
149 /* MEM-AP memory mapped bus single uint32_t register transfers, without endcheck */
150 int mem_ap_read_u32(struct swjdp_common *swjdp, uint32_t address, uint32_t *value);
151 int mem_ap_write_u32(struct swjdp_common *swjdp, uint32_t address, uint32_t value);
152
153 /* MEM-AP memory mapped bus transfers, single registers, complete transactions */
154 int mem_ap_read_atomic_u32(struct swjdp_common *swjdp,
155 uint32_t address, uint32_t *value);
156 int mem_ap_write_atomic_u32(struct swjdp_common *swjdp,
157 uint32_t address, uint32_t value);
158
159 /* MEM-AP memory mapped bus block transfers */
160 int mem_ap_read_buf_u8(struct swjdp_common *swjdp,
161 uint8_t *buffer, int count, uint32_t address);
162 int mem_ap_read_buf_u16(struct swjdp_common *swjdp,
163 uint8_t *buffer, int count, uint32_t address);
164 int mem_ap_read_buf_u32(struct swjdp_common *swjdp,
165 uint8_t *buffer, int count, uint32_t address);
166
167 int mem_ap_write_buf_u8(struct swjdp_common *swjdp,
168 uint8_t *buffer, int count, uint32_t address);
169 int mem_ap_write_buf_u16(struct swjdp_common *swjdp,
170 uint8_t *buffer, int count, uint32_t address);
171 int mem_ap_write_buf_u32(struct swjdp_common *swjdp,
172 uint8_t *buffer, int count, uint32_t address);
173
174 /* Initialisation of the debug system, power domains and registers */
175 int ahbap_debugport_init(struct swjdp_common *swjdp);
176
177
178 /* Commands for user dap access */
179 int dap_info_command(struct command_context *cmd_ctx,
180 struct swjdp_common *swjdp, int apsel);
181
182 #define DAP_COMMAND_HANDLER(name) \
183 COMMAND_HELPER(name, struct swjdp_common *swjdp)
184 DAP_COMMAND_HANDLER(dap_baseaddr_command);
185 DAP_COMMAND_HANDLER(dap_memaccess_command);
186 DAP_COMMAND_HANDLER(dap_apsel_command);
187 DAP_COMMAND_HANDLER(dap_apid_command);
188
189 #endif

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)