ADIv5 transport support moves to separate files
[openocd.git] / src / target / arm_adi_v5.h
1 /***************************************************************************
2 * Copyright (C) 2006 by Magnus Lundin *
3 * lundin@mlu.mine.nu *
4 * *
5 * Copyright (C) 2008 by Spencer Oliver *
6 * spen@spen-soft.co.uk *
7 * *
8 * This program is free software; you can redistribute it and/or modify *
9 * it under the terms of the GNU General Public License as published by *
10 * the Free Software Foundation; either version 2 of the License, or *
11 * (at your option) any later version. *
12 * *
13 * This program is distributed in the hope that it will be useful, *
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
16 * GNU General Public License for more details. *
17 * *
18 * You should have received a copy of the GNU General Public License *
19 * along with this program; if not, write to the *
20 * Free Software Foundation, Inc., *
21 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
22 ***************************************************************************/
23 #ifndef ARM_ADI_V5_H
24 #define ARM_ADI_V5_H
25
26 /**
27 * @file
28 * This defines formats and data structures used to talk to ADIv5 entities.
29 * Those include a DAP, different types of Debug Port (DP), and memory mapped
30 * resources accessed through a MEM-AP.
31 */
32
33 #include "arm_jtag.h"
34
35 /* FIXME remove these JTAG-specific decls when mem_ap_read_buf_u32()
36 * is no longer JTAG-specific
37 */
38 #define JTAG_DP_DPACC 0xA
39 #define JTAG_DP_APACC 0xB
40
41 /* three-bit ACK values for SWD access (sent LSB first) */
42 #define SWD_ACK_OK 0x4
43 #define SWD_ACK_WAIT 0x2
44 #define SWD_ACK_FAULT 0x1
45
46 #define DPAP_WRITE 0
47 #define DPAP_READ 1
48
49 /* A[3:0] for DP registers; A[1:0] are always zero.
50 * - JTAG accesses all of these via JTAG_DP_DPACC, except for
51 * IDCODE (JTAG_DP_IDCODE) and ABORT (JTAG_DP_ABORT).
52 * - SWD accesses these directly, sometimes needing SELECT.CTRLSEL
53 */
54 #define DP_IDCODE 0 /* SWD: read */
55 #define DP_ABORT 0 /* SWD: write */
56 #define DP_CTRL_STAT 0x4 /* r/w */
57 #define DP_WCR 0x4 /* SWD: r/w (mux CTRLSEL) */
58 #define DP_RESEND 0x8 /* SWD: read */
59 #define DP_SELECT 0x8 /* JTAG: r/w; SWD: write */
60 #define DP_RDBUFF 0xC /* read-only */
61
62 /* Fields of the DP's AP ABORT register */
63 #define DAPABORT (1 << 0)
64 #define STKCMPCLR (1 << 1) /* SWD-only */
65 #define STKERRCLR (1 << 2) /* SWD-only */
66 #define WDERRCLR (1 << 3) /* SWD-only */
67 #define ORUNERRCLR (1 << 4) /* SWD-only */
68
69 /* Fields of the DP's CTRL/STAT register */
70 #define CORUNDETECT (1 << 0)
71 #define SSTICKYORUN (1 << 1)
72 /* 3:2 - transaction mode (e.g. pushed compare) */
73 #define SSTICKYCMP (1 << 4)
74 #define SSTICKYERR (1 << 5)
75 #define READOK (1 << 6) /* SWD-only */
76 #define WDATAERR (1 << 7) /* SWD-only */
77 /* 11:8 - mask lanes for pushed compare or verify ops */
78 /* 21:12 - transaction counter */
79 #define CDBGRSTREQ (1 << 26)
80 #define CDBGRSTACK (1 << 27)
81 #define CDBGPWRUPREQ (1 << 28)
82 #define CDBGPWRUPACK (1 << 29)
83 #define CSYSPWRUPREQ (1 << 30)
84 #define CSYSPWRUPACK (1 << 31)
85
86 /* MEM-AP register addresses */
87 /* TODO: rename as MEM_AP_REG_* */
88 #define AP_REG_CSW 0x00
89 #define AP_REG_TAR 0x04
90 #define AP_REG_DRW 0x0C
91 #define AP_REG_BD0 0x10
92 #define AP_REG_BD1 0x14
93 #define AP_REG_BD2 0x18
94 #define AP_REG_BD3 0x1C
95 #define AP_REG_CFG 0xF4 /* big endian? */
96 #define AP_REG_BASE 0xF8
97
98 /* Generic AP register address */
99 #define AP_REG_IDR 0xFC
100
101 /* Fields of the MEM-AP's CSW register */
102 #define CSW_8BIT 0
103 #define CSW_16BIT 1
104 #define CSW_32BIT 2
105 #define CSW_ADDRINC_MASK (3 << 4)
106 #define CSW_ADDRINC_OFF 0
107 #define CSW_ADDRINC_SINGLE (1 << 4)
108 #define CSW_ADDRINC_PACKED (2 << 4)
109 #define CSW_DEVICE_EN (1 << 6)
110 #define CSW_TRIN_PROG (1 << 7)
111 #define CSW_SPIDEN (1 << 23)
112 /* 30:24 - implementation-defined! */
113 #define CSW_HPROT (1 << 25) /* ? */
114 #define CSW_MASTER_DEBUG (1 << 29) /* ? */
115 #define CSW_DBGSWENABLE (1 << 31)
116
117 /**
118 * This represents an ARM Debug Interface (v5) Debug Access Port (DAP).
119 * A DAP has two types of component: one Debug Port (DP), which is a
120 * transport agent; and at least one Access Port (AP), controlling
121 * resource access. Most common is a MEM-AP, for memory access.
122 *
123 * There are two basic DP transports: JTAG, and ARM's low pin-count SWD.
124 * Accordingly, this interface is responsible for hiding the transport
125 * differences so upper layer code can largely ignore them.
126 *
127 * When the chip is implemented with JTAG-DP or SW-DP, the transport is
128 * fixed as JTAG or SWD, respectively. Chips incorporating SWJ-DP permit
129 * a choice made at board design time (by only using the SWD pins), or
130 * as part of setting up a debug session (if all the dual-role JTAG/SWD
131 * signals are available).
132 */
133 struct adiv5_dap
134 {
135 const struct dap_ops *ops;
136
137 struct arm_jtag *jtag_info;
138 /* Control config */
139 uint32_t dp_ctrl_stat;
140
141 /**
142 * Cache for DP_SELECT bits identifying the current AP. A DAP may
143 * connect to multiple APs, such as one MEM-AP for general access,
144 * another reserved for accessing debug modules, and a JTAG-DP.
145 * "-1" indicates no cached value.
146 */
147 uint32_t apsel;
148
149 /**
150 * Cache for DP_SELECT bits identifying the current four-word AP
151 * register bank. This caches AP register addresss bits 7:4; JTAG
152 * and SWD access primitves pass address bits 3:2; bits 1:0 are zero.
153 * "-1" indicates no cached value.
154 */
155 uint32_t ap_bank_value;
156
157 /**
158 * Cache for (MEM-AP) AP_REG_CSW register value. This is written to
159 * configure an access mode, such as autoincrementing AP_REG_TAR during
160 * word access. "-1" indicates no cached value.
161 */
162 uint32_t ap_csw_value;
163
164 /**
165 * Cache for (MEM-AP) AP_REG_TAR register value This is written to
166 * configure the address being read or written
167 * "-1" indicates no cached value.
168 */
169 uint32_t ap_tar_value;
170
171 /* information about current pending SWjDP-AHBAP transaction */
172 uint8_t ack;
173
174 /**
175 * Configures how many extra tck clocks are added after starting a
176 * MEM-AP access before we try to read its status (and/or result).
177 */
178 uint32_t memaccess_tck;
179 /* Size of TAR autoincrement block, ARM ADI Specification requires at least 10 bits */
180 uint32_t tar_autoincr_block;
181
182 };
183
184 /**
185 * Transport-neutral representation of queued DAP transactions, supporting
186 * both JTAG and SWD transports. All submitted transactions are logically
187 * queued, until the queue is executed by run(). Some implementations might
188 * execute transactions as soon as they're submitted, but no status is made
189 * availablue until run().
190 */
191 struct dap_ops {
192 /** If the DAP transport isn't SWD, it must be JTAG. Upper level
193 * code may need to care about the difference in some cases.
194 */
195 bool is_swd;
196
197 /** Reads the DAP's IDCODe register. */
198 int (*queue_idcode_read)(struct adiv5_dap *dap,
199 uint8_t *ack, uint32_t *data);
200
201 /** DP register read. */
202 int (*queue_dp_read)(struct adiv5_dap *dap, unsigned reg,
203 uint32_t *data);
204 /** DP register write. */
205 int (*queue_dp_write)(struct adiv5_dap *dap, unsigned reg,
206 uint32_t data);
207
208 /** AP register read. */
209 int (*queue_ap_read)(struct adiv5_dap *dap, unsigned reg,
210 uint32_t *data);
211 /** AP register write. */
212 int (*queue_ap_write)(struct adiv5_dap *dap, unsigned reg,
213 uint32_t data);
214 /** AP operation abort. */
215 int (*queue_ap_abort)(struct adiv5_dap *dap, uint8_t *ack);
216
217 /** Executes all queued DAP operations. */
218 int (*run)(struct adiv5_dap *dap);
219 };
220
221 /**
222 * Queue an IDCODE register read. This is primarily useful for SWD
223 * transports, where it is required as part of link initialization.
224 * (For JTAG, this register is read as part of scan chain setup.)
225 *
226 * @param dap The DAP used for reading.
227 * @param ack Pointer to where transaction status will be stored.
228 * @param data Pointer saying where to store the IDCODE value.
229 *
230 * @return ERROR_OK for success, else a fault code.
231 */
232 static inline int dap_queue_idcode_read(struct adiv5_dap *dap,
233 uint8_t *ack, uint32_t *data)
234 {
235 return dap->ops->queue_idcode_read(dap, ack, data);
236 }
237
238 /**
239 * Queue a DP register read.
240 * Note that not all DP registers are readable; also, that JTAG and SWD
241 * have slight differences in DP register support.
242 *
243 * @param dap The DAP used for reading.
244 * @param reg The two-bit number of the DP register being read.
245 * @param data Pointer saying where to store the register's value
246 * (in host endianness).
247 *
248 * @return ERROR_OK for success, else a fault code.
249 */
250 static inline int dap_queue_dp_read(struct adiv5_dap *dap,
251 unsigned reg, uint32_t *data)
252 {
253 return dap->ops->queue_dp_read(dap, reg, data);
254 }
255
256 /**
257 * Queue a DP register write.
258 * Note that not all DP registers are writable; also, that JTAG and SWD
259 * have slight differences in DP register support.
260 *
261 * @param dap The DAP used for writing.
262 * @param reg The two-bit number of the DP register being written.
263 * @param data Value being written (host endianness)
264 *
265 * @return ERROR_OK for success, else a fault code.
266 */
267 static inline int dap_queue_dp_write(struct adiv5_dap *dap,
268 unsigned reg, uint32_t data)
269 {
270 return dap->ops->queue_dp_write(dap, reg, data);
271 }
272
273 /**
274 * Queue an AP register read.
275 *
276 * @param dap The DAP used for reading.
277 * @param reg The number of the AP register being read.
278 * @param data Pointer saying where to store the register's value
279 * (in host endianness).
280 *
281 * @return ERROR_OK for success, else a fault code.
282 */
283 static inline int dap_queue_ap_read(struct adiv5_dap *dap,
284 unsigned reg, uint32_t *data)
285 {
286 return dap->ops->queue_ap_read(dap, reg, data);
287 }
288
289 /**
290 * Queue an AP register write.
291 *
292 * @param dap The DAP used for writing.
293 * @param reg The number of the AP register being written.
294 * @param data Value being written (host endianness)
295 *
296 * @return ERROR_OK for success, else a fault code.
297 */
298 static inline int dap_queue_ap_write(struct adiv5_dap *dap,
299 unsigned reg, uint32_t data)
300 {
301 return dap->ops->queue_ap_write(dap, reg, data);
302 }
303
304 /**
305 * Queue an AP abort operation. The current AP transaction is aborted,
306 * including any update of the transaction counter. The AP is left in
307 * an unknown state (so it must be re-initialized). For use only after
308 * the AP has reported WAIT status for an extended period.
309 *
310 * @param dap The DAP used for writing.
311 * @param ack Pointer to where transaction status will be stored.
312 *
313 * @return ERROR_OK for success, else a fault code.
314 */
315 static inline int dap_queue_ap_abort(struct adiv5_dap *dap, uint8_t *ack)
316 {
317 return dap->ops->queue_ap_abort(dap, ack);
318 }
319
320 /**
321 * Perform all queued DAP operations, and clear any errors posted in the
322 * CTRL_STAT register when they are done. Note that if more than one AP
323 * operation will be queued, one of the first operations in the queue
324 * should probably enable CORUNDETECT in the CTRL/STAT register.
325 *
326 * @param dap The DAP used.
327 *
328 * @return ERROR_OK for success, else a fault code.
329 */
330 static inline int dap_run(struct adiv5_dap *dap)
331 {
332 return dap->ops->run(dap);
333 }
334
335 /** Accessor for currently selected DAP-AP number (0..255) */
336 static inline uint8_t dap_ap_get_select(struct adiv5_dap *swjdp)
337 {
338 return (uint8_t)(swjdp ->apsel >> 24);
339 }
340
341 /* AP selection applies to future AP transactions */
342 void dap_ap_select(struct adiv5_dap *dap,uint8_t apsel);
343
344 /* Queued AP transactions */
345 int dap_setup_accessport(struct adiv5_dap *swjdp,
346 uint32_t csw, uint32_t tar);
347
348 /* Queued MEM-AP memory mapped single word transfers */
349 int mem_ap_read_u32(struct adiv5_dap *swjdp, uint32_t address, uint32_t *value);
350 int mem_ap_write_u32(struct adiv5_dap *swjdp, uint32_t address, uint32_t value);
351
352 /* Synchronous MEM-AP memory mapped single word transfers */
353 int mem_ap_read_atomic_u32(struct adiv5_dap *swjdp,
354 uint32_t address, uint32_t *value);
355 int mem_ap_write_atomic_u32(struct adiv5_dap *swjdp,
356 uint32_t address, uint32_t value);
357
358 /* MEM-AP memory mapped bus block transfers */
359 int mem_ap_read_buf_u8(struct adiv5_dap *swjdp,
360 uint8_t *buffer, int count, uint32_t address);
361 int mem_ap_read_buf_u16(struct adiv5_dap *swjdp,
362 uint8_t *buffer, int count, uint32_t address);
363 int mem_ap_read_buf_u32(struct adiv5_dap *swjdp,
364 uint8_t *buffer, int count, uint32_t address);
365
366 int mem_ap_write_buf_u8(struct adiv5_dap *swjdp,
367 uint8_t *buffer, int count, uint32_t address);
368 int mem_ap_write_buf_u16(struct adiv5_dap *swjdp,
369 uint8_t *buffer, int count, uint32_t address);
370 int mem_ap_write_buf_u32(struct adiv5_dap *swjdp,
371 uint8_t *buffer, int count, uint32_t address);
372
373 /* Initialisation of the debug system, power domains and registers */
374 int ahbap_debugport_init(struct adiv5_dap *swjdp);
375
376
377 struct target;
378
379 /* Put debug link into SWD mode */
380 int dap_to_swd(struct target *target);
381
382 /* Put debug link into JTAG mode */
383 int dap_to_jtag(struct target *target);
384
385 extern const struct command_registration dap_command_handlers[];
386
387 #endif

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)