ADIv5: Fix typo in log message
[openocd.git] / src / target / arm_adi_v5.h
1 /***************************************************************************
2 * Copyright (C) 2006 by Magnus Lundin *
3 * lundin@mlu.mine.nu *
4 * *
5 * Copyright (C) 2008 by Spencer Oliver *
6 * spen@spen-soft.co.uk *
7 * *
8 * This program is free software; you can redistribute it and/or modify *
9 * it under the terms of the GNU General Public License as published by *
10 * the Free Software Foundation; either version 2 of the License, or *
11 * (at your option) any later version. *
12 * *
13 * This program is distributed in the hope that it will be useful, *
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
16 * GNU General Public License for more details. *
17 * *
18 * You should have received a copy of the GNU General Public License *
19 * along with this program; if not, write to the *
20 * Free Software Foundation, Inc., *
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. *
22 ***************************************************************************/
23
24 #ifndef ARM_ADI_V5_H
25 #define ARM_ADI_V5_H
26
27 /**
28 * @file
29 * This defines formats and data structures used to talk to ADIv5 entities.
30 * Those include a DAP, different types of Debug Port (DP), and memory mapped
31 * resources accessed through a MEM-AP.
32 */
33
34 #include "arm_jtag.h"
35
36 /* FIXME remove these JTAG-specific decls when mem_ap_read_buf_u32()
37 * is no longer JTAG-specific
38 */
39 #define JTAG_DP_DPACC 0xA
40 #define JTAG_DP_APACC 0xB
41
42 /* three-bit ACK values for SWD access (sent LSB first) */
43 #define SWD_ACK_OK 0x1
44 #define SWD_ACK_WAIT 0x2
45 #define SWD_ACK_FAULT 0x4
46
47 #define DPAP_WRITE 0
48 #define DPAP_READ 1
49
50 #define BANK_REG(bank, reg) (((bank) << 4) | (reg))
51
52 /* A[3:0] for DP registers; A[1:0] are always zero.
53 * - JTAG accesses all of these via JTAG_DP_DPACC, except for
54 * IDCODE (JTAG_DP_IDCODE) and ABORT (JTAG_DP_ABORT).
55 * - SWD accesses these directly, sometimes needing SELECT.CTRLSEL
56 */
57 #define DP_IDCODE BANK_REG(0x0, 0x0) /* SWD: read */
58 #define DP_ABORT BANK_REG(0x0, 0x0) /* SWD: write */
59 #define DP_CTRL_STAT BANK_REG(0x0, 0x4) /* r/w */
60 #define DP_RESEND BANK_REG(0x0, 0x8) /* SWD: read */
61 #define DP_SELECT BANK_REG(0x0, 0x8) /* JTAG: r/w; SWD: write */
62 #define DP_RDBUFF BANK_REG(0x0, 0xC) /* read-only */
63 #define DP_WCR BANK_REG(0x1, 0x4) /* SWD: r/w */
64
65 #define WCR_TO_TRN(wcr) ((uint32_t)(1 + (3 & ((wcr)) >> 8))) /* 1..4 clocks */
66 #define WCR_TO_PRESCALE(wcr) ((uint32_t)(7 & ((wcr)))) /* impl defined */
67
68 /* Fields of the DP's AP ABORT register */
69 #define DAPABORT (1UL << 0)
70 #define STKCMPCLR (1UL << 1) /* SWD-only */
71 #define STKERRCLR (1UL << 2) /* SWD-only */
72 #define WDERRCLR (1UL << 3) /* SWD-only */
73 #define ORUNERRCLR (1UL << 4) /* SWD-only */
74
75 /* Fields of the DP's CTRL/STAT register */
76 #define CORUNDETECT (1UL << 0)
77 #define SSTICKYORUN (1UL << 1)
78 /* 3:2 - transaction mode (e.g. pushed compare) */
79 #define SSTICKYCMP (1UL << 4)
80 #define SSTICKYERR (1UL << 5)
81 #define READOK (1UL << 6) /* SWD-only */
82 #define WDATAERR (1UL << 7) /* SWD-only */
83 /* 11:8 - mask lanes for pushed compare or verify ops */
84 /* 21:12 - transaction counter */
85 #define CDBGRSTREQ (1UL << 26)
86 #define CDBGRSTACK (1UL << 27)
87 #define CDBGPWRUPREQ (1UL << 28)
88 #define CDBGPWRUPACK (1UL << 29)
89 #define CSYSPWRUPREQ (1UL << 30)
90 #define CSYSPWRUPACK (1UL << 31)
91
92 /* MEM-AP register addresses */
93 /* TODO: rename as MEM_AP_REG_* */
94 #define AP_REG_CSW 0x00
95 #define AP_REG_TAR 0x04
96 #define AP_REG_DRW 0x0C
97 #define AP_REG_BD0 0x10
98 #define AP_REG_BD1 0x14
99 #define AP_REG_BD2 0x18
100 #define AP_REG_BD3 0x1C
101 #define AP_REG_CFG 0xF4 /* big endian? */
102 #define AP_REG_BASE 0xF8
103
104 /* Generic AP register address */
105 #define AP_REG_IDR 0xFC
106
107 /* Fields of the MEM-AP's CSW register */
108 #define CSW_8BIT 0
109 #define CSW_16BIT 1
110 #define CSW_32BIT 2
111 #define CSW_ADDRINC_MASK (3UL << 4)
112 #define CSW_ADDRINC_OFF 0UL
113 #define CSW_ADDRINC_SINGLE (1UL << 4)
114 #define CSW_ADDRINC_PACKED (2UL << 4)
115 #define CSW_DEVICE_EN (1UL << 6)
116 #define CSW_TRIN_PROG (1UL << 7)
117 #define CSW_SPIDEN (1UL << 23)
118 /* 30:24 - implementation-defined! */
119 #define CSW_HPROT (1UL << 25) /* ? */
120 #define CSW_MASTER_DEBUG (1UL << 29) /* ? */
121 #define CSW_SPROT (1UL << 30)
122 #define CSW_DBGSWENABLE (1UL << 31)
123
124 /**
125 * This represents an ARM Debug Interface (v5) Debug Access Port (DAP).
126 * A DAP has two types of component: one Debug Port (DP), which is a
127 * transport agent; and at least one Access Port (AP), controlling
128 * resource access. Most common is a MEM-AP, for memory access.
129 *
130 * There are two basic DP transports: JTAG, and ARM's low pin-count SWD.
131 * Accordingly, this interface is responsible for hiding the transport
132 * differences so upper layer code can largely ignore them.
133 *
134 * When the chip is implemented with JTAG-DP or SW-DP, the transport is
135 * fixed as JTAG or SWD, respectively. Chips incorporating SWJ-DP permit
136 * a choice made at board design time (by only using the SWD pins), or
137 * as part of setting up a debug session (if all the dual-role JTAG/SWD
138 * signals are available).
139 */
140 struct adiv5_dap {
141 const struct dap_ops *ops;
142
143 struct arm_jtag *jtag_info;
144 /* Control config */
145 uint32_t dp_ctrl_stat;
146
147 uint32_t apcsw[256];
148 uint32_t apsel;
149
150 /**
151 * Cache for DP_SELECT bits identifying the current AP. A DAP may
152 * connect to multiple APs, such as one MEM-AP for general access,
153 * another reserved for accessing debug modules, and a JTAG-DP.
154 * "-1" indicates no cached value.
155 */
156 uint32_t ap_current;
157
158 /**
159 * Cache for DP_SELECT bits identifying the current four-word AP
160 * register bank. This caches AP register addresss bits 7:4; JTAG
161 * and SWD access primitves pass address bits 3:2; bits 1:0 are zero.
162 * "-1" indicates no cached value.
163 */
164 uint32_t ap_bank_value;
165
166 /**
167 * Cache for DP_SELECT bits identifying the current four-word DP
168 * register bank. This caches DP register addresss bits 7:4; JTAG
169 * and SWD access primitves pass address bits 3:2; bits 1:0 are zero.
170 */
171 uint32_t dp_bank_value;
172
173 /**
174 * Cache for (MEM-AP) AP_REG_CSW register value. This is written to
175 * configure an access mode, such as autoincrementing AP_REG_TAR during
176 * word access. "-1" indicates no cached value.
177 */
178 uint32_t ap_csw_value;
179
180 /**
181 * Cache for (MEM-AP) AP_REG_TAR register value This is written to
182 * configure the address being read or written
183 * "-1" indicates no cached value.
184 */
185 uint32_t ap_tar_value;
186
187 /* information about current pending SWjDP-AHBAP transaction */
188 uint8_t ack;
189
190 /**
191 * Holds the pointer to the destination word for the last queued read,
192 * for use with posted AP read sequence optimization.
193 */
194 uint32_t *last_read;
195
196 /**
197 * Configures how many extra tck clocks are added after starting a
198 * MEM-AP access before we try to read its status (and/or result).
199 */
200 uint32_t memaccess_tck;
201
202 /* Size of TAR autoincrement block, ARM ADI Specification requires at least 10 bits */
203 uint32_t tar_autoincr_block;
204
205 /* true if packed transfers are supported by the MEM-AP */
206 bool packed_transfers;
207
208 /* true if unaligned memory access is not supported by the MEM-AP */
209 bool unaligned_access_bad;
210
211 /* The TI TMS470 and TMS570 series processors use a BE-32 memory ordering
212 * despite lack of support in the ARMv7 architecture. Memory access through
213 * the AHB-AP has strange byte ordering these processors, and we need to
214 * swizzle appropriately. */
215 bool ti_be_32_quirks;
216
217 /**
218 * Signals that an attempt to reestablish communication afresh
219 * should be performed before the next access.
220 */
221 bool do_reconnect;
222 };
223
224 /**
225 * Transport-neutral representation of queued DAP transactions, supporting
226 * both JTAG and SWD transports. All submitted transactions are logically
227 * queued, until the queue is executed by run(). Some implementations might
228 * execute transactions as soon as they're submitted, but no status is made
229 * available until run().
230 */
231 struct dap_ops {
232 /** If the DAP transport isn't SWD, it must be JTAG. Upper level
233 * code may need to care about the difference in some cases.
234 */
235 bool is_swd;
236
237 /** DP register read. */
238 int (*queue_dp_read)(struct adiv5_dap *dap, unsigned reg,
239 uint32_t *data);
240 /** DP register write. */
241 int (*queue_dp_write)(struct adiv5_dap *dap, unsigned reg,
242 uint32_t data);
243
244 /** AP register read. */
245 int (*queue_ap_read)(struct adiv5_dap *dap, unsigned reg,
246 uint32_t *data);
247 /** AP register write. */
248 int (*queue_ap_write)(struct adiv5_dap *dap, unsigned reg,
249 uint32_t data);
250
251 /** AP operation abort. */
252 int (*queue_ap_abort)(struct adiv5_dap *dap, uint8_t *ack);
253
254 /** Executes all queued DAP operations. */
255 int (*run)(struct adiv5_dap *dap);
256 };
257
258 /*
259 * Access Port types
260 */
261 enum ap_type {
262 AP_TYPE_AHB_AP = 0x01, /* AHB Memory-AP */
263 AP_TYPE_APB_AP = 0x02, /* APB Memory-AP */
264 AP_TYPE_JTAG_AP = 0x10 /* JTAG-AP - JTAG master for controlling other JTAG devices */
265 };
266
267 /**
268 * Queue a DP register read.
269 * Note that not all DP registers are readable; also, that JTAG and SWD
270 * have slight differences in DP register support.
271 *
272 * @param dap The DAP used for reading.
273 * @param reg The two-bit number of the DP register being read.
274 * @param data Pointer saying where to store the register's value
275 * (in host endianness).
276 *
277 * @return ERROR_OK for success, else a fault code.
278 */
279 static inline int dap_queue_dp_read(struct adiv5_dap *dap,
280 unsigned reg, uint32_t *data)
281 {
282 assert(dap->ops != NULL);
283 return dap->ops->queue_dp_read(dap, reg, data);
284 }
285
286 /**
287 * Queue a DP register write.
288 * Note that not all DP registers are writable; also, that JTAG and SWD
289 * have slight differences in DP register support.
290 *
291 * @param dap The DAP used for writing.
292 * @param reg The two-bit number of the DP register being written.
293 * @param data Value being written (host endianness)
294 *
295 * @return ERROR_OK for success, else a fault code.
296 */
297 static inline int dap_queue_dp_write(struct adiv5_dap *dap,
298 unsigned reg, uint32_t data)
299 {
300 assert(dap->ops != NULL);
301 return dap->ops->queue_dp_write(dap, reg, data);
302 }
303
304 /**
305 * Queue an AP register read.
306 *
307 * @param dap The DAP used for reading.
308 * @param reg The number of the AP register being read.
309 * @param data Pointer saying where to store the register's value
310 * (in host endianness).
311 *
312 * @return ERROR_OK for success, else a fault code.
313 */
314 static inline int dap_queue_ap_read(struct adiv5_dap *dap,
315 unsigned reg, uint32_t *data)
316 {
317 assert(dap->ops != NULL);
318 return dap->ops->queue_ap_read(dap, reg, data);
319 }
320
321 /**
322 * Queue an AP register write.
323 *
324 * @param dap The DAP used for writing.
325 * @param reg The number of the AP register being written.
326 * @param data Value being written (host endianness)
327 *
328 * @return ERROR_OK for success, else a fault code.
329 */
330 static inline int dap_queue_ap_write(struct adiv5_dap *dap,
331 unsigned reg, uint32_t data)
332 {
333 assert(dap->ops != NULL);
334 return dap->ops->queue_ap_write(dap, reg, data);
335 }
336
337 /**
338 * Queue an AP abort operation. The current AP transaction is aborted,
339 * including any update of the transaction counter. The AP is left in
340 * an unknown state (so it must be re-initialized). For use only after
341 * the AP has reported WAIT status for an extended period.
342 *
343 * @param dap The DAP used for writing.
344 * @param ack Pointer to where transaction status will be stored.
345 *
346 * @return ERROR_OK for success, else a fault code.
347 */
348 static inline int dap_queue_ap_abort(struct adiv5_dap *dap, uint8_t *ack)
349 {
350 assert(dap->ops != NULL);
351 return dap->ops->queue_ap_abort(dap, ack);
352 }
353
354 /**
355 * Perform all queued DAP operations, and clear any errors posted in the
356 * CTRL_STAT register when they are done. Note that if more than one AP
357 * operation will be queued, one of the first operations in the queue
358 * should probably enable CORUNDETECT in the CTRL/STAT register.
359 *
360 * @param dap The DAP used.
361 *
362 * @return ERROR_OK for success, else a fault code.
363 */
364 static inline int dap_run(struct adiv5_dap *dap)
365 {
366 assert(dap->ops != NULL);
367 return dap->ops->run(dap);
368 }
369
370 static inline int dap_dp_read_atomic(struct adiv5_dap *dap, unsigned reg,
371 uint32_t *value)
372 {
373 int retval;
374
375 retval = dap_queue_dp_read(dap, reg, value);
376 if (retval != ERROR_OK)
377 return retval;
378
379 return dap_run(dap);
380 }
381
382 static inline int dap_dp_poll_register(struct adiv5_dap *dap, unsigned reg,
383 uint32_t mask, uint32_t value, int timeout)
384 {
385 assert(timeout > 0);
386 assert((value & mask) == value);
387
388 int ret;
389 uint32_t regval;
390 LOG_DEBUG("DAP: poll %x, mask 0x%08" PRIx32 ", value 0x%08" PRIx32,
391 reg, mask, value);
392 do {
393 ret = dap_dp_read_atomic(dap, reg, &regval);
394 if (ret != ERROR_OK)
395 return ret;
396
397 if ((regval & mask) == value)
398 break;
399
400 alive_sleep(10);
401 } while (--timeout);
402
403 if (!timeout) {
404 LOG_DEBUG("DAP: poll %x timeout", reg);
405 return ERROR_FAIL;
406 } else {
407 return ERROR_OK;
408 }
409 }
410
411 /** Accessor for currently selected DAP-AP number (0..255) */
412 static inline uint8_t dap_ap_get_select(struct adiv5_dap *swjdp)
413 {
414 return (uint8_t)(swjdp->ap_current >> 24);
415 }
416
417 /* AP selection applies to future AP transactions */
418 void dap_ap_select(struct adiv5_dap *dap, uint8_t ap);
419
420 /* Queued AP transactions */
421 int dap_setup_accessport(struct adiv5_dap *swjdp,
422 uint32_t csw, uint32_t tar);
423
424 /* Queued MEM-AP memory mapped single word transfers */
425 int mem_ap_read_u32(struct adiv5_dap *swjdp, uint32_t address, uint32_t *value);
426 int mem_ap_write_u32(struct adiv5_dap *swjdp, uint32_t address, uint32_t value);
427
428 /* Synchronous MEM-AP memory mapped single word transfers */
429 int mem_ap_read_atomic_u32(struct adiv5_dap *swjdp,
430 uint32_t address, uint32_t *value);
431 int mem_ap_write_atomic_u32(struct adiv5_dap *swjdp,
432 uint32_t address, uint32_t value);
433
434 /* Queued MEM-AP memory mapped single word transfers with selection of ap */
435 int mem_ap_sel_read_u32(struct adiv5_dap *swjdp, uint8_t ap,
436 uint32_t address, uint32_t *value);
437 int mem_ap_sel_write_u32(struct adiv5_dap *swjdp, uint8_t ap,
438 uint32_t address, uint32_t value);
439
440 /* Synchronous MEM-AP memory mapped single word transfers with selection of ap */
441 int mem_ap_sel_read_atomic_u32(struct adiv5_dap *swjdp, uint8_t ap,
442 uint32_t address, uint32_t *value);
443 int mem_ap_sel_write_atomic_u32(struct adiv5_dap *swjdp, uint8_t ap,
444 uint32_t address, uint32_t value);
445
446 /* Synchronous MEM-AP memory mapped bus block transfers */
447 int mem_ap_read(struct adiv5_dap *dap, uint8_t *buffer, uint32_t size,
448 uint32_t count, uint32_t address, bool addrinc);
449 int mem_ap_write(struct adiv5_dap *dap, const uint8_t *buffer, uint32_t size,
450 uint32_t count, uint32_t address, bool addrinc);
451
452 /* Synchronous MEM-AP memory mapped bus block transfers with selection of ap */
453 int mem_ap_sel_read_buf(struct adiv5_dap *swjdp, uint8_t ap,
454 uint8_t *buffer, uint32_t size, uint32_t count, uint32_t address);
455 int mem_ap_sel_write_buf(struct adiv5_dap *swjdp, uint8_t ap,
456 const uint8_t *buffer, uint32_t size, uint32_t count, uint32_t address);
457
458 /* Synchronous, non-incrementing buffer functions for accessing fifos, with
459 * selection of ap */
460 int mem_ap_sel_read_buf_noincr(struct adiv5_dap *swjdp, uint8_t ap,
461 uint8_t *buffer, uint32_t size, uint32_t count, uint32_t address);
462 int mem_ap_sel_write_buf_noincr(struct adiv5_dap *swjdp, uint8_t ap,
463 const uint8_t *buffer, uint32_t size, uint32_t count, uint32_t address);
464
465 /* Initialisation of the debug system, power domains and registers */
466 int ahbap_debugport_init(struct adiv5_dap *swjdp);
467
468 /* Probe the AP for ROM Table location */
469 int dap_get_debugbase(struct adiv5_dap *dap, int ap,
470 uint32_t *dbgbase, uint32_t *apid);
471
472 /* Probe Access Ports to find a particular type */
473 int dap_find_ap(struct adiv5_dap *dap,
474 enum ap_type type_to_find,
475 uint8_t *ap_num_out);
476
477 /* Lookup CoreSight component */
478 int dap_lookup_cs_component(struct adiv5_dap *dap, int ap,
479 uint32_t dbgbase, uint8_t type, uint32_t *addr, int32_t *idx);
480
481 struct target;
482
483 /* Put debug link into SWD mode */
484 int dap_to_swd(struct target *target);
485
486 /* Put debug link into JTAG mode */
487 int dap_to_jtag(struct target *target);
488
489 extern const struct command_registration dap_command_handlers[];
490
491 #endif

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)