19744604e004ffe4a6b607ec881ab25f689f14ec
[openocd.git] / src / target / armv7m.h
1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2006 by Magnus Lundin *
6 * lundin@mlu.mine.nu *
7 * *
8 * Copyright (C) 2008 by Spencer Oliver *
9 * spen@spen-soft.co.uk *
10 * *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
15 * *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
20 * *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. *
25 ***************************************************************************/
26
27 #ifndef ARMV7M_COMMON_H
28 #define ARMV7M_COMMON_H
29
30 #include "arm_adi_v5.h"
31 #include "arm.h"
32 #include "armv7m_trace.h"
33
34 extern const int armv7m_psp_reg_map[];
35 extern const int armv7m_msp_reg_map[];
36
37 const char *armv7m_exception_string(int number);
38
39 /* offsets into armv7m core register cache */
40 enum {
41 /* for convenience, the first set of indices match
42 * the Cortex-M3/-M4 DCRSR selectors
43 */
44 ARMV7M_R0,
45 ARMV7M_R1,
46 ARMV7M_R2,
47 ARMV7M_R3,
48
49 ARMV7M_R4,
50 ARMV7M_R5,
51 ARMV7M_R6,
52 ARMV7M_R7,
53
54 ARMV7M_R8,
55 ARMV7M_R9,
56 ARMV7M_R10,
57 ARMV7M_R11,
58
59 ARMV7M_R12,
60 ARMV7M_R13,
61 ARMV7M_R14,
62 ARMV7M_PC = 15,
63
64 ARMV7M_xPSR = 16,
65 ARMV7M_MSP,
66 ARMV7M_PSP,
67
68 /* this next set of indices is arbitrary */
69 ARMV7M_PRIMASK,
70 ARMV7M_BASEPRI,
71 ARMV7M_FAULTMASK,
72 ARMV7M_CONTROL,
73
74 /* 32bit Floating-point registers */
75 ARMV7M_S0,
76 ARMV7M_S1,
77 ARMV7M_S2,
78 ARMV7M_S3,
79 ARMV7M_S4,
80 ARMV7M_S5,
81 ARMV7M_S6,
82 ARMV7M_S7,
83 ARMV7M_S8,
84 ARMV7M_S9,
85 ARMV7M_S10,
86 ARMV7M_S11,
87 ARMV7M_S12,
88 ARMV7M_S13,
89 ARMV7M_S14,
90 ARMV7M_S15,
91 ARMV7M_S16,
92 ARMV7M_S17,
93 ARMV7M_S18,
94 ARMV7M_S19,
95 ARMV7M_S20,
96 ARMV7M_S21,
97 ARMV7M_S22,
98 ARMV7M_S23,
99 ARMV7M_S24,
100 ARMV7M_S25,
101 ARMV7M_S26,
102 ARMV7M_S27,
103 ARMV7M_S28,
104 ARMV7M_S29,
105 ARMV7M_S30,
106 ARMV7M_S31,
107
108 /* 64bit Floating-point registers */
109 ARMV7M_D0,
110 ARMV7M_D1,
111 ARMV7M_D2,
112 ARMV7M_D3,
113 ARMV7M_D4,
114 ARMV7M_D5,
115 ARMV7M_D6,
116 ARMV7M_D7,
117 ARMV7M_D8,
118 ARMV7M_D9,
119 ARMV7M_D10,
120 ARMV7M_D11,
121 ARMV7M_D12,
122 ARMV7M_D13,
123 ARMV7M_D14,
124 ARMV7M_D15,
125
126 /* Floating-point status registers */
127 ARMV7M_FPSID,
128 ARMV7M_FPSCR,
129 ARMV7M_FPEXC,
130
131 ARMV7M_LAST_REG,
132 };
133
134 enum {
135 FP_NONE = 0,
136 FPv4_SP,
137 };
138
139 #define ARMV7M_NUM_CORE_REGS (ARMV7M_xPSR + 1)
140 #define ARMV7M_NUM_CORE_REGS_NOFP (ARMV7M_NUM_CORE_REGS + 6)
141
142 #define ARMV7M_COMMON_MAGIC 0x2A452A45
143
144 struct armv7m_common {
145 struct arm arm;
146
147 int common_magic;
148 int exception_number;
149 struct adiv5_dap dap;
150
151 int fp_feature;
152 uint32_t demcr;
153
154 /* stlink is a high level adapter, does not support all functions */
155 bool stlink;
156
157 struct armv7m_trace_config trace_config;
158
159 /* Direct processor core register read and writes */
160 int (*load_core_reg_u32)(struct target *target, uint32_t num, uint32_t *value);
161 int (*store_core_reg_u32)(struct target *target, uint32_t num, uint32_t value);
162
163 int (*examine_debug_reason)(struct target *target);
164 int (*post_debug_entry)(struct target *target);
165
166 void (*pre_restore_context)(struct target *target);
167 };
168
169 static inline struct armv7m_common *
170 target_to_armv7m(struct target *target)
171 {
172 return container_of(target->arch_info, struct armv7m_common, arm);
173 }
174
175 static inline bool is_armv7m(struct armv7m_common *armv7m)
176 {
177 return armv7m->common_magic == ARMV7M_COMMON_MAGIC;
178 }
179
180 struct armv7m_algorithm {
181 int common_magic;
182
183 enum arm_mode core_mode;
184
185 uint32_t context[ARMV7M_LAST_REG]; /* ARMV7M_NUM_REGS */
186 };
187
188 struct reg_cache *armv7m_build_reg_cache(struct target *target);
189 enum armv7m_mode armv7m_number_to_mode(int number);
190 int armv7m_mode_to_number(enum armv7m_mode mode);
191
192 int armv7m_arch_state(struct target *target);
193 int armv7m_get_gdb_reg_list(struct target *target,
194 struct reg **reg_list[], int *reg_list_size,
195 enum target_register_class reg_class);
196
197 int armv7m_init_arch_info(struct target *target, struct armv7m_common *armv7m);
198
199 int armv7m_run_algorithm(struct target *target,
200 int num_mem_params, struct mem_param *mem_params,
201 int num_reg_params, struct reg_param *reg_params,
202 uint32_t entry_point, uint32_t exit_point,
203 int timeout_ms, void *arch_info);
204
205 int armv7m_start_algorithm(struct target *target,
206 int num_mem_params, struct mem_param *mem_params,
207 int num_reg_params, struct reg_param *reg_params,
208 uint32_t entry_point, uint32_t exit_point,
209 void *arch_info);
210
211 int armv7m_wait_algorithm(struct target *target,
212 int num_mem_params, struct mem_param *mem_params,
213 int num_reg_params, struct reg_param *reg_params,
214 uint32_t exit_point, int timeout_ms,
215 void *arch_info);
216
217 int armv7m_invalidate_core_regs(struct target *target);
218
219 int armv7m_restore_context(struct target *target);
220
221 int armv7m_checksum_memory(struct target *target,
222 uint32_t address, uint32_t count, uint32_t *checksum);
223 int armv7m_blank_check_memory(struct target *target,
224 uint32_t address, uint32_t count, uint32_t *blank);
225
226 int armv7m_maybe_skip_bkpt_inst(struct target *target, bool *inst_found);
227
228 extern const struct command_registration armv7m_command_handlers[];
229
230 #endif /* ARMV7M_H */

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)