flash/stm32l4x: fix dual bank support for STM32L552xC devices
[openocd.git] / src / target / armv7m.h
1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2006 by Magnus Lundin *
6 * lundin@mlu.mine.nu *
7 * *
8 * Copyright (C) 2008 by Spencer Oliver *
9 * spen@spen-soft.co.uk *
10 * *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
15 * *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
20 * *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program. If not, see <http://www.gnu.org/licenses/>. *
23 ***************************************************************************/
24
25 #ifndef OPENOCD_TARGET_ARMV7M_H
26 #define OPENOCD_TARGET_ARMV7M_H
27
28 #include "arm_adi_v5.h"
29 #include "arm.h"
30 #include "armv7m_trace.h"
31
32 extern const int armv7m_psp_reg_map[];
33 extern const int armv7m_msp_reg_map[];
34
35 const char *armv7m_exception_string(int number);
36
37 /* Cortex-M DCRSR.REGSEL selectors */
38 enum {
39 ARMV7M_REGSEL_R0,
40 ARMV7M_REGSEL_R1,
41 ARMV7M_REGSEL_R2,
42 ARMV7M_REGSEL_R3,
43
44 ARMV7M_REGSEL_R4,
45 ARMV7M_REGSEL_R5,
46 ARMV7M_REGSEL_R6,
47 ARMV7M_REGSEL_R7,
48
49 ARMV7M_REGSEL_R8,
50 ARMV7M_REGSEL_R9,
51 ARMV7M_REGSEL_R10,
52 ARMV7M_REGSEL_R11,
53
54 ARMV7M_REGSEL_R12,
55 ARMV7M_REGSEL_R13,
56 ARMV7M_REGSEL_R14,
57 ARMV7M_REGSEL_PC = 15,
58
59 ARMV7M_REGSEL_xPSR = 16,
60 ARMV7M_REGSEL_MSP,
61 ARMV7M_REGSEL_PSP,
62
63 ARMV8M_REGSEL_MSP_NS = 0x18,
64 ARMV8M_REGSEL_PSP_NS,
65 ARMV8M_REGSEL_MSP_S,
66 ARMV8M_REGSEL_PSP_S,
67 ARMV8M_REGSEL_MSPLIM_S,
68 ARMV8M_REGSEL_PSPLIM_S,
69 ARMV8M_REGSEL_MSPLIM_NS,
70 ARMV8M_REGSEL_PSPLIM_NS,
71
72 ARMV7M_REGSEL_PMSK_BPRI_FLTMSK_CTRL = 0x14,
73 ARMV8M_REGSEL_PMSK_BPRI_FLTMSK_CTRL_S = 0x22,
74 ARMV8M_REGSEL_PMSK_BPRI_FLTMSK_CTRL_NS = 0x23,
75 ARMV7M_REGSEL_FPSCR = 0x21,
76
77 /* 32bit Floating-point registers */
78 ARMV7M_REGSEL_S0 = 0x40,
79 ARMV7M_REGSEL_S1,
80 ARMV7M_REGSEL_S2,
81 ARMV7M_REGSEL_S3,
82 ARMV7M_REGSEL_S4,
83 ARMV7M_REGSEL_S5,
84 ARMV7M_REGSEL_S6,
85 ARMV7M_REGSEL_S7,
86 ARMV7M_REGSEL_S8,
87 ARMV7M_REGSEL_S9,
88 ARMV7M_REGSEL_S10,
89 ARMV7M_REGSEL_S11,
90 ARMV7M_REGSEL_S12,
91 ARMV7M_REGSEL_S13,
92 ARMV7M_REGSEL_S14,
93 ARMV7M_REGSEL_S15,
94 ARMV7M_REGSEL_S16,
95 ARMV7M_REGSEL_S17,
96 ARMV7M_REGSEL_S18,
97 ARMV7M_REGSEL_S19,
98 ARMV7M_REGSEL_S20,
99 ARMV7M_REGSEL_S21,
100 ARMV7M_REGSEL_S22,
101 ARMV7M_REGSEL_S23,
102 ARMV7M_REGSEL_S24,
103 ARMV7M_REGSEL_S25,
104 ARMV7M_REGSEL_S26,
105 ARMV7M_REGSEL_S27,
106 ARMV7M_REGSEL_S28,
107 ARMV7M_REGSEL_S29,
108 ARMV7M_REGSEL_S30,
109 ARMV7M_REGSEL_S31,
110 };
111
112 /* offsets into armv7m core register cache */
113 enum {
114 /* for convenience, the first set of indices match
115 * the Cortex-M DCRSR.REGSEL selectors
116 */
117 ARMV7M_R0 = ARMV7M_REGSEL_R0,
118 ARMV7M_R1 = ARMV7M_REGSEL_R1,
119 ARMV7M_R2 = ARMV7M_REGSEL_R2,
120 ARMV7M_R3 = ARMV7M_REGSEL_R3,
121
122 ARMV7M_R4 = ARMV7M_REGSEL_R4,
123 ARMV7M_R5 = ARMV7M_REGSEL_R5,
124 ARMV7M_R6 = ARMV7M_REGSEL_R6,
125 ARMV7M_R7 = ARMV7M_REGSEL_R7,
126
127 ARMV7M_R8 = ARMV7M_REGSEL_R8,
128 ARMV7M_R9 = ARMV7M_REGSEL_R9,
129 ARMV7M_R10 = ARMV7M_REGSEL_R10,
130 ARMV7M_R11 = ARMV7M_REGSEL_R11,
131
132 ARMV7M_R12 = ARMV7M_REGSEL_R12,
133 ARMV7M_R13 = ARMV7M_REGSEL_R13,
134 ARMV7M_R14 = ARMV7M_REGSEL_R14,
135 ARMV7M_PC = ARMV7M_REGSEL_PC,
136
137 ARMV7M_xPSR = ARMV7M_REGSEL_xPSR,
138 ARMV7M_MSP = ARMV7M_REGSEL_MSP,
139 ARMV7M_PSP = ARMV7M_REGSEL_PSP,
140
141 /* following indices are arbitrary, do not match DCRSR.REGSEL selectors */
142
143 /* A block of container and contained registers follows:
144 * THE ORDER IS IMPORTANT to the end of the block ! */
145 /* working register for packing/unpacking special regs, hidden from gdb */
146 ARMV7M_PMSK_BPRI_FLTMSK_CTRL,
147
148 /* WARNING: If you use armv7m_write_core_reg() on one of 4 following
149 * special registers, the new data go to ARMV7M_PMSK_BPRI_FLTMSK_CTRL
150 * cache only and are not flushed to CPU HW register.
151 * To trigger write to CPU HW register, add
152 * armv7m_write_core_reg(,,ARMV7M_PMSK_BPRI_FLTMSK_CTRL,);
153 */
154 ARMV7M_PRIMASK,
155 ARMV7M_BASEPRI,
156 ARMV7M_FAULTMASK,
157 ARMV7M_CONTROL,
158 /* The end of block of container and contained registers */
159
160 /* ARMv8-M specific registers */
161 ARMV8M_MSP_NS,
162 ARMV8M_PSP_NS,
163 ARMV8M_MSP_S,
164 ARMV8M_PSP_S,
165 ARMV8M_MSPLIM_S,
166 ARMV8M_PSPLIM_S,
167 ARMV8M_MSPLIM_NS,
168 ARMV8M_PSPLIM_NS,
169
170 /* A block of container and contained registers follows:
171 * THE ORDER IS IMPORTANT to the end of the block ! */
172 ARMV8M_PMSK_BPRI_FLTMSK_CTRL_S,
173 ARMV8M_PRIMASK_S,
174 ARMV8M_BASEPRI_S,
175 ARMV8M_FAULTMASK_S,
176 ARMV8M_CONTROL_S,
177 /* The end of block of container and contained registers */
178
179 /* A block of container and contained registers follows:
180 * THE ORDER IS IMPORTANT to the end of the block ! */
181 ARMV8M_PMSK_BPRI_FLTMSK_CTRL_NS,
182 ARMV8M_PRIMASK_NS,
183 ARMV8M_BASEPRI_NS,
184 ARMV8M_FAULTMASK_NS,
185 ARMV8M_CONTROL_NS,
186 /* The end of block of container and contained registers */
187
188 /* 64bit Floating-point registers */
189 ARMV7M_D0,
190 ARMV7M_D1,
191 ARMV7M_D2,
192 ARMV7M_D3,
193 ARMV7M_D4,
194 ARMV7M_D5,
195 ARMV7M_D6,
196 ARMV7M_D7,
197 ARMV7M_D8,
198 ARMV7M_D9,
199 ARMV7M_D10,
200 ARMV7M_D11,
201 ARMV7M_D12,
202 ARMV7M_D13,
203 ARMV7M_D14,
204 ARMV7M_D15,
205
206 /* Floating-point status register */
207 ARMV7M_FPSCR,
208
209 /* for convenience add registers' block delimiters */
210 ARMV7M_LAST_REG,
211 ARMV7M_CORE_FIRST_REG = ARMV7M_R0,
212 ARMV7M_CORE_LAST_REG = ARMV7M_xPSR,
213 ARMV7M_FPU_FIRST_REG = ARMV7M_D0,
214 ARMV7M_FPU_LAST_REG = ARMV7M_FPSCR,
215 ARMV8M_FIRST_REG = ARMV8M_MSP_NS,
216 ARMV8M_LAST_REG = ARMV8M_CONTROL_NS,
217 };
218
219 enum {
220 FP_NONE = 0,
221 FPV4_SP,
222 FPV5_SP,
223 FPV5_DP,
224 };
225
226 #define ARMV7M_NUM_CORE_REGS (ARMV7M_CORE_LAST_REG - ARMV7M_CORE_FIRST_REG + 1)
227
228 #define ARMV7M_COMMON_MAGIC 0x2A452A45
229
230 struct armv7m_common {
231 struct arm arm;
232
233 int common_magic;
234 int exception_number;
235
236 /* AP this processor is connected to in the DAP */
237 struct adiv5_ap *debug_ap;
238
239 int fp_feature;
240 uint32_t demcr;
241
242 /* hla_target uses a high level adapter that does not support all functions */
243 bool is_hla_target;
244
245 struct armv7m_trace_config trace_config;
246
247 /* Direct processor core register read and writes */
248 int (*load_core_reg_u32)(struct target *target, uint32_t regsel, uint32_t *value);
249 int (*store_core_reg_u32)(struct target *target, uint32_t regsel, uint32_t value);
250
251 int (*examine_debug_reason)(struct target *target);
252 int (*post_debug_entry)(struct target *target);
253
254 void (*pre_restore_context)(struct target *target);
255 };
256
257 static inline struct armv7m_common *
258 target_to_armv7m(struct target *target)
259 {
260 return container_of(target->arch_info, struct armv7m_common, arm);
261 }
262
263 static inline bool is_armv7m(const struct armv7m_common *armv7m)
264 {
265 return armv7m->common_magic == ARMV7M_COMMON_MAGIC;
266 }
267
268 struct armv7m_algorithm {
269 int common_magic;
270
271 enum arm_mode core_mode;
272
273 uint32_t context[ARMV7M_LAST_REG]; /* ARMV7M_NUM_REGS */
274 };
275
276 struct reg_cache *armv7m_build_reg_cache(struct target *target);
277 void armv7m_free_reg_cache(struct target *target);
278
279 enum armv7m_mode armv7m_number_to_mode(int number);
280 int armv7m_mode_to_number(enum armv7m_mode mode);
281
282 int armv7m_arch_state(struct target *target);
283 int armv7m_get_gdb_reg_list(struct target *target,
284 struct reg **reg_list[], int *reg_list_size,
285 enum target_register_class reg_class);
286
287 int armv7m_init_arch_info(struct target *target, struct armv7m_common *armv7m);
288
289 int armv7m_run_algorithm(struct target *target,
290 int num_mem_params, struct mem_param *mem_params,
291 int num_reg_params, struct reg_param *reg_params,
292 target_addr_t entry_point, target_addr_t exit_point,
293 int timeout_ms, void *arch_info);
294
295 int armv7m_start_algorithm(struct target *target,
296 int num_mem_params, struct mem_param *mem_params,
297 int num_reg_params, struct reg_param *reg_params,
298 target_addr_t entry_point, target_addr_t exit_point,
299 void *arch_info);
300
301 int armv7m_wait_algorithm(struct target *target,
302 int num_mem_params, struct mem_param *mem_params,
303 int num_reg_params, struct reg_param *reg_params,
304 target_addr_t exit_point, int timeout_ms,
305 void *arch_info);
306
307 int armv7m_invalidate_core_regs(struct target *target);
308
309 int armv7m_restore_context(struct target *target);
310
311 int armv7m_checksum_memory(struct target *target,
312 target_addr_t address, uint32_t count, uint32_t *checksum);
313 int armv7m_blank_check_memory(struct target *target,
314 struct target_memory_check_block *blocks, int num_blocks, uint8_t erased_value);
315
316 int armv7m_maybe_skip_bkpt_inst(struct target *target, bool *inst_found);
317
318 extern const struct command_registration armv7m_command_handlers[];
319
320 #endif /* OPENOCD_TARGET_ARMV7M_H */

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)