adi_v5: Remove unused features of the DAP and SWD interfaces
[openocd.git] / src / target / etm.h
1 /***************************************************************************
2 * Copyright (C) 2005, 2007 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2007 by Vincent Palatin *
6 * vincent.palatin_openocd@m4x.org *
7 * *
8 * This program is free software; you can redistribute it and/or modify *
9 * it under the terms of the GNU General Public License as published by *
10 * the Free Software Foundation; either version 2 of the License, or *
11 * (at your option) any later version. *
12 * *
13 * This program is distributed in the hope that it will be useful, *
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
16 * GNU General Public License for more details. *
17 * *
18 * You should have received a copy of the GNU General Public License *
19 * along with this program; if not, write to the *
20 * Free Software Foundation, Inc., *
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. *
22 ***************************************************************************/
23
24 #ifndef ETM_H
25 #define ETM_H
26
27 #include "trace.h"
28 #include "arm_jtag.h"
29
30 struct image;
31
32 /* ETM registers (JTAG protocol) */
33 enum {
34 ETM_CTRL = 0x00,
35 ETM_CONFIG = 0x01,
36 ETM_TRIG_EVENT = 0x02,
37 ETM_ASIC_CTRL = 0x03,
38 ETM_STATUS = 0x04,
39 ETM_SYS_CONFIG = 0x05,
40 ETM_TRACE_RESOURCE_CTRL = 0x06,
41 ETM_TRACE_EN_CTRL2 = 0x07,
42 ETM_TRACE_EN_EVENT = 0x08,
43 ETM_TRACE_EN_CTRL1 = 0x09,
44 /* optional FIFOFULL */
45 ETM_FIFOFULL_REGION = 0x0a,
46 ETM_FIFOFULL_LEVEL = 0x0b,
47 /* viewdata support */
48 ETM_VIEWDATA_EVENT = 0x0c,
49 ETM_VIEWDATA_CTRL1 = 0x0d,
50 ETM_VIEWDATA_CTRL2 = 0x0e, /* optional */
51 ETM_VIEWDATA_CTRL3 = 0x0f,
52 /* N pairs of ADDR_{COMPARATOR,ACCESS} registers */
53 ETM_ADDR_COMPARATOR_VALUE = 0x10,
54 ETM_ADDR_ACCESS_TYPE = 0x20,
55 /* N pairs of DATA_COMPARATOR_{VALUE,MASK} registers */
56 ETM_DATA_COMPARATOR_VALUE = 0x30,
57 ETM_DATA_COMPARATOR_MASK = 0x40,
58 /* N quads of COUNTER_{RELOAD_{VALUE,EVENT},ENABLE,VALUE} registers */
59 ETM_COUNTER_RELOAD_VALUE = 0x50,
60 ETM_COUNTER_ENABLE = 0x54,
61 ETM_COUNTER_RELOAD_EVENT = 0x58,
62 ETM_COUNTER_VALUE = 0x5c,
63 /* 6 sequencer event transitions */
64 ETM_SEQUENCER_EVENT = 0x60,
65 ETM_SEQUENCER_STATE = 0x67,
66 /* N triggered outputs */
67 ETM_EXTERNAL_OUTPUT = 0x68,
68 /* N task contexts */
69 ETM_CONTEXTID_COMPARATOR_VALUE = 0x6c,
70 ETM_CONTEXTID_COMPARATOR_MASK = 0x6f,
71 ETM_ID = 0x79,
72 };
73
74 struct etm_reg {
75 uint32_t value;
76 const struct etm_reg_info *reg_info;
77 struct arm_jtag *jtag_info;
78 };
79
80 /* Subset of ETM_CTRL bit assignments. Many of these
81 * control the configuration of trace output, which
82 * hooks up either to ETB or to an external device.
83 *
84 * NOTE that these have evolved since the ~v1.3 defns ...
85 */
86 enum {
87 ETM_CTRL_POWERDOWN = (1 << 0),
88 ETM_CTRL_MONITOR_CPRT = (1 << 1),
89
90 /* bits 3:2 == trace type */
91 ETM_CTRL_TRACE_DATA = (1 << 2),
92 ETM_CTRL_TRACE_ADDR = (2 << 2),
93 ETM_CTRL_TRACE_MASK = (3 << 2),
94
95 /* Port width (bits 21 and 6:4) */
96 ETM_PORT_4BIT = 0x00,
97 ETM_PORT_8BIT = 0x10,
98 ETM_PORT_16BIT = 0x20,
99 ETM_PORT_24BIT = 0x30,
100 ETM_PORT_32BIT = 0x40,
101 ETM_PORT_48BIT = 0x50,
102 ETM_PORT_64BIT = 0x60,
103 ETM_PORT_1BIT = 0x00 | (1 << 21),
104 ETM_PORT_2BIT = 0x10 | (1 << 21),
105 ETM_PORT_WIDTH_MASK = 0x70 | (1 << 21),
106
107 ETM_CTRL_FIFOFULL_STALL = (1 << 7),
108 ETM_CTRL_BRANCH_OUTPUT = (1 << 8),
109 ETM_CTRL_DBGRQ = (1 << 9),
110 ETM_CTRL_ETM_PROG = (1 << 10),
111 ETM_CTRL_ETMEN = (1 << 11),
112 ETM_CTRL_CYCLE_ACCURATE = (1 << 12),
113
114 /* Clocking modes -- up to v2.1, bit 13 */
115 ETM_PORT_FULL_CLOCK = (0 << 13),
116 ETM_PORT_HALF_CLOCK = (1 << 13),
117 ETM_PORT_CLOCK_MASK = (1 << 13),
118
119 /* bits 15:14 == context ID size used in tracing */
120 ETM_CTRL_CONTEXTID_NONE = (0 << 14),
121 ETM_CTRL_CONTEXTID_8 = (1 << 14),
122 ETM_CTRL_CONTEXTID_16 = (2 << 14),
123 ETM_CTRL_CONTEXTID_32 = (3 << 14),
124 ETM_CTRL_CONTEXTID_MASK = (3 << 14),
125
126 /* Port modes -- bits 17:16, tied to clocking mode */
127 ETM_PORT_NORMAL = (0 << 16),
128 ETM_PORT_MUXED = (1 << 16),
129 ETM_PORT_DEMUXED = (2 << 16),
130 ETM_PORT_MODE_MASK = (3 << 16),
131
132 /* bits 31:18 defined in v3.0 and later (e.g. ARM11+) */
133 };
134
135 /* forward-declare ETM context */
136 struct etm_context;
137
138 struct etm_capture_driver {
139 const char *name;
140 const struct command_registration *commands;
141 int (*init)(struct etm_context *etm_ctx);
142 trace_status_t (*status)(struct etm_context *etm_ctx);
143 int (*read_trace)(struct etm_context *etm_ctx);
144 int (*start_capture)(struct etm_context *etm_ctx);
145 int (*stop_capture)(struct etm_context *etm_ctx);
146 };
147
148 enum {
149 ETMV1_TRACESYNC_CYCLE = 0x1,
150 ETMV1_TRIGGER_CYCLE = 0x2,
151 };
152
153 struct etmv1_trace_data {
154 uint8_t pipestat; /* bits 0-2 pipeline status */
155 uint16_t packet; /* packet data (4, 8 or 16 bit) */
156 int flags; /* ETMV1_TRACESYNC_CYCLE, ETMV1_TRIGGER_CYCLE */
157 };
158
159 /* describe a trace context
160 * if support for ETMv2 or ETMv3 is to be implemented,
161 * this will have to be split into version independent elements
162 * and a version specific part
163 */
164 struct etm_context {
165 struct target *target; /* target this ETM is connected to */
166 struct reg_cache *reg_cache; /* ETM register cache */
167 struct etm_capture_driver *capture_driver; /* driver used to access ETM data */
168 void *capture_driver_priv; /* capture driver private data */
169 trace_status_t capture_status; /* current state of capture run */
170 struct etmv1_trace_data *trace_data; /* trace data */
171 uint32_t trace_depth; /* number of cycles to be analyzed, 0 if no data available */
172 uint32_t control; /* shadow of ETM_CTRL */
173 int /*arm_state*/ core_state; /* current core state */
174 struct image *image; /* source for target opcodes */
175 uint32_t pipe_index; /* current trace cycle */
176 uint32_t data_index; /* cycle holding next data packet */
177 bool data_half; /* port half on a 16 bit port */
178 bool pc_ok; /* full PC has been acquired */
179 bool ptr_ok; /* whether last_ptr is valid */
180 uint8_t bcd_vers; /* e.g. 0x13 == ETMv1.3 */
181 uint32_t config; /* cache of ETM_CONFIG value */
182 uint32_t id; /* cache of ETM_ID value, or 0 */
183 uint32_t current_pc; /* current program counter */
184 uint32_t last_branch; /* last branch address output */
185 uint32_t last_branch_reason; /* type of last branch encountered */
186 uint32_t last_ptr; /* address of the last data access */
187 uint32_t last_instruction; /* index of last executed (to calc timings) */
188 };
189
190 /* PIPESTAT values */
191 typedef enum {
192 STAT_IE = 0x0,
193 STAT_ID = 0x1,
194 STAT_IN = 0x2,
195 STAT_WT = 0x3,
196 STAT_BE = 0x4,
197 STAT_BD = 0x5,
198 STAT_TR = 0x6,
199 STAT_TD = 0x7
200 } etmv1_pipestat_t;
201
202 /* branch reason values */
203 typedef enum {
204 BR_NORMAL = 0x0, /* Normal PC change : periodic synchro (ETMv1.1) */
205 BR_ENABLE = 0x1, /* Trace has been enabled */
206 BR_RESTART = 0x2, /* Trace restarted after a FIFO overflow */
207 BR_NODEBUG = 0x3, /* ARM has exited for debug state */
208 BR_PERIOD = 0x4, /* Peridioc synchronization point (ETM >= v1.2)*/
209 BR_RSVD5 = 0x5, /* reserved */
210 BR_RSVD6 = 0x6, /* reserved */
211 BR_RSVD7 = 0x7, /* reserved */
212 } etmv1_branch_reason_t;
213
214 struct reg_cache *etm_build_reg_cache(struct target *target,
215 struct arm_jtag *jtag_info, struct etm_context *etm_ctx);
216
217 int etm_setup(struct target *target);
218
219 extern const struct command_registration etm_command_handlers[];
220
221 #define ERROR_ETM_INVALID_DRIVER (-1300)
222 #define ERROR_ETM_PORTMODE_NOT_SUPPORTED (-1301)
223 #define ERROR_ETM_CAPTURE_INIT_FAILED (-1302)
224 #define ERROR_ETM_ANALYSIS_FAILED (-1303)
225
226 #endif /* ETM_H */

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)