TARGET/MIPS32: review scope of functions
[openocd.git] / src / target / mips32.h
1 /***************************************************************************
2 * Copyright (C) 2008 by Spencer Oliver *
3 * spen@spen-soft.co.uk *
4 * *
5 * Copyright (C) 2008 by David T.L. Wong *
6 * *
7 * This program is free software; you can redistribute it and/or modify *
8 * it under the terms of the GNU General Public License as published by *
9 * the Free Software Foundation; either version 2 of the License, or *
10 * (at your option) any later version. *
11 * *
12 * This program is distributed in the hope that it will be useful, *
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
15 * GNU General Public License for more details. *
16 * *
17 * You should have received a copy of the GNU General Public License *
18 * along with this program; if not, write to the *
19 * Free Software Foundation, Inc., *
20 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
21 ***************************************************************************/
22
23 #ifndef MIPS32_H
24 #define MIPS32_H
25
26 #include "target.h"
27 #include "mips32_pracc.h"
28
29 #define MIPS32_COMMON_MAGIC 0xB320B320
30
31 /* offsets into mips32 core register cache */
32 enum
33 {
34 MIPS32_PC = 37,
35 MIPS32NUMCOREREGS
36 };
37
38 enum mips32_isa_mode
39 {
40 MIPS32_ISA_MIPS32 = 0,
41 MIPS32_ISA_MIPS16E = 1,
42 };
43
44 struct mips32_comparator
45 {
46 int used;
47 uint32_t bp_value;
48 uint32_t reg_address;
49 };
50
51 struct mips32_common
52 {
53 uint32_t common_magic;
54 void *arch_info;
55 struct reg_cache *core_cache;
56 struct mips_ejtag ejtag_info;
57 uint32_t core_regs[MIPS32NUMCOREREGS];
58 enum mips32_isa_mode isa_mode;
59
60 int bp_scanned;
61 int num_inst_bpoints;
62 int num_data_bpoints;
63 int num_inst_bpoints_avail;
64 int num_data_bpoints_avail;
65 struct mips32_comparator *inst_break_list;
66 struct mips32_comparator *data_break_list;
67
68 /* register cache to processor synchronization */
69 int (*read_core_reg)(struct target *target, int num);
70 int (*write_core_reg)(struct target *target, int num);
71 };
72
73 static inline struct mips32_common *
74 target_to_mips32(struct target *target)
75 {
76 return target->arch_info;
77 }
78
79 struct mips32_core_reg
80 {
81 uint32_t num;
82 struct target *target;
83 struct mips32_common *mips32_common;
84 };
85
86 struct mips32_algorithm
87 {
88 int common_magic;
89 enum mips32_isa_mode isa_mode;
90 };
91
92 #define MIPS32_OP_BEQ 0x04
93 #define MIPS32_OP_BNE 0x05
94 #define MIPS32_OP_ADDI 0x08
95 #define MIPS32_OP_AND 0x24
96 #define MIPS32_OP_COP0 0x10
97 #define MIPS32_OP_JR 0x08
98 #define MIPS32_OP_LUI 0x0F
99 #define MIPS32_OP_LW 0x23
100 #define MIPS32_OP_LBU 0x24
101 #define MIPS32_OP_LHU 0x25
102 #define MIPS32_OP_MFHI 0x10
103 #define MIPS32_OP_MTHI 0x11
104 #define MIPS32_OP_MFLO 0x12
105 #define MIPS32_OP_MTLO 0x13
106 #define MIPS32_OP_SB 0x28
107 #define MIPS32_OP_SH 0x29
108 #define MIPS32_OP_SW 0x2B
109 #define MIPS32_OP_ORI 0x0D
110
111 #define MIPS32_COP0_MF 0x00
112 #define MIPS32_COP0_MT 0x04
113
114 #define MIPS32_R_INST(opcode, rs, rt, rd, shamt, funct) (((opcode) << 26) |((rs) << 21) | ((rt) << 16) | ((rd) << 11)| ((shamt) << 6) | (funct))
115 #define MIPS32_I_INST(opcode, rs, rt, immd) (((opcode) << 26) |((rs) << 21) | ((rt) << 16) | (immd))
116 #define MIPS32_J_INST(opcode, addr) (((opcode) << 26) |(addr))
117
118 #define MIPS32_NOP 0
119 #define MIPS32_ADDI(tar, src, val) MIPS32_I_INST(MIPS32_OP_ADDI, src, tar, val)
120 #define MIPS32_AND(reg, off, val) MIPS32_R_INST(0, off, val, reg, 0, MIPS32_OP_AND)
121 #define MIPS32_B(off) MIPS32_BEQ(0, 0, off)
122 #define MIPS32_BEQ(src,tar,off) MIPS32_I_INST(MIPS32_OP_BEQ, src, tar, off)
123 #define MIPS32_BNE(src,tar,off) MIPS32_I_INST(MIPS32_OP_BNE, src, tar, off)
124 #define MIPS32_JR(reg) MIPS32_R_INST(0, reg, 0, 0, 0, MIPS32_OP_JR)
125 #define MIPS32_MFC0(gpr, cpr, sel) MIPS32_R_INST(MIPS32_OP_COP0, MIPS32_COP0_MF, gpr, cpr, 0, sel)
126 #define MIPS32_MTC0(gpr,cpr, sel) MIPS32_R_INST(MIPS32_OP_COP0, MIPS32_COP0_MT, gpr, cpr, 0, sel)
127 #define MIPS32_LBU(reg, off, base) MIPS32_I_INST(MIPS32_OP_LBU, base, reg, off)
128 #define MIPS32_LHU(reg, off, base) MIPS32_I_INST(MIPS32_OP_LHU, base, reg, off)
129 #define MIPS32_LUI(reg, val) MIPS32_I_INST(MIPS32_OP_LUI, 0, reg, val)
130 #define MIPS32_LW(reg, off, base) MIPS32_I_INST(MIPS32_OP_LW, base, reg, off)
131 #define MIPS32_MFLO(reg) MIPS32_R_INST(0, 0, 0, reg, 0, MIPS32_OP_MFLO)
132 #define MIPS32_MFHI(reg) MIPS32_R_INST(0, 0, 0, reg, 0, MIPS32_OP_MFHI)
133 #define MIPS32_MTLO(reg) MIPS32_R_INST(0, reg, 0, 0, 0, MIPS32_OP_MTLO)
134 #define MIPS32_MTHI(reg) MIPS32_R_INST(0, reg, 0, 0, 0, MIPS32_OP_MTHI)
135 #define MIPS32_ORI(src, tar, val) MIPS32_I_INST(MIPS32_OP_ORI, src, tar, val)
136 #define MIPS32_SB(reg, off, base) MIPS32_I_INST(MIPS32_OP_SB, base, reg, off)
137 #define MIPS32_SH(reg, off, base) MIPS32_I_INST(MIPS32_OP_SH, base, reg, off)
138 #define MIPS32_SW(reg, off, base) MIPS32_I_INST(MIPS32_OP_SW, base, reg, off)
139
140 /* ejtag specific instructions */
141 #define MIPS32_DRET 0x4200001F
142 #define MIPS32_SDBBP 0x7000003F
143 #define MIPS16_SDBBP 0xE801
144
145 int mips32_arch_state(struct target *target);
146
147 int mips32_init_arch_info(struct target *target,
148 struct mips32_common *mips32, struct jtag_tap *tap);
149
150 int mips32_restore_context(struct target *target);
151 int mips32_save_context(struct target *target);
152
153 struct reg_cache *mips32_build_reg_cache(struct target *target);
154
155 int mips32_run_algorithm(struct target *target,
156 int num_mem_params, struct mem_param *mem_params,
157 int num_reg_params, struct reg_param *reg_params,
158 uint32_t entry_point, uint32_t exit_point,
159 int timeout_ms, void *arch_info);
160
161 int mips32_configure_break_unit(struct target *target);
162
163 int mips32_enable_interrupts(struct target *target, int enable);
164
165 int mips32_examine(struct target *target);
166
167 int mips32_register_commands(struct command_context *cmd_ctx);
168
169 int mips32_get_gdb_reg_list(struct target *target,
170 struct reg **reg_list[], int *reg_list_size);
171 int mips32_checksum_memory(struct target *target, uint32_t address,
172 uint32_t count, uint32_t* checksum);
173 int mips32_blank_check_memory(struct target *target,
174 uint32_t address, uint32_t count, uint32_t* blank);
175
176 #endif /*MIPS32_H*/

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)