10477a5a70dd3da17d050b2bf606d08f5bce4074
[openocd.git] / tcl / target / stm32h7x.cfg
1 # script for stm32h7x family
2
3 #
4 # stm32h7 devices support both JTAG and SWD transports.
5 #
6 source [find target/swj-dp.tcl]
7 source [find mem_helper.tcl]
8
9 if { [info exists CHIPNAME] } {
10 set _CHIPNAME $CHIPNAME
11 } else {
12 set _CHIPNAME stm32h7x
13 }
14
15 set _ENDIAN little
16
17 # Work-area is a space in RAM used for flash programming
18 # By default use 64kB
19 if { [info exists WORKAREASIZE] } {
20 set _WORKAREASIZE $WORKAREASIZE
21 } else {
22 set _WORKAREASIZE 0x10000
23 }
24
25 #jtag scan chain
26 if { [info exists CPUTAPID] } {
27 set _CPUTAPID $CPUTAPID
28 } else {
29 if { [using_jtag] } {
30 set _CPUTAPID 0x6ba00477
31 } {
32 set _CPUTAPID 0x6ba02477
33 }
34 }
35
36 swj_newdap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
37 dap create $_CHIPNAME.dap -chain-position $_CHIPNAME.cpu
38
39 if {[using_jtag]} {
40 swj_newdap $_CHIPNAME bs -irlen 5
41 }
42
43 set _TARGETNAME $_CHIPNAME.cpu
44 target create $_TARGETNAME cortex_m -endian $_ENDIAN -dap $_CHIPNAME.dap
45
46 $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
47
48 set _FLASHNAME $_CHIPNAME.flash
49 flash bank $_FLASHNAME stm32h7x 0x08000000 0 0 0 $_TARGETNAME
50
51 # Clock after reset is HSI at 64 MHz, no need of PLL
52 adapter_khz 1800
53
54 adapter_nsrst_delay 100
55 if {[using_jtag]} {
56 jtag_ntrst_delay 100
57 }
58
59 # use hardware reset, connect under reset
60 reset_config srst_only srst_nogate
61
62 if {![using_hla]} {
63 # if srst is not fitted use SYSRESETREQ to
64 # perform a soft reset
65 cortex_m reset_config sysresetreq
66 }
67
68 $_TARGETNAME configure -event examine-end {
69 # Enable D3 and D1 DBG clocks
70 # DBGMCU_CR |= D3DBGCKEN | D1DBGCKEN
71 mmw 0x5C001004 0x00600000 0
72
73 # Enable debug during low power modes (uses more power)
74 # DBGMCU_CR |= DBG_STANDBY | DBG_STOP | DBG_SLEEP in D3 & D1 Domains
75 mmw 0x5C001004 0x00000187 0
76
77 # Stop watchdog counters during halt
78 # DBGMCU_APB3FZ1 |= WWDG1
79 mmw 0x5C001034 0x00000040 0
80 # DBGMCU_APB4FZ1 |= WDGLSD1
81 mmw 0x5C001054 0x00040000 0
82 }
83
84 $_TARGETNAME configure -event trace-config {
85 # Set TRACECLKEN; TRACE_MODE is set to async; when using sync
86 # change this value accordingly to configure trace pins
87 # assignment
88 mmw 0x5C001004 0x00100000 0
89 }
90
91 $_TARGETNAME configure -event reset-init {
92 # Clock after reset is HSI at 64 MHz, no need of PLL
93 adapter_khz 4000
94 }

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)