jtag: linuxgpiod: drop extra parenthesis
[openocd.git] / tcl / target / stm32l4x.cfg
1 # script for stm32l4x family
2
3 #
4 # stm32l4 devices support both JTAG and SWD transports.
5 #
6 source [find target/swj-dp.tcl]
7 source [find mem_helper.tcl]
8
9 if { [info exists CHIPNAME] } {
10 set _CHIPNAME $CHIPNAME
11 } else {
12 set _CHIPNAME stm32l4x
13 }
14
15 set _ENDIAN little
16
17 # Work-area is a space in RAM used for flash programming
18 # Smallest current target has 64kB ram, use 32kB by default to avoid surprises
19 if { [info exists WORKAREASIZE] } {
20 set _WORKAREASIZE $WORKAREASIZE
21 } else {
22 set _WORKAREASIZE 0x8000
23 }
24
25 #jtag scan chain
26 if { [info exists CPUTAPID] } {
27 set _CPUTAPID $CPUTAPID
28 } else {
29 if { [using_jtag] } {
30 # See STM Document RM0351
31 # Section 44.6.3 - corresponds to Cortex-M4 r0p1
32 set _CPUTAPID 0x4ba00477
33 } {
34 set _CPUTAPID 0x2ba01477
35 }
36 }
37
38 swj_newdap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
39 dap create $_CHIPNAME.dap -chain-position $_CHIPNAME.cpu
40
41 if {[using_jtag]} {
42 jtag newtap $_CHIPNAME bs -irlen 5
43 }
44
45 set _TARGETNAME $_CHIPNAME.cpu
46 target create $_TARGETNAME cortex_m -endian $_ENDIAN -dap $_CHIPNAME.dap
47
48 $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
49
50 flash bank $_CHIPNAME.flash stm32l4x 0x08000000 0 0 0 $_TARGETNAME
51 flash bank $_CHIPNAME.otp stm32l4x 0x1fff7000 0 0 0 $_TARGETNAME
52
53 if { [info exists QUADSPI] && $QUADSPI } {
54 set a [llength [flash list]]
55 set _QSPINAME $_CHIPNAME.qspi
56 flash bank $_QSPINAME stmqspi 0x90000000 0 0 0 $_TARGETNAME 0xA0001000
57 } else {
58 if { [info exists OCTOSPI1] && $OCTOSPI1 } {
59 set a [llength [flash list]]
60 set _OCTOSPINAME1 $_CHIPNAME.octospi1
61 flash bank $_OCTOSPINAME1 stmqspi 0x90000000 0 0 0 $_TARGETNAME 0xA0001000
62 }
63 if { [info exists OCTOSPI2] && $OCTOSPI2 } {
64 set b [llength [flash list]]
65 set _OCTOSPINAME2 $_CHIPNAME.octospi2
66 flash bank $_OCTOSPINAME2 stmqspi 0x70000000 0 0 0 $_TARGETNAME 0xA0001400
67 }
68 }
69
70 # Common knowledges tells JTAG speed should be <= F_CPU/6.
71 # F_CPU after reset is MSI 4MHz, so use F_JTAG = 500 kHz to stay on
72 # the safe side.
73 #
74 # Note that there is a pretty wide band where things are
75 # more or less stable, see http://openocd.zylin.com/#/c/3366/
76 adapter speed 500
77
78 adapter srst delay 100
79 if {[using_jtag]} {
80 jtag_ntrst_delay 100
81 }
82
83 reset_config srst_nogate
84
85 if {![using_hla]} {
86 # if srst is not fitted use SYSRESETREQ to
87 # perform a soft reset
88 cortex_m reset_config sysresetreq
89 }
90
91 $_TARGETNAME configure -event reset-init {
92 # CPU comes out of reset with MSI_ON | MSI_RDY | MSI Range 6 (4 MHz).
93 # Use MSI 24 MHz clock, compliant even with VOS == 2.
94 # 3 WS compliant with VOS == 2 and 24 MHz.
95 mww 0x40022000 0x00000103 ;# FLASH_ACR = PRFTBE | 3(Latency)
96 mww 0x40021000 0x00000099 ;# RCC_CR = MSI_ON | MSIRGSEL | MSI Range 9
97 # Boost JTAG frequency
98 adapter speed 4000
99 }
100
101 $_TARGETNAME configure -event reset-start {
102 # Reset clock is MSI (4 MHz)
103 adapter speed 500
104 }
105
106 $_TARGETNAME configure -event examine-end {
107 # DBGMCU_CR |= DBG_STANDBY | DBG_STOP | DBG_SLEEP
108 mmw 0xE0042004 0x00000007 0
109
110 # Stop watchdog counters during halt
111 # DBGMCU_APB1_FZ |= DBG_IWDG_STOP | DBG_WWDG_STOP
112 mmw 0xE0042008 0x00001800 0
113 }
114
115 $_TARGETNAME configure -event trace-config {
116 # Set TRACE_IOEN; TRACE_MODE is set to async; when using sync
117 # change this value accordingly to configure trace pins
118 # assignment
119 mmw 0xE0042004 0x00000020 0
120 }

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)