tcl/target/stm32l4x: align format/order/comments with stm32f4x
[openocd.git] / tcl / target / stm32l4x.cfg
1 # script for stm32l4x family
2
3 #
4 # stm32l4 devices support both JTAG and SWD transports.
5 #
6 source [find target/swj-dp.tcl]
7 source [find mem_helper.tcl]
8
9 if { [info exists CHIPNAME] } {
10 set _CHIPNAME $CHIPNAME
11 } else {
12 set _CHIPNAME stm32l4x
13 }
14
15 set _ENDIAN little
16
17 # Work-area is a space in RAM used for flash programming
18 # By default use 40kB (Available RAM in smallest device STM32L412)
19 if { [info exists WORKAREASIZE] } {
20 set _WORKAREASIZE $WORKAREASIZE
21 } else {
22 set _WORKAREASIZE 0xa000
23 }
24
25 #jtag scan chain
26 if { [info exists CPUTAPID] } {
27 set _CPUTAPID $CPUTAPID
28 } else {
29 if { [using_jtag] } {
30 # See STM Document RM0351
31 # Section 44.6.3 - corresponds to Cortex-M4 r0p1
32 set _CPUTAPID 0x4ba00477
33 } {
34 set _CPUTAPID 0x2ba01477
35 }
36 }
37
38 swj_newdap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
39 dap create $_CHIPNAME.dap -chain-position $_CHIPNAME.cpu
40
41 tpiu create $_CHIPNAME.tpiu -dap $_CHIPNAME.dap -ap-num 0 -baseaddr 0xE0040000
42
43 if {[using_jtag]} {
44 jtag newtap $_CHIPNAME bs -irlen 5
45 }
46
47 set _TARGETNAME $_CHIPNAME.cpu
48 target create $_TARGETNAME cortex_m -endian $_ENDIAN -dap $_CHIPNAME.dap
49
50 $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
51
52 set _FLASHNAME $_CHIPNAME.flash
53 flash bank $_FLASHNAME stm32l4x 0x08000000 0 0 0 $_TARGETNAME
54 flash bank $_CHIPNAME.otp stm32l4x 0x1fff7000 0 0 0 $_TARGETNAME
55
56 if { [info exists QUADSPI] && $QUADSPI } {
57 set a [llength [flash list]]
58 set _QSPINAME $_CHIPNAME.qspi
59 flash bank $_QSPINAME stmqspi 0x90000000 0 0 0 $_TARGETNAME 0xA0001000
60 } else {
61 if { [info exists OCTOSPI1] && $OCTOSPI1 } {
62 set a [llength [flash list]]
63 set _OCTOSPINAME1 $_CHIPNAME.octospi1
64 flash bank $_OCTOSPINAME1 stmqspi 0x90000000 0 0 0 $_TARGETNAME 0xA0001000
65 }
66 if { [info exists OCTOSPI2] && $OCTOSPI2 } {
67 set b [llength [flash list]]
68 set _OCTOSPINAME2 $_CHIPNAME.octospi2
69 flash bank $_OCTOSPINAME2 stmqspi 0x70000000 0 0 0 $_TARGETNAME 0xA0001400
70 }
71 }
72
73 # Common knowledges tells JTAG speed should be <= F_CPU/6.
74 # F_CPU after reset is MSI 4MHz, so use F_JTAG = 500 kHz to stay on
75 # the safe side.
76 #
77 # Note that there is a pretty wide band where things are
78 # more or less stable, see http://openocd.zylin.com/#/c/3366/
79 adapter speed 500
80
81 adapter srst delay 100
82 if {[using_jtag]} {
83 jtag_ntrst_delay 100
84 }
85
86 reset_config srst_nogate
87
88 if {![using_hla]} {
89 # if srst is not fitted use SYSRESETREQ to
90 # perform a soft reset
91 cortex_m reset_config sysresetreq
92 }
93
94 $_TARGETNAME configure -event examine-end {
95 # Enable debug during low power modes (uses more power)
96 # DBGMCU_CR |= DBG_STANDBY | DBG_STOP | DBG_SLEEP
97 mmw 0xE0042004 0x00000007 0
98
99 # Stop watchdog counters during halt
100 # DBGMCU_APB1_FZ |= DBG_IWDG_STOP | DBG_WWDG_STOP
101 mmw 0xE0042008 0x00001800 0
102 }
103
104 proc proc_post_enable {_chipname} {
105 targets $_chipname.cpu
106
107 if { [$_chipname.tpiu cget -protocol] eq "sync" } {
108 switch [$_chipname.tpiu cget -port-width] {
109 1 {
110 mmw 0xE0042004 0x00000060 0x000000c0
111 mmw 0x48001020 0x00000000 0x0000ff00
112 mmw 0x48001000 0x000000a0 0x000000f0
113 mmw 0x48001008 0x000000f0 0x00000000
114 }
115 2 {
116 mmw 0xE0042004 0x000000a0 0x000000c0
117 mmw 0x48001020 0x00000000 0x000fff00
118 mmw 0x48001000 0x000002a0 0x000003f0
119 mmw 0x48001008 0x000003f0 0x00000000
120 }
121 4 {
122 mmw 0xE0042004 0x000000e0 0x000000c0
123 mmw 0x48001020 0x00000000 0x0fffff00
124 mmw 0x48001000 0x00002aa0 0x00003ff0
125 mmw 0x48001008 0x00003ff0 0x00000000
126 }
127 }
128 } else {
129 mmw 0xE0042004 0x00000020 0x000000c0
130 }
131 }
132
133 $_CHIPNAME.tpiu configure -event post-enable "proc_post_enable $_CHIPNAME"
134
135 $_TARGETNAME configure -event reset-init {
136 # CPU comes out of reset with MSI_ON | MSI_RDY | MSI Range 6 (4 MHz).
137 # Use MSI 24 MHz clock, compliant even with VOS == 2.
138 # 3 WS compliant with VOS == 2 and 24 MHz.
139 mww 0x40022000 0x00000103 ;# FLASH_ACR = PRFTBE | 3(Latency)
140 mww 0x40021000 0x00000099 ;# RCC_CR = MSI_ON | MSIRGSEL | MSI Range 9
141
142 # Boost JTAG frequency
143 adapter speed 4000
144 }
145
146 $_TARGETNAME configure -event reset-start {
147 # Reset clock is MSI (4 MHz)
148 adapter speed 500
149 }

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)