return ERROR_OK;
}
+void mips_ejtag_add_scan_96(struct mips_ejtag *ejtag_info, uint32_t ctrl, uint32_t data, uint8_t *in_scan_buf)
+{
+ assert(ejtag_info->tap != NULL);
+ struct jtag_tap *tap = ejtag_info->tap;
+
+ struct scan_field field;
+ uint8_t out_scan[12];
+
+ /* processor access "all" register 96 bit */
+ field.num_bits = 96;
+
+ field.out_value = out_scan;
+ buf_set_u32(out_scan, 0, 32, ctrl);
+ buf_set_u32(out_scan + 4, 0, 32, data);
+ buf_set_u32(out_scan + 8, 0, 32, 0);
+
+ field.in_value = in_scan_buf;
+
+ jtag_add_dr_scan(tap, 1, &field, TAP_IDLE);
+
+ keep_alive();
+}
+
int mips_ejtag_drscan_32(struct mips_ejtag *ejtag_info, uint32_t *data)
{
struct jtag_tap *tap;
jtag_add_dr_scan(tap, 1, &field, TAP_IDLE);
}
-static int mips_ejtag_step_enable(struct mips_ejtag *ejtag_info)
+/* Set (to enable) or clear (to disable stepping) the SSt bit (bit 8) in Cp0 Debug reg (reg 23, sel 0) */
+int mips_ejtag_config_step(struct mips_ejtag *ejtag_info, int enable_step)
{
- static const uint32_t code[] = {
- MIPS32_MTC0(1, 31, 0), /* move $1 to COP0 DeSave */
- MIPS32_MFC0(1, 23, 0), /* move COP0 Debug to $1 */
- MIPS32_ORI(1, 1, 0x0100), /* set SSt bit in debug reg */
- MIPS32_MTC0(1, 23, 0), /* move $1 to COP0 Debug */
- MIPS32_B(NEG16(5)),
- MIPS32_MFC0(1, 31, 0), /* move COP0 DeSave to $1 */
- };
-
- return mips32_pracc_exec(ejtag_info, ARRAY_SIZE(code), code,
- 0, NULL, 0, NULL, 1);
-}
+ int code_len = enable_step ? 6 : 7;
-static int mips_ejtag_step_disable(struct mips_ejtag *ejtag_info)
-{
- static const uint32_t code[] = {
- MIPS32_MTC0(15, 31, 0), /* move $15 to COP0 DeSave */
- MIPS32_LUI(15, UPPER16(MIPS32_PRACC_STACK)), /* $15 = MIPS32_PRACC_STACK */
- MIPS32_ORI(15, 15, LOWER16(MIPS32_PRACC_STACK)),
- MIPS32_SW(1, 0, 15), /* sw $1,($15) */
- MIPS32_SW(2, 0, 15), /* sw $2,($15) */
- MIPS32_MFC0(1, 23, 0), /* move COP0 Debug to $1 */
- MIPS32_LUI(2, 0xFFFF), /* $2 = 0xfffffeff */
- MIPS32_ORI(2, 2, 0xFEFF),
- MIPS32_AND(1, 1, 2),
- MIPS32_MTC0(1, 23, 0), /* move $1 to COP0 Debug */
- MIPS32_LW(2, 0, 15),
- MIPS32_LW(1, 0, 15),
- MIPS32_B(NEG16(13)),
- MIPS32_MFC0(15, 31, 0), /* move COP0 DeSave to $15 */
- };
-
- return mips32_pracc_exec(ejtag_info, ARRAY_SIZE(code), code,
- 0, NULL, 0, NULL, 1);
-}
+ uint32_t *code = malloc(code_len * sizeof(uint32_t));
+ if (code == NULL) {
+ LOG_ERROR("Out of memory");
+ return ERROR_FAIL;
+ }
+ uint32_t *code_p = code;
-int mips_ejtag_config_step(struct mips_ejtag *ejtag_info, int enable_step)
-{
- if (enable_step)
- return mips_ejtag_step_enable(ejtag_info);
- return mips_ejtag_step_disable(ejtag_info);
+ *code_p++ = MIPS32_MTC0(1, 31, 0); /* move $1 to COP0 DeSave */
+ *code_p++ = MIPS32_MFC0(1, 23, 0), /* move COP0 Debug to $1 */
+ *code_p++ = MIPS32_ORI(1, 1, 0x0100); /* set SSt bit in debug reg */
+ if (!enable_step)
+ *code_p++ = MIPS32_XORI(1, 1, 0x0100); /* clear SSt bit in debug reg */
+
+ *code_p++ = MIPS32_MTC0(1, 23, 0); /* move $1 to COP0 Debug */
+ *code_p++ = MIPS32_B(NEG16((code_len - 1))); /* jump to start */
+ *code_p = MIPS32_MFC0(1, 31, 0); /* move COP0 DeSave to $1 */
+
+ int retval = mips32_pracc_exec(ejtag_info, code_len, code, 0, NULL, 0, NULL, 1);
+
+ free(code);
+ return retval;
}
int mips_ejtag_enter_debug(struct mips_ejtag *ejtag_info)
inst = MIPS32_DRET;
/* execute our dret instruction */
- return mips32_pracc_exec(ejtag_info, 1, &inst, 0, NULL, 0, NULL, 0);
-}
+ int retval = mips32_pracc_exec(ejtag_info, 1, &inst, 0, NULL, 0, NULL, 0);
-int mips_ejtag_read_debug(struct mips_ejtag *ejtag_info, uint32_t* debug_reg)
-{
- /* read ejtag ECR */
- static const uint32_t code[] = {
- MIPS32_MTC0(15, 31, 0), /* move $15 to COP0 DeSave */
- MIPS32_LUI(15, UPPER16(MIPS32_PRACC_STACK)), /* $15 = MIPS32_PRACC_STACK */
- MIPS32_ORI(15, 15, LOWER16(MIPS32_PRACC_STACK)),
- MIPS32_SW(1, 0, 15), /* sw $1,($15) */
- MIPS32_SW(2, 0, 15), /* sw $2,($15) */
- MIPS32_LUI(1, UPPER16(MIPS32_PRACC_PARAM_OUT)), /* $1 = MIPS32_PRACC_PARAM_OUT */
- MIPS32_ORI(1, 1, LOWER16(MIPS32_PRACC_PARAM_OUT)),
- MIPS32_MFC0(2, 23, 0), /* move COP0 Debug to $2 */
- MIPS32_SW(2, 0, 1),
- MIPS32_LW(2, 0, 15),
- MIPS32_LW(1, 0, 15),
- MIPS32_B(NEG16(12)),
- MIPS32_MFC0(15, 31, 0), /* move COP0 DeSave to $15 */
- };
-
- return mips32_pracc_exec(ejtag_info, ARRAY_SIZE(code), code,
- 0, NULL, 1, debug_reg, 1);
+ /* pic32mx workaround, false pending at low core clock */
+ jtag_add_sleep(1000);
+
+ return retval;
}
int mips_ejtag_init(struct mips_ejtag *ejtag_info)
case 3:
LOG_DEBUG("EJTAG: Version 3.1 Detected");
break;
+ case 4:
+ LOG_DEBUG("EJTAG: Version 4.1 Detected");
+ break;
+ case 5:
+ LOG_DEBUG("EJTAG: Version 5.1 Detected");
+ break;
default:
LOG_DEBUG("EJTAG: Unknown Version Detected");
break;