mww_phys retired. Replaced by generic mww phys in target.c
[openocd.git] / tcl / target / davinci.cfg
index e1eb48f598285991233780e37a4150110bc871c3..c14c98ea8eb8f0cd31694b95c7376b88e1aa1990 100644 (file)
@@ -204,34 +204,34 @@ proc davinci_wdog_reset {} {
        #
 
        # EMUMGT_CLKSPEED: write FREE bit to run despite emulation halt
-       arm926ejs mww_phys [expr $timer2_phys + 0x28] 0x00004000
+       arm926ejs mww phys [expr $timer2_phys + 0x28] 0x00004000
 
        #
        # Part II -- in case watchdog hasn't been set up
        #
 
        # TCR: disable, force internal clock source
-       arm926ejs mww_phys [expr $timer2_phys + 0x20] 0
+       arm926ejs mww phys [expr $timer2_phys + 0x20] 0
 
        # TGCR: reset, force to 64-bit wdog mode, un-reset ("initial" state)
-       arm926ejs mww_phys [expr $timer2_phys + 0x24] 0
-       arm926ejs mww_phys [expr $timer2_phys + 0x24] 0x110b
+       arm926ejs mww phys [expr $timer2_phys + 0x24] 0
+       arm926ejs mww phys [expr $timer2_phys + 0x24] 0x110b
 
        # clear counter (TIM12, TIM34) and period (PRD12, PRD34) registers
        # so watchdog triggers ASAP
-       arm926ejs mww_phys [expr $timer2_phys + 0x10] 0
-       arm926ejs mww_phys [expr $timer2_phys + 0x14] 0
-       arm926ejs mww_phys [expr $timer2_phys + 0x18] 0
-       arm926ejs mww_phys [expr $timer2_phys + 0x1c] 0
+       arm926ejs mww phys [expr $timer2_phys + 0x10] 0
+       arm926ejs mww phys [expr $timer2_phys + 0x14] 0
+       arm926ejs mww phys [expr $timer2_phys + 0x18] 0
+       arm926ejs mww phys [expr $timer2_phys + 0x1c] 0
 
        # WDTCR: put into pre-active state, then active
-       arm926ejs mww_phys [expr $timer2_phys + 0x28] 0xa5c64000
-       arm926ejs mww_phys [expr $timer2_phys + 0x28] 0xda7e4000
+       arm926ejs mww phys [expr $timer2_phys + 0x28] 0xa5c64000
+       arm926ejs mww phys [expr $timer2_phys + 0x28] 0xda7e4000
 
        #
        # Part III -- it's ready to rumble
        #
 
        # WDTCR: write invalid WDKEY to trigger reset
-       arm926ejs mww_phys [expr $timer2_phys + 0x28] 0x00004000
+       arm926ejs mww phys [expr $timer2_phys + 0x28] 0x00004000
 }

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)