add at91sam9263-ek support
authorJean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Sat, 9 Apr 2011 04:07:42 +0000 (06:07 +0200)
committerØyvind Harboe <oyvind.harboe@zylin.com>
Sat, 9 Apr 2011 08:16:28 +0000 (10:16 +0200)
Signed-off-by: Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Cc: Nicolas Ferre <nicolas.ferre@atmel.com>
Cc: Patrice Vilchez <patrice.vilchez@atmel.com>
tcl/board/at91sam9263-ek.cfg [new file with mode: 0644]

diff --git a/tcl/board/at91sam9263-ek.cfg b/tcl/board/at91sam9263-ek.cfg
new file mode 100644 (file)
index 0000000..645b1a7
--- /dev/null
@@ -0,0 +1,63 @@
+################################################################################
+# Atmel AT91SAM9263-EK eval board
+################################################################################
+
+source [find mem_helper.tcl]
+source [find target/at91sam9263.cfg]
+uplevel #0 [list source [find chip/atmel/at91/hardware.cfg]]
+uplevel #0 [list source [find chip/atmel/at91/at91sam9263.cfg]]
+uplevel #0 [list source [find chip/atmel/at91/at91sam9263_matrix.cfg]]
+uplevel #0 [list source [find chip/atmel/at91/at91sam9_init.cfg]]
+
+# By default S1 is open and this means that NTRST is not connected.
+# The reset_config in target/at91sam9263.cfg is overridden here.
+# (or S1 must be populated with a 0 Ohm resistor)
+reset_config srst_only
+
+scan_chain
+$_TARGETNAME configure -event gdb-attach { reset init }
+$_TARGETNAME configure -event reset-init { at91sam9263ek_reset_init }
+$_TARGETNAME configure -event reset-start { at91sam9_reset_start }
+
+proc at91sam9263ek_reset_init { } {
+
+       set config(master_pll_div)      14
+       set config(master_pll_mul)      171
+
+       set val [expr $::AT91_WDT_WDV]                  ;# Counter Value
+       set val [expr ($val | $::AT91_WDT_WDDIS)]       ;# Watchdog Disable
+       set val [expr ($val | $::AT91_WDT_WDD)]         ;# Delta Value
+       set val [expr ($val | $::AT91_WDT_WDDBGHLT)]    ;# Debug Halt
+       set val [expr ($val | $::AT91_WDT_WDIDLEHLT)]   ;# Idle Halt
+
+       set config(wdt_mr_val) $val
+
+       set config(sdram_piod) 1
+       ;# EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash
+       set config(matrix_ebicsa_addr)  $::AT91_MATRIX_EBI0CSA
+
+       set val [expr $::AT91_MATRIX_EBI0_DBPUC]
+       set val [expr ($val | $::AT91_MATRIX_EBI0_VDDIOMSEL_3_3V)]
+       set val [expr ($val | $::AT91_MATRIX_EBI0_CS1A_SDRAMC)]
+       set config(matrix_ebicsa_val) $val
+
+       ;# SDRAMC_CR - Configuration register
+       set val [expr $::AT91_SDRAMC_NC_9]
+       set val [expr ($val | $::AT91_SDRAMC_NR_13)]
+       set val [expr ($val | $::AT91_SDRAMC_NB_4)]
+       set val [expr ($val | $::AT91_SDRAMC_CAS_3)]
+       set val [expr ($val | $::AT91_SDRAMC_DBW_32)]
+       set val [expr ($val | (1 <<  8))]               ;# Write Recovery Delay
+       set val [expr ($val | (7 << 12))]               ;# Row Cycle Delay
+       set val [expr ($val | (2 << 16))]               ;# Row Precharge Delay
+       set val [expr ($val | (2 << 20))]               ;# Row to Column Delay
+       set val [expr ($val | (5 << 24))]               ;# Active to Precharge Delay
+       set val [expr ($val | (1 << 28))]               ;# Exit Self Refresh to Active Delay
+
+       set config(sdram_cr_val) $val
+
+       set config(sdram_tr_val) 0x13c
+
+       set config(sdram_base) $::AT91_CHIPSELECT_1
+       at91sam9_reset_init $config
+}

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)