Audrius Urmanavičius [didele.deze@gmail.com]:
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @item Copyright @copyright{} 2009 David Brownell
27 @end itemize
28
29 @quotation
30 Permission is granted to copy, distribute and/or modify this document
31 under the terms of the GNU Free Documentation License, Version 1.2 or
32 any later version published by the Free Software Foundation; with no
33 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
34 Texts. A copy of the license is included in the section entitled ``GNU
35 Free Documentation License''.
36 @end quotation
37 @end copying
38
39 @titlepage
40 @titlefont{@emph{Open On-Chip Debugger:}}
41 @sp 1
42 @title OpenOCD User's Guide
43 @subtitle for release @value{VERSION}
44 @subtitle @value{UPDATED}
45
46 @page
47 @vskip 0pt plus 1filll
48 @insertcopying
49 @end titlepage
50
51 @summarycontents
52 @contents
53
54 @ifnottex
55 @node Top
56 @top OpenOCD User's Guide
57
58 @insertcopying
59 @end ifnottex
60
61 @menu
62 * About:: About OpenOCD
63 * Developers:: OpenOCD Developers
64 * JTAG Hardware Dongles:: JTAG Hardware Dongles
65 * About JIM-Tcl:: About JIM-Tcl
66 * Running:: Running OpenOCD
67 * OpenOCD Project Setup:: OpenOCD Project Setup
68 * Config File Guidelines:: Config File Guidelines
69 * Daemon Configuration:: Daemon Configuration
70 * Interface - Dongle Configuration:: Interface - Dongle Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * NAND Flash Commands:: NAND Flash Commands
76 * PLD/FPGA Commands:: PLD/FPGA Commands
77 * General Commands:: General Commands
78 * Architecture and Core Commands:: Architecture and Core Commands
79 * JTAG Commands:: JTAG Commands
80 * Boundary Scan Commands:: Boundary Scan Commands
81 * TFTP:: TFTP
82 * GDB and OpenOCD:: Using GDB and OpenOCD
83 * Tcl Scripting API:: Tcl Scripting API
84 * Upgrading:: Deprecated/Removed Commands
85 * Target Library:: Target Library
86 * FAQ:: Frequently Asked Questions
87 * Tcl Crash Course:: Tcl Crash Course
88 * License:: GNU Free Documentation License
89
90 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
91 @comment case issue with ``Index.html'' and ``index.html''
92 @comment Occurs when creating ``--html --no-split'' output
93 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
94 * OpenOCD Concept Index:: Concept Index
95 * Command and Driver Index:: Command and Driver Index
96 @end menu
97
98 @node About
99 @unnumbered About
100 @cindex about
101
102 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
103 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
104 Since that time, the project has grown into an active open-source project,
105 supported by a diverse community of software and hardware developers from
106 around the world.
107
108 @section What is OpenOCD?
109 @cindex TAP
110 @cindex JTAG
111
112 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
113 in-system programming and boundary-scan testing for embedded target
114 devices.
115
116 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
117 with the JTAG (IEEE 1149.1) compliant TAPs on your target board.
118 A @dfn{TAP} is a ``Test Access Port'', a module which processes
119 special instructions and data. TAPs are daisy-chained within and
120 between chips and boards.
121
122 @b{Dongles:} OpenOCD currently supports many types of hardware dongles: USB
123 based, parallel port based, and other standalone boxes that run
124 OpenOCD internally. @xref{JTAG Hardware Dongles}.
125
126 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
127 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x) and
128 Cortex-M3 (Stellaris LM3 and ST STM32) based cores to be
129 debugged via the GDB protocol.
130
131 @b{Flash Programing:} Flash writing is supported for external CFI
132 compatible NOR flashes (Intel and AMD/Spansion command set) and several
133 internal flashes (LPC1700, LPC2000, AT91SAM7, AT91SAM3U, STR7x, STR9x, LM3, and
134 STM32x). Preliminary support for various NAND flash controllers
135 (LPC3180, Orion, S3C24xx, more) controller is included.
136
137 @section OpenOCD Web Site
138
139 The OpenOCD web site provides the latest public news from the community:
140
141 @uref{http://openocd.berlios.de/web/}
142
143 @section Latest User's Guide:
144
145 The user's guide you are now reading may not be the latest one
146 available. A version for more recent code may be available.
147 Its HTML form is published irregularly at:
148
149 @uref{http://openocd.berlios.de/doc/html/index.html}
150
151 PDF form is likewise published at:
152
153 @uref{http://openocd.berlios.de/doc/pdf/openocd.pdf}
154
155 @section OpenOCD User's Forum
156
157 There is an OpenOCD forum (phpBB) hosted by SparkFun:
158
159 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
160
161
162 @node Developers
163 @chapter OpenOCD Developer Resources
164 @cindex developers
165
166 If you are interested in improving the state of OpenOCD's debugging and
167 testing support, new contributions will be welcome. Motivated developers
168 can produce new target, flash or interface drivers, improve the
169 documentation, as well as more conventional bug fixes and enhancements.
170
171 The resources in this chapter are available for developers wishing to explore
172 or expand the OpenOCD source code.
173
174 @section OpenOCD Subversion Repository
175
176 You can download the current SVN version with an SVN client of your
177 choice from the following repositories:
178
179 @uref{svn://svn.berlios.de/openocd/trunk}
180
181 or
182
183 @uref{http://svn.berlios.de/svnroot/repos/openocd/trunk}
184
185 Using the SVN command line client, you can use the following command to
186 fetch the latest version (make sure there is no (non-svn) directory
187 called "openocd" in the current directory):
188
189 svn checkout svn://svn.berlios.de/openocd/trunk openocd
190
191 If you prefer GIT based tools, the @command{git-svn} package works too:
192
193 git svn clone -s svn://svn.berlios.de/openocd
194
195 The ``README'' file contains the instructions for building the project
196 from the repository.
197
198 Developers that want to contribute patches to the OpenOCD system are
199 @b{strongly} encouraged to base their work off of the most recent trunk
200 revision. Patches created against older versions may require additional
201 work from their submitter in order to be updated for newer releases.
202
203 @section Doxygen Developer Manual
204
205 During the development of the 0.2.0 release, the OpenOCD project began
206 providing a Doxygen reference manual. This document contains more
207 technical information about the software internals, development
208 processes, and similar documentation:
209
210 @uref{http://openocd.berlios.de/doc/doxygen/index.html}
211
212 This document is a work-in-progress, but contributions would be welcome
213 to fill in the gaps. All of the source files are provided in-tree,
214 listed in the Doxyfile configuration in the top of the repository trunk.
215
216 @section OpenOCD Developer Mailing List
217
218 The OpenOCD Developer Mailing List provides the primary means of
219 communication between developers:
220
221 @uref{https://lists.berlios.de/mailman/listinfo/openocd-development}
222
223 All drivers developers are enouraged to also subscribe to the list of
224 SVN commits to keep pace with the ongoing changes:
225
226 @uref{https://lists.berlios.de/mailman/listinfo/openocd-svn}
227
228
229 @node JTAG Hardware Dongles
230 @chapter JTAG Hardware Dongles
231 @cindex dongles
232 @cindex FTDI
233 @cindex wiggler
234 @cindex zy1000
235 @cindex printer port
236 @cindex USB Adapter
237 @cindex RTCK
238
239 Defined: @b{dongle}: A small device that plugins into a computer and serves as
240 an adapter .... [snip]
241
242 In the OpenOCD case, this generally refers to @b{a small adapater} one
243 attaches to your computer via USB or the Parallel Printer Port. The
244 execption being the Zylin ZY1000 which is a small box you attach via
245 an ethernet cable. The Zylin ZY1000 has the advantage that it does not
246 require any drivers to be installed on the developer PC. It also has
247 a built in web interface. It supports RTCK/RCLK or adaptive clocking
248 and has a built in relay to power cycle targets remotely.
249
250
251 @section Choosing a Dongle
252
253 There are three things you should keep in mind when choosing a dongle.
254
255 @enumerate
256 @item @b{Voltage} What voltage is your target? 1.8, 2.8, 3.3, or 5V? Does your dongle support it?
257 @item @b{Connection} Printer Ports - Does your computer have one?
258 @item @b{Connection} Is that long printer bit-bang cable practical?
259 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
260 @end enumerate
261
262 @section Stand alone Systems
263
264 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
265 dongle, but a standalone box. The ZY1000 has the advantage that it does
266 not require any drivers installed on the developer PC. It also has
267 a built in web interface. It supports RTCK/RCLK or adaptive clocking
268 and has a built in relay to power cycle targets remotely.
269
270 @section USB FT2232 Based
271
272 There are many USB JTAG dongles on the market, many of them are based
273 on a chip from ``Future Technology Devices International'' (FTDI)
274 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
275 See: @url{http://www.ftdichip.com} for more information.
276 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
277 chips are starting to become available in JTAG adapters.
278
279 @itemize @bullet
280 @item @b{usbjtag}
281 @* Link @url{http://www.hs-augsburg.de/~hhoegl/proj/usbjtag/usbjtag.html}
282 @item @b{jtagkey}
283 @* See: @url{http://www.amontec.com/jtagkey.shtml}
284 @item @b{oocdlink}
285 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
286 @item @b{signalyzer}
287 @* See: @url{http://www.signalyzer.com}
288 @item @b{evb_lm3s811}
289 @* See: @url{http://www.luminarymicro.com} - The Stellaris LM3S811 eval board has an FTD2232C chip built in.
290 @item @b{luminary_icdi}
291 @* See: @url{http://www.luminarymicro.com} - Luminary In-Circuit Debug Interface (ICDI) Board, included in the Stellaris LM3S9B90 and LM3S9B92 Evaluation Kits.
292 @item @b{olimex-jtag}
293 @* See: @url{http://www.olimex.com}
294 @item @b{flyswatter}
295 @* See: @url{http://www.tincantools.com}
296 @item @b{turtelizer2}
297 @* See:
298 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
299 @url{http://www.ethernut.de}
300 @item @b{comstick}
301 @* Link: @url{http://www.hitex.com/index.php?id=383}
302 @item @b{stm32stick}
303 @* Link @url{http://www.hitex.com/stm32-stick}
304 @item @b{axm0432_jtag}
305 @* Axiom AXM-0432 Link @url{http://www.axman.com}
306 @item @b{cortino}
307 @* Link @url{http://www.hitex.com/index.php?id=cortino}
308 @end itemize
309
310 @section USB JLINK based
311 There are several OEM versions of the Segger @b{JLINK} adapter. It is
312 an example of a micro controller based JTAG adapter, it uses an
313 AT91SAM764 internally.
314
315 @itemize @bullet
316 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
317 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
318 @item @b{SEGGER JLINK}
319 @* Link: @url{http://www.segger.com/jlink.html}
320 @item @b{IAR J-Link}
321 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
322 @end itemize
323
324 @section USB RLINK based
325 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer, permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for SWD and not JTAG, thus not supported.
326
327 @itemize @bullet
328 @item @b{Raisonance RLink}
329 @* Link: @url{http://www.raisonance.com/products/RLink.php}
330 @item @b{STM32 Primer}
331 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
332 @item @b{STM32 Primer2}
333 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
334 @end itemize
335
336 @section USB Other
337 @itemize @bullet
338 @item @b{USBprog}
339 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
340
341 @item @b{USB - Presto}
342 @* Link: @url{http://tools.asix.net/prg_presto.htm}
343
344 @item @b{Versaloon-Link}
345 @* Link: @url{http://www.simonqian.com/en/Versaloon}
346
347 @item @b{ARM-JTAG-EW}
348 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
349 @end itemize
350
351 @section IBM PC Parallel Printer Port Based
352
353 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
354 and the MacGraigor Wiggler. There are many clones and variations of
355 these on the market.
356
357 @itemize @bullet
358
359 @item @b{Wiggler} - There are many clones of this.
360 @* Link: @url{http://www.macraigor.com/wiggler.htm}
361
362 @item @b{DLC5} - From XILINX - There are many clones of this
363 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
364 produced, PDF schematics are easily found and it is easy to make.
365
366 @item @b{Amontec - JTAG Accelerator}
367 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
368
369 @item @b{GW16402}
370 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
371
372 @item @b{Wiggler2}
373 @*@uref{http://www.ccac.rwth-aachen.de/@/~michaels/@/index.php/hardware/@/armjtag,
374 Improved parallel-port wiggler-style JTAG adapter}
375
376 @item @b{Wiggler_ntrst_inverted}
377 @* Yet another variation - See the source code, src/jtag/parport.c
378
379 @item @b{old_amt_wiggler}
380 @* Unknown - probably not on the market today
381
382 @item @b{arm-jtag}
383 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
384
385 @item @b{chameleon}
386 @* Link: @url{http://www.amontec.com/chameleon.shtml}
387
388 @item @b{Triton}
389 @* Unknown.
390
391 @item @b{Lattice}
392 @* ispDownload from Lattice Semiconductor
393 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
394
395 @item @b{flashlink}
396 @* From ST Microsystems;
397 @uref{http://www.st.com/stonline/@/products/literature/um/7889.pdf,
398 FlashLINK JTAG programing cable for PSD and uPSD}
399
400 @end itemize
401
402 @section Other...
403 @itemize @bullet
404
405 @item @b{ep93xx}
406 @* An EP93xx based Linux machine using the GPIO pins directly.
407
408 @item @b{at91rm9200}
409 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
410
411 @end itemize
412
413 @node About JIM-Tcl
414 @chapter About JIM-Tcl
415 @cindex JIM Tcl
416 @cindex tcl
417
418 OpenOCD includes a small ``Tcl Interpreter'' known as JIM-Tcl.
419 This programming language provides a simple and extensible
420 command interpreter.
421
422 All commands presented in this Guide are extensions to JIM-Tcl.
423 You can use them as simple commands, without needing to learn
424 much of anything about Tcl.
425 Alternatively, can write Tcl programs with them.
426
427 You can learn more about JIM at its website, @url{http://jim.berlios.de}.
428
429 @itemize @bullet
430 @item @b{JIM vs. Tcl}
431 @* JIM-TCL is a stripped down version of the well known Tcl language,
432 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
433 fewer features. JIM-Tcl is a single .C file and a single .H file and
434 implements the basic Tcl command set. In contrast: Tcl 8.6 is a
435 4.2 MB .zip file containing 1540 files.
436
437 @item @b{Missing Features}
438 @* Our practice has been: Add/clone the real Tcl feature if/when
439 needed. We welcome JIM Tcl improvements, not bloat.
440
441 @item @b{Scripts}
442 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
443 command interpreter today is a mixture of (newer)
444 JIM-Tcl commands, and (older) the orginal command interpreter.
445
446 @item @b{Commands}
447 @* At the OpenOCD telnet command line (or via the GDB mon command) one
448 can type a Tcl for() loop, set variables, etc.
449 Some of the commands documented in this guide are implemented
450 as Tcl scripts, from a @file{startup.tcl} file internal to the server.
451
452 @item @b{Historical Note}
453 @* JIM-Tcl was introduced to OpenOCD in spring 2008.
454
455 @item @b{Need a crash course in Tcl?}
456 @*@xref{Tcl Crash Course}.
457 @end itemize
458
459 @node Running
460 @chapter Running
461 @cindex command line options
462 @cindex logfile
463 @cindex directory search
464
465 The @option{--help} option shows:
466 @verbatim
467 bash$ openocd --help
468
469 --help | -h display this help
470 --version | -v display OpenOCD version
471 --file | -f use configuration file <name>
472 --search | -s dir to search for config files and scripts
473 --debug | -d set debug level <0-3>
474 --log_output | -l redirect log output to file <name>
475 --command | -c run <command>
476 --pipe | -p use pipes when talking to gdb
477 @end verbatim
478
479 By default OpenOCD reads the file configuration file ``openocd.cfg''
480 in the current directory. To specify a different (or multiple)
481 configuration file, you can use the ``-f'' option. For example:
482
483 @example
484 openocd -f config1.cfg -f config2.cfg -f config3.cfg
485 @end example
486
487 Once started, OpenOCD runs as a daemon, waiting for connections from
488 clients (Telnet, GDB, Other).
489
490 If you are having problems, you can enable internal debug messages via
491 the ``-d'' option.
492
493 Also it is possible to interleave JIM-Tcl commands w/config scripts using the
494 @option{-c} command line switch.
495
496 To enable debug output (when reporting problems or working on OpenOCD
497 itself), use the @option{-d} command line switch. This sets the
498 @option{debug_level} to "3", outputting the most information,
499 including debug messages. The default setting is "2", outputting only
500 informational messages, warnings and errors. You can also change this
501 setting from within a telnet or gdb session using @command{debug_level
502 <n>} (@pxref{debug_level}).
503
504 You can redirect all output from the daemon to a file using the
505 @option{-l <logfile>} switch.
506
507 Search paths for config/script files can be added to OpenOCD by using
508 the @option{-s <search>} switch. The current directory and the OpenOCD
509 target library is in the search path by default.
510
511 For details on the @option{-p} option. @xref{Connecting to GDB}.
512
513 Note! OpenOCD will launch the GDB & telnet server even if it can not
514 establish a connection with the target. In general, it is possible for
515 the JTAG controller to be unresponsive until the target is set up
516 correctly via e.g. GDB monitor commands in a GDB init script.
517
518 @node OpenOCD Project Setup
519 @chapter OpenOCD Project Setup
520
521 To use OpenOCD with your development projects, you need to do more than
522 just connecting the JTAG adapter hardware (dongle) to your development board
523 and then starting the OpenOCD server.
524 You also need to configure that server so that it knows
525 about that adapter and board, and helps your work.
526
527 @section Hooking up the JTAG Adapter
528
529 Today's most common case is a dongle with a JTAG cable on one side
530 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
531 and a USB cable on the other.
532 Instead of USB, some cables use Ethernet;
533 older ones may use a PC parallel port, or even a serial port.
534
535 @enumerate
536 @item @emph{Start with power to your target board turned off},
537 and nothing connected to your JTAG adapter.
538 If you're particularly paranoid, unplug power to the board.
539 It's important to have the ground signal properly set up,
540 unless you are using a JTAG adapter which provides
541 galvanic isolation between the target board and the
542 debugging host.
543
544 @item @emph{Be sure it's the right kind of JTAG connector.}
545 If your dongle has a 20-pin ARM connector, you need some kind
546 of adapter (or octopus, see below) to hook it up to
547 boards using 14-pin or 10-pin connectors ... or to 20-pin
548 connectors which don't use ARM's pinout.
549
550 In the same vein, make sure the voltage levels are compatible.
551 Not all JTAG adapters have the level shifters needed to work
552 with 1.2 Volt boards.
553
554 @item @emph{Be certain the cable is properly oriented} or you might
555 damage your board. In most cases there are only two possible
556 ways to connect the cable.
557 Connect the JTAG cable from your adapter to the board.
558 Be sure it's firmly connected.
559
560 In the best case, the connector is keyed to physically
561 prevent you from inserting it wrong.
562 This is most often done using a slot on the board's male connector
563 housing, which must match a key on the JTAG cable's female connector.
564 If there's no housing, then you must look carefully and
565 make sure pin 1 on the cable hooks up to pin 1 on the board.
566 Ribbon cables are frequently all grey except for a wire on one
567 edge, which is red. The red wire is pin 1.
568
569 Sometimes dongles provide cables where one end is an ``octopus'' of
570 color coded single-wire connectors, instead of a connector block.
571 These are great when converting from one JTAG pinout to another,
572 but are tedious to set up.
573 Use these with connector pinout diagrams to help you match up the
574 adapter signals to the right board pins.
575
576 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
577 A USB, parallel, or serial port connector will go to the host which
578 you are using to run OpenOCD.
579 For Ethernet, consult the documentation and your network administrator.
580
581 For USB based JTAG adapters you have an easy sanity check at this point:
582 does the host operating system see the JTAG adapter?
583
584 @item @emph{Connect the adapter's power supply, if needed.}
585 This step is primarily for non-USB adapters,
586 but sometimes USB adapters need extra power.
587
588 @item @emph{Power up the target board.}
589 Unless you just let the magic smoke escape,
590 you're now ready to set up the OpenOCD server
591 so you can use JTAG to work with that board.
592
593 @end enumerate
594
595 Talk with the OpenOCD server using
596 telnet (@code{telnet localhost 4444} on many systems) or GDB.
597 @xref{GDB and OpenOCD}.
598
599 @section Project Directory
600
601 There are many ways you can configure OpenOCD and start it up.
602
603 A simple way to organize them all involves keeping a
604 single directory for your work with a given board.
605 When you start OpenOCD from that directory,
606 it searches there first for configuration files, scripts,
607 and for code you upload to the target board.
608 It is also the natural place to write files,
609 such as log files and data you download from the board.
610
611 @section Configuration Basics
612
613 There are two basic ways of configuring OpenOCD, and
614 a variety of ways you can mix them.
615 Think of the difference as just being how you start the server:
616
617 @itemize
618 @item Many @option{-f file} or @option{-c command} options on the command line
619 @item No options, but a @dfn{user config file}
620 in the current directory named @file{openocd.cfg}
621 @end itemize
622
623 Here is an example @file{openocd.cfg} file for a setup
624 using a Signalyzer FT2232-based JTAG adapter to talk to
625 a board with an Atmel AT91SAM7X256 microcontroller:
626
627 @example
628 source [find interface/signalyzer.cfg]
629
630 # GDB can also flash my flash!
631 gdb_memory_map enable
632 gdb_flash_program enable
633
634 source [find target/sam7x256.cfg]
635 @end example
636
637 Here is the command line equivalent of that configuration:
638
639 @example
640 openocd -f interface/signalyzer.cfg \
641 -c "gdb_memory_map enable" \
642 -c "gdb_flash_program enable" \
643 -f target/sam7x256.cfg
644 @end example
645
646 You could wrap such long command lines in shell scripts,
647 each supporting a different development task.
648 One might re-flash the board with a specific firmware version.
649 Another might set up a particular debugging or run-time environment.
650
651 Here we will focus on the simpler solution: one user config
652 file, including basic configuration plus any TCL procedures
653 to simplify your work.
654
655 @section User Config Files
656 @cindex config file, user
657 @cindex user config file
658 @cindex config file, overview
659
660 A user configuration file ties together all the parts of a project
661 in one place.
662 One of the following will match your situation best:
663
664 @itemize
665 @item Ideally almost everything comes from configuration files
666 provided by someone else.
667 For example, OpenOCD distributes a @file{scripts} directory
668 (probably in @file{/usr/share/openocd/scripts} on Linux).
669 Board and tool vendors can provide these too, as can individual
670 user sites; the @option{-s} command line option lets you say
671 where to find these files. (@xref{Running}.)
672 The AT91SAM7X256 example above works this way.
673
674 Three main types of non-user configuration file each have their
675 own subdirectory in the @file{scripts} directory:
676
677 @enumerate
678 @item @b{interface} -- one for each kind of JTAG adapter/dongle
679 @item @b{board} -- one for each different board
680 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
681 @end enumerate
682
683 Best case: include just two files, and they handle everything else.
684 The first is an interface config file.
685 The second is board-specific, and it sets up the JTAG TAPs and
686 their GDB targets (by deferring to some @file{target.cfg} file),
687 declares all flash memory, and leaves you nothing to do except
688 meet your deadline:
689
690 @example
691 source [find interface/olimex-jtag-tiny.cfg]
692 source [find board/csb337.cfg]
693 @end example
694
695 Boards with a single microcontroller often won't need more
696 than the target config file, as in the AT91SAM7X256 example.
697 That's because there is no external memory (flash, DDR RAM), and
698 the board differences are encapsulated by application code.
699
700 @item You can often reuse some standard config files but
701 need to write a few new ones, probably a @file{board.cfg} file.
702 You will be using commands described later in this User's Guide,
703 and working with the guidelines in the next chapter.
704
705 For example, there may be configuration files for your JTAG adapter
706 and target chip, but you need a new board-specific config file
707 giving access to your particular flash chips.
708 Or you might need to write another target chip configuration file
709 for a new chip built around the Cortex M3 core.
710
711 @quotation Note
712 When you write new configuration files, please submit
713 them for inclusion in the next OpenOCD release.
714 For example, a @file{board/newboard.cfg} file will help the
715 next users of that board, and a @file{target/newcpu.cfg}
716 will help support users of any board using that chip.
717 @end quotation
718
719 @item
720 You may may need to write some C code.
721 It may be as simple as a supporting a new ft2232 or parport
722 based dongle; a bit more involved, like a NAND or NOR flash
723 controller driver; or a big piece of work like supporting
724 a new chip architecture.
725 @end itemize
726
727 Reuse the existing config files when you can.
728 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
729 You may find a board configuration that's a good example to follow.
730
731 When you write config files, separate the reusable parts
732 (things every user of that interface, chip, or board needs)
733 from ones specific to your environment and debugging approach.
734
735 For example, a @code{gdb-attach} event handler that invokes
736 the @command{reset init} command will interfere with debugging
737 early boot code, which performs some of the same actions
738 that the @code{reset-init} event handler does.
739 Likewise, the @command{arm9tdmi vector_catch} command (or
740 its @command{xscale vector_catch} sibling) can be a timesaver
741 during some debug sessions, but don't make everyone use that either.
742 Keep those kinds of debugging aids in your user config file,
743 along with messaging and tracing setup.
744 (@xref{Software Debug Messages and Tracing}.)
745
746 TCP/IP port configuration is another example of something which
747 is environment-specific, and should only appear in
748 a user config file. @xref{TCP/IP Ports}.
749
750 @section Project-Specific Utilities
751
752 A few project-specific utility
753 routines may well speed up your work.
754 Write them, and keep them in your project's user config file.
755
756 For example, if you are making a boot loader work on a
757 board, it's nice to be able to debug the ``after it's
758 loaded to RAM'' parts separately from the finicky early
759 code which sets up the DDR RAM controller and clocks.
760 A script like this one, or a more GDB-aware sibling,
761 may help:
762
763 @example
764 proc ramboot @{ @} @{
765 # Reset, running the target's "reset-init" scripts
766 # to initialize clocks and the DDR RAM controller.
767 # Leave the CPU halted.
768 reset init
769
770 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
771 load_image u-boot.bin 0x20000000
772
773 # Start running.
774 resume 0x20000000
775 @}
776 @end example
777
778 Then once that code is working you will need to make it
779 boot from NOR flash; a different utility would help.
780 Alternatively, some developers write to flash using GDB.
781 (You might use a similar script if you're working with a flash
782 based microcontroller application instead of a boot loader.)
783
784 @example
785 proc newboot @{ @} @{
786 # Reset, leaving the CPU halted. The "reset-init" event
787 # proc gives faster access to the CPU and to NOR flash;
788 # "reset halt" would be slower.
789 reset init
790
791 # Write standard version of U-Boot into the first two
792 # sectors of NOR flash ... the standard version should
793 # do the same lowlevel init as "reset-init".
794 flash protect 0 0 1 off
795 flash erase_sector 0 0 1
796 flash write_bank 0 u-boot.bin 0x0
797 flash protect 0 0 1 on
798
799 # Reboot from scratch using that new boot loader.
800 reset run
801 @}
802 @end example
803
804 You may need more complicated utility procedures when booting
805 from NAND.
806 That often involves an extra bootloader stage,
807 running from on-chip SRAM to perform DDR RAM setup so it can load
808 the main bootloader code (which won't fit into that SRAM).
809
810 Other helper scripts might be used to write production system images,
811 involving considerably more than just a three stage bootloader.
812
813
814 @node Config File Guidelines
815 @chapter Config File Guidelines
816
817 This chapter is aimed at any user who needs to write a config file,
818 including developers and integrators of OpenOCD and any user who
819 needs to get a new board working smoothly.
820 It provides guidelines for creating those files.
821
822 You should find the following directories under @t{$(INSTALLDIR)/scripts}:
823
824 @itemize @bullet
825 @item @file{interface} ...
826 think JTAG Dongle. Files that configure JTAG adapters go here.
827 @item @file{board} ...
828 think Circuit Board, PWA, PCB, they go by many names. Board files
829 contain initialization items that are specific to a board. For
830 example, the SDRAM initialization sequence for the board, or the type
831 of external flash and what address it uses. Any initialization
832 sequence to enable that external flash or SDRAM should be found in the
833 board file. Boards may also contain multiple targets: two CPUs; or
834 a CPU and an FPGA or CPLD.
835 @item @file{target} ...
836 think chip. The ``target'' directory represents the JTAG TAPs
837 on a chip
838 which OpenOCD should control, not a board. Two common types of targets
839 are ARM chips and FPGA or CPLD chips.
840 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
841 the target config file defines all of them.
842 @end itemize
843
844 The @file{openocd.cfg} user config
845 file may override features in any of the above files by
846 setting variables before sourcing the target file, or by adding
847 commands specific to their situation.
848
849 @section Interface Config Files
850
851 The user config file
852 should be able to source one of these files with a command like this:
853
854 @example
855 source [find interface/FOOBAR.cfg]
856 @end example
857
858 A preconfigured interface file should exist for every interface in use
859 today, that said, perhaps some interfaces have only been used by the
860 sole developer who created it.
861
862 A separate chapter gives information about how to set these up.
863 @xref{Interface - Dongle Configuration}.
864 Read the OpenOCD source code if you have a new kind of hardware interface
865 and need to provide a driver for it.
866
867 @section Board Config Files
868 @cindex config file, board
869 @cindex board config file
870
871 The user config file
872 should be able to source one of these files with a command like this:
873
874 @example
875 source [find board/FOOBAR.cfg]
876 @end example
877
878 The point of a board config file is to package everything
879 about a given board that user config files need to know.
880 In summary the board files should contain (if present)
881
882 @enumerate
883 @item One or more @command{source [target/...cfg]} statements
884 @item NOR flash configuration (@pxref{NOR Configuration})
885 @item NAND flash configuration (@pxref{NAND Configuration})
886 @item Target @code{reset} handlers for SDRAM and I/O configuration
887 @item JTAG adapter reset configuration (@pxref{Reset Configuration})
888 @item All things that are not ``inside a chip''
889 @end enumerate
890
891 Generic things inside target chips belong in target config files,
892 not board config files. So for example a @code{reset-init} event
893 handler should know board-specific oscillator and PLL parameters,
894 which it passes to target-specific utility code.
895
896 The most complex task of a board config file is creating such a
897 @code{reset-init} event handler.
898 Define those handlers last, after you verify the rest of the board
899 configuration works.
900
901 @subsection Communication Between Config files
902
903 In addition to target-specific utility code, another way that
904 board and target config files communicate is by following a
905 convention on how to use certain variables.
906
907 The full Tcl/Tk language supports ``namespaces'', but JIM-Tcl does not.
908 Thus the rule we follow in OpenOCD is this: Variables that begin with
909 a leading underscore are temporary in nature, and can be modified and
910 used at will within a target configuration file.
911
912 Complex board config files can do the things like this,
913 for a board with three chips:
914
915 @example
916 # Chip #1: PXA270 for network side, big endian
917 set CHIPNAME network
918 set ENDIAN big
919 source [find target/pxa270.cfg]
920 # on return: _TARGETNAME = network.cpu
921 # other commands can refer to the "network.cpu" target.
922 $_TARGETNAME configure .... events for this CPU..
923
924 # Chip #2: PXA270 for video side, little endian
925 set CHIPNAME video
926 set ENDIAN little
927 source [find target/pxa270.cfg]
928 # on return: _TARGETNAME = video.cpu
929 # other commands can refer to the "video.cpu" target.
930 $_TARGETNAME configure .... events for this CPU..
931
932 # Chip #3: Xilinx FPGA for glue logic
933 set CHIPNAME xilinx
934 unset ENDIAN
935 source [find target/spartan3.cfg]
936 @end example
937
938 That example is oversimplified because it doesn't show any flash memory,
939 or the @code{reset-init} event handlers to initialize external DRAM
940 or (assuming it needs it) load a configuration into the FPGA.
941 Such features are usually needed for low-level work with many boards,
942 where ``low level'' implies that the board initialization software may
943 not be working. (That's a common reason to need JTAG tools. Another
944 is to enable working with microcontroller-based systems, which often
945 have no debugging support except a JTAG connector.)
946
947 Target config files may also export utility functions to board and user
948 config files. Such functions should use name prefixes, to help avoid
949 naming collisions.
950
951 Board files could also accept input variables from user config files.
952 For example, there might be a @code{J4_JUMPER} setting used to identify
953 what kind of flash memory a development board is using, or how to set
954 up other clocks and peripherals.
955
956 @subsection Variable Naming Convention
957 @cindex variable names
958
959 Most boards have only one instance of a chip.
960 However, it should be easy to create a board with more than
961 one such chip (as shown above).
962 Accordingly, we encourage these conventions for naming
963 variables associated with different @file{target.cfg} files,
964 to promote consistency and
965 so that board files can override target defaults.
966
967 Inputs to target config files include:
968
969 @itemize @bullet
970 @item @code{CHIPNAME} ...
971 This gives a name to the overall chip, and is used as part of
972 tap identifier dotted names.
973 While the default is normally provided by the chip manufacturer,
974 board files may need to distinguish between instances of a chip.
975 @item @code{ENDIAN} ...
976 By default @option{little} - although chips may hard-wire @option{big}.
977 Chips that can't change endianness don't need to use this variable.
978 @item @code{CPUTAPID} ...
979 When OpenOCD examines the JTAG chain, it can be told verify the
980 chips against the JTAG IDCODE register.
981 The target file will hold one or more defaults, but sometimes the
982 chip in a board will use a different ID (perhaps a newer revision).
983 @end itemize
984
985 Outputs from target config files include:
986
987 @itemize @bullet
988 @item @code{_TARGETNAME} ...
989 By convention, this variable is created by the target configuration
990 script. The board configuration file may make use of this variable to
991 configure things like a ``reset init'' script, or other things
992 specific to that board and that target.
993 If the chip has 2 targets, the names are @code{_TARGETNAME0},
994 @code{_TARGETNAME1}, ... etc.
995 @end itemize
996
997 @subsection The reset-init Event Handler
998 @cindex event, reset-init
999 @cindex reset-init handler
1000
1001 Board config files run in the OpenOCD configuration stage;
1002 they can't use TAPs or targets, since they haven't been
1003 fully set up yet.
1004 This means you can't write memory or access chip registers;
1005 you can't even verify that a flash chip is present.
1006 That's done later in event handlers, of which the target @code{reset-init}
1007 handler is one of the most important.
1008
1009 Except on microcontrollers, the basic job of @code{reset-init} event
1010 handlers is setting up flash and DRAM, as normally handled by boot loaders.
1011 Microcontrollers rarely use boot loaders; they run right out of their
1012 on-chip flash and SRAM memory. But they may want to use one of these
1013 handlers too, if just for developer convenience.
1014
1015 @quotation Note
1016 Because this is so very board-specific, and chip-specific, no examples
1017 are included here.
1018 Instead, look at the board config files distributed with OpenOCD.
1019 If you have a boot loader, its source code may also be useful.
1020 @end quotation
1021
1022 Some of this code could probably be shared between different boards.
1023 For example, setting up a DRAM controller often doesn't differ by
1024 much except the bus width (16 bits or 32?) and memory timings, so a
1025 reusable TCL procedure loaded by the @file{target.cfg} file might take
1026 those as parameters.
1027 Similarly with oscillator, PLL, and clock setup;
1028 and disabling the watchdog.
1029 Structure the code cleanly, and provide comments to help
1030 the next developer doing such work.
1031 (@emph{You might be that next person} trying to reuse init code!)
1032
1033 The last thing normally done in a @code{reset-init} handler is probing
1034 whatever flash memory was configured. For most chips that needs to be
1035 done while the associated target is halted, either because JTAG memory
1036 access uses the CPU or to prevent conflicting CPU access.
1037
1038 @subsection JTAG Clock Rate
1039
1040 Before your @code{reset-init} handler has set up
1041 the PLLs and clocking, you may need to use
1042 a low JTAG clock rate; then you'd increase it later.
1043 (The rule of thumb for ARM-based processors is 1/8 the CPU clock.)
1044 If the board supports adaptive clocking, use the @command{jtag_rclk}
1045 command, in case your board is used with JTAG adapter which
1046 also supports it. Otherwise use @command{jtag_khz}.
1047 Set the slow rate at the beginning of the reset sequence,
1048 and the faster rate as soon as the clocks are at full speed.
1049
1050 @section Target Config Files
1051 @cindex config file, target
1052 @cindex target config file
1053
1054 Board config files communicate with target config files using
1055 naming conventions as described above, and may source one or
1056 more target config files like this:
1057
1058 @example
1059 source [find target/FOOBAR.cfg]
1060 @end example
1061
1062 The point of a target config file is to package everything
1063 about a given chip that board config files need to know.
1064 In summary the target files should contain
1065
1066 @enumerate
1067 @item Set defaults
1068 @item Add TAPs to the scan chain
1069 @item Add CPU targets (includes GDB support)
1070 @item CPU/Chip/CPU-Core specific features
1071 @item On-Chip flash
1072 @end enumerate
1073
1074 As a rule of thumb, a target file sets up only one chip.
1075 For a microcontroller, that will often include a single TAP,
1076 which is a CPU needing a GDB target, and its on-chip flash.
1077
1078 More complex chips may include multiple TAPs, and the target
1079 config file may need to define them all before OpenOCD
1080 can talk to the chip.
1081 For example, some phone chips have JTAG scan chains that include
1082 an ARM core for operating system use, a DSP,
1083 another ARM core embedded in an image processing engine,
1084 and other processing engines.
1085
1086 @subsection Default Value Boiler Plate Code
1087
1088 All target configuration files should start with code like this,
1089 letting board config files express environment-specific
1090 differences in how things should be set up.
1091
1092 @example
1093 # Boards may override chip names, perhaps based on role,
1094 # but the default should match what the vendor uses
1095 if @{ [info exists CHIPNAME] @} @{
1096 set _CHIPNAME $CHIPNAME
1097 @} else @{
1098 set _CHIPNAME sam7x256
1099 @}
1100
1101 # ONLY use ENDIAN with targets that can change it.
1102 if @{ [info exists ENDIAN] @} @{
1103 set _ENDIAN $ENDIAN
1104 @} else @{
1105 set _ENDIAN little
1106 @}
1107
1108 # TAP identifiers may change as chips mature, for example with
1109 # new revision fields (the "3" here). Pick a good default; you
1110 # can pass several such identifiers to the "jtag newtap" command.
1111 if @{ [info exists CPUTAPID ] @} @{
1112 set _CPUTAPID $CPUTAPID
1113 @} else @{
1114 set _CPUTAPID 0x3f0f0f0f
1115 @}
1116 @end example
1117 @c but 0x3f0f0f0f is for an str73x part ...
1118
1119 @emph{Remember:} Board config files may include multiple target
1120 config files, or the same target file multiple times
1121 (changing at least @code{CHIPNAME}).
1122
1123 Likewise, the target configuration file should define
1124 @code{_TARGETNAME} (or @code{_TARGETNAME0} etc) and
1125 use it later on when defining debug targets:
1126
1127 @example
1128 set _TARGETNAME $_CHIPNAME.cpu
1129 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1130 @end example
1131
1132 @subsection Adding TAPs to the Scan Chain
1133 After the ``defaults'' are set up,
1134 add the TAPs on each chip to the JTAG scan chain.
1135 @xref{TAP Declaration}, and the naming convention
1136 for taps.
1137
1138 In the simplest case the chip has only one TAP,
1139 probably for a CPU or FPGA.
1140 The config file for the Atmel AT91SAM7X256
1141 looks (in part) like this:
1142
1143 @example
1144 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf \
1145 -expected-id $_CPUTAPID
1146 @end example
1147
1148 A board with two such at91sam7 chips would be able
1149 to source such a config file twice, with different
1150 values for @code{CHIPNAME}, so
1151 it adds a different TAP each time.
1152
1153 If there are one or more nonzero @option{-expected-id} values,
1154 OpenOCD attempts to verify the actual tap id against those values.
1155 It will issue error messages if there is mismatch, which
1156 can help to pinpoint problems in OpenOCD configurations.
1157
1158 @example
1159 JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1160 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1161 ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
1162 ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1163 ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1164 @end example
1165
1166 There are more complex examples too, with chips that have
1167 multiple TAPs. Ones worth looking at include:
1168
1169 @itemize
1170 @item @file{target/omap3530.cfg} -- with disabled ARM and DSP,
1171 plus a JRC to enable them
1172 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1173 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1174 is not currently used)
1175 @end itemize
1176
1177 @subsection Add CPU targets
1178
1179 After adding a TAP for a CPU, you should set it up so that
1180 GDB and other commands can use it.
1181 @xref{CPU Configuration}.
1182 For the at91sam7 example above, the command can look like this;
1183 note that @code{$_ENDIAN} is not needed, since OpenOCD defaults
1184 to little endian, and this chip doesn't support changing that.
1185
1186 @example
1187 set _TARGETNAME $_CHIPNAME.cpu
1188 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1189 @end example
1190
1191 Work areas are small RAM areas associated with CPU targets.
1192 They are used by OpenOCD to speed up downloads,
1193 and to download small snippets of code to program flash chips.
1194 If the chip includes a form of ``on-chip-ram'' - and many do - define
1195 a work area if you can.
1196 Again using the at91sam7 as an example, this can look like:
1197
1198 @example
1199 $_TARGETNAME configure -work-area-phys 0x00200000 \
1200 -work-area-size 0x4000 -work-area-backup 0
1201 @end example
1202
1203 @subsection Chip Reset Setup
1204
1205 As a rule, you should put the @command{reset_config} command
1206 into the board file. Most things you think you know about a
1207 chip can be tweaked by the board.
1208
1209 Some chips have specific ways the TRST and SRST signals are
1210 managed. In the unusual case that these are @emph{chip specific}
1211 and can never be changed by board wiring, they could go here.
1212
1213 Some chips need special attention during reset handling if
1214 they're going to be used with JTAG.
1215 An example might be needing to send some commands right
1216 after the target's TAP has been reset, providing a
1217 @code{reset-deassert-post} event handler that writes a chip
1218 register to report that JTAG debugging is being done.
1219
1220 @subsection ARM Core Specific Hacks
1221
1222 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1223 special high speed download features - enable it.
1224
1225 If present, the MMU, the MPU and the CACHE should be disabled.
1226
1227 Some ARM cores are equipped with trace support, which permits
1228 examination of the instruction and data bus activity. Trace
1229 activity is controlled through an ``Embedded Trace Module'' (ETM)
1230 on one of the core's scan chains. The ETM emits voluminous data
1231 through a ``trace port''. (@xref{ARM Hardware Tracing}.)
1232 If you are using an external trace port,
1233 configure it in your board config file.
1234 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1235 configure it in your target config file.
1236
1237 @example
1238 etm config $_TARGETNAME 16 normal full etb
1239 etb config $_TARGETNAME $_CHIPNAME.etb
1240 @end example
1241
1242 @subsection Internal Flash Configuration
1243
1244 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1245
1246 @b{Never ever} in the ``target configuration file'' define any type of
1247 flash that is external to the chip. (For example a BOOT flash on
1248 Chip Select 0.) Such flash information goes in a board file - not
1249 the TARGET (chip) file.
1250
1251 Examples:
1252 @itemize @bullet
1253 @item at91sam7x256 - has 256K flash YES enable it.
1254 @item str912 - has flash internal YES enable it.
1255 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1256 @item pxa270 - again - CS0 flash - it goes in the board file.
1257 @end itemize
1258
1259 @node Daemon Configuration
1260 @chapter Daemon Configuration
1261 @cindex initialization
1262 The commands here are commonly found in the openocd.cfg file and are
1263 used to specify what TCP/IP ports are used, and how GDB should be
1264 supported.
1265
1266 @section Configuration Stage
1267 @cindex configuration stage
1268 @cindex config command
1269
1270 When the OpenOCD server process starts up, it enters a
1271 @emph{configuration stage} which is the only time that
1272 certain commands, @emph{configuration commands}, may be issued.
1273 In this manual, the definition of a configuration command is
1274 presented as a @emph{Config Command}, not as a @emph{Command}
1275 which may be issued interactively.
1276
1277 Those configuration commands include declaration of TAPs,
1278 flash banks,
1279 the interface used for JTAG communication,
1280 and other basic setup.
1281 The server must leave the configuration stage before it
1282 may access or activate TAPs.
1283 After it leaves this stage, configuration commands may no
1284 longer be issued.
1285
1286 @deffn {Config Command} init
1287 This command terminates the configuration stage and
1288 enters the normal command mode. This can be useful to add commands to
1289 the startup scripts and commands such as resetting the target,
1290 programming flash, etc. To reset the CPU upon startup, add "init" and
1291 "reset" at the end of the config script or at the end of the OpenOCD
1292 command line using the @option{-c} command line switch.
1293
1294 If this command does not appear in any startup/configuration file
1295 OpenOCD executes the command for you after processing all
1296 configuration files and/or command line options.
1297
1298 @b{NOTE:} This command normally occurs at or near the end of your
1299 openocd.cfg file to force OpenOCD to ``initialize'' and make the
1300 targets ready. For example: If your openocd.cfg file needs to
1301 read/write memory on your target, @command{init} must occur before
1302 the memory read/write commands. This includes @command{nand probe}.
1303 @end deffn
1304
1305 @anchor{TCP/IP Ports}
1306 @section TCP/IP Ports
1307 @cindex TCP port
1308 @cindex server
1309 @cindex port
1310 @cindex security
1311 The OpenOCD server accepts remote commands in several syntaxes.
1312 Each syntax uses a different TCP/IP port, which you may specify
1313 only during configuration (before those ports are opened).
1314
1315 For reasons including security, you may wish to prevent remote
1316 access using one or more of these ports.
1317 In such cases, just specify the relevant port number as zero.
1318 If you disable all access through TCP/IP, you will need to
1319 use the command line @option{-pipe} option.
1320
1321 @deffn {Command} gdb_port (number)
1322 @cindex GDB server
1323 Specify or query the first port used for incoming GDB connections.
1324 The GDB port for the
1325 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
1326 When not specified during the configuration stage,
1327 the port @var{number} defaults to 3333.
1328 When specified as zero, this port is not activated.
1329 @end deffn
1330
1331 @deffn {Command} tcl_port (number)
1332 Specify or query the port used for a simplified RPC
1333 connection that can be used by clients to issue TCL commands and get the
1334 output from the Tcl engine.
1335 Intended as a machine interface.
1336 When not specified during the configuration stage,
1337 the port @var{number} defaults to 6666.
1338 When specified as zero, this port is not activated.
1339 @end deffn
1340
1341 @deffn {Command} telnet_port (number)
1342 Specify or query the
1343 port on which to listen for incoming telnet connections.
1344 This port is intended for interaction with one human through TCL commands.
1345 When not specified during the configuration stage,
1346 the port @var{number} defaults to 4444.
1347 When specified as zero, this port is not activated.
1348 @end deffn
1349
1350 @anchor{GDB Configuration}
1351 @section GDB Configuration
1352 @cindex GDB
1353 @cindex GDB configuration
1354 You can reconfigure some GDB behaviors if needed.
1355 The ones listed here are static and global.
1356 @xref{Target Configuration}, about configuring individual targets.
1357 @xref{Target Events}, about configuring target-specific event handling.
1358
1359 @anchor{gdb_breakpoint_override}
1360 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
1361 Force breakpoint type for gdb @command{break} commands.
1362 This option supports GDB GUIs which don't
1363 distinguish hard versus soft breakpoints, if the default OpenOCD and
1364 GDB behaviour is not sufficient. GDB normally uses hardware
1365 breakpoints if the memory map has been set up for flash regions.
1366 @end deffn
1367
1368 @deffn {Config Command} gdb_detach (@option{resume}|@option{reset}|@option{halt}|@option{nothing})
1369 Configures what OpenOCD will do when GDB detaches from the daemon.
1370 Default behaviour is @option{resume}.
1371 @end deffn
1372
1373 @anchor{gdb_flash_program}
1374 @deffn {Config Command} gdb_flash_program (@option{enable}|@option{disable})
1375 Set to @option{enable} to cause OpenOCD to program the flash memory when a
1376 vFlash packet is received.
1377 The default behaviour is @option{enable}.
1378 @end deffn
1379
1380 @deffn {Config Command} gdb_memory_map (@option{enable}|@option{disable})
1381 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
1382 requested. GDB will then know when to set hardware breakpoints, and program flash
1383 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
1384 for flash programming to work.
1385 Default behaviour is @option{enable}.
1386 @xref{gdb_flash_program}.
1387 @end deffn
1388
1389 @deffn {Config Command} gdb_report_data_abort (@option{enable}|@option{disable})
1390 Specifies whether data aborts cause an error to be reported
1391 by GDB memory read packets.
1392 The default behaviour is @option{disable};
1393 use @option{enable} see these errors reported.
1394 @end deffn
1395
1396 @anchor{Event Polling}
1397 @section Event Polling
1398
1399 Hardware debuggers are parts of asynchronous systems,
1400 where significant events can happen at any time.
1401 The OpenOCD server needs to detect some of these events,
1402 so it can report them to through TCL command line
1403 or to GDB.
1404
1405 Examples of such events include:
1406
1407 @itemize
1408 @item One of the targets can stop running ... maybe it triggers
1409 a code breakpoint or data watchpoint, or halts itself.
1410 @item Messages may be sent over ``debug message'' channels ... many
1411 targets support such messages sent over JTAG,
1412 for receipt by the person debugging or tools.
1413 @item Loss of power ... some adapters can detect these events.
1414 @item Resets not issued through JTAG ... such reset sources
1415 can include button presses or other system hardware, sometimes
1416 including the target itself (perhaps through a watchdog).
1417 @item Debug instrumentation sometimes supports event triggering
1418 such as ``trace buffer full'' (so it can quickly be emptied)
1419 or other signals (to correlate with code behavior).
1420 @end itemize
1421
1422 None of those events are signaled through standard JTAG signals.
1423 However, most conventions for JTAG connectors include voltage
1424 level and system reset (SRST) signal detection.
1425 Some connectors also include instrumentation signals, which
1426 can imply events when those signals are inputs.
1427
1428 In general, OpenOCD needs to periodically check for those events,
1429 either by looking at the status of signals on the JTAG connector
1430 or by sending synchronous ``tell me your status'' JTAG requests
1431 to the various active targets.
1432 There is a command to manage and monitor that polling,
1433 which is normally done in the background.
1434
1435 @deffn Command poll [@option{on}|@option{off}]
1436 Poll the current target for its current state.
1437 (Also, @pxref{target curstate}.)
1438 If that target is in debug mode, architecture
1439 specific information about the current state is printed.
1440 An optional parameter
1441 allows background polling to be enabled and disabled.
1442
1443 You could use this from the TCL command shell, or
1444 from GDB using @command{monitor poll} command.
1445 @example
1446 > poll
1447 background polling: on
1448 target state: halted
1449 target halted in ARM state due to debug-request, \
1450 current mode: Supervisor
1451 cpsr: 0x800000d3 pc: 0x11081bfc
1452 MMU: disabled, D-Cache: disabled, I-Cache: enabled
1453 >
1454 @end example
1455 @end deffn
1456
1457 @node Interface - Dongle Configuration
1458 @chapter Interface - Dongle Configuration
1459 @cindex config file, interface
1460 @cindex interface config file
1461
1462 JTAG Adapters/Interfaces/Dongles are normally configured
1463 through commands in an interface configuration
1464 file which is sourced by your @file{openocd.cfg} file, or
1465 through a command line @option{-f interface/....cfg} option.
1466
1467 @example
1468 source [find interface/olimex-jtag-tiny.cfg]
1469 @end example
1470
1471 These commands tell
1472 OpenOCD what type of JTAG adapter you have, and how to talk to it.
1473 A few cases are so simple that you only need to say what driver to use:
1474
1475 @example
1476 # jlink interface
1477 interface jlink
1478 @end example
1479
1480 Most adapters need a bit more configuration than that.
1481
1482
1483 @section Interface Configuration
1484
1485 The interface command tells OpenOCD what type of JTAG dongle you are
1486 using. Depending on the type of dongle, you may need to have one or
1487 more additional commands.
1488
1489 @deffn {Config Command} {interface} name
1490 Use the interface driver @var{name} to connect to the
1491 target.
1492 @end deffn
1493
1494 @deffn Command {interface_list}
1495 List the interface drivers that have been built into
1496 the running copy of OpenOCD.
1497 @end deffn
1498
1499 @deffn Command {jtag interface}
1500 Returns the name of the interface driver being used.
1501 @end deffn
1502
1503 @section Interface Drivers
1504
1505 Each of the interface drivers listed here must be explicitly
1506 enabled when OpenOCD is configured, in order to be made
1507 available at run time.
1508
1509 @deffn {Interface Driver} {amt_jtagaccel}
1510 Amontec Chameleon in its JTAG Accelerator configuration,
1511 connected to a PC's EPP mode parallel port.
1512 This defines some driver-specific commands:
1513
1514 @deffn {Config Command} {parport_port} number
1515 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1516 the number of the @file{/dev/parport} device.
1517 @end deffn
1518
1519 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
1520 Displays status of RTCK option.
1521 Optionally sets that option first.
1522 @end deffn
1523 @end deffn
1524
1525 @deffn {Interface Driver} {arm-jtag-ew}
1526 Olimex ARM-JTAG-EW USB adapter
1527 This has one driver-specific command:
1528
1529 @deffn Command {armjtagew_info}
1530 Logs some status
1531 @end deffn
1532 @end deffn
1533
1534 @deffn {Interface Driver} {at91rm9200}
1535 Supports bitbanged JTAG from the local system,
1536 presuming that system is an Atmel AT91rm9200
1537 and a specific set of GPIOs is used.
1538 @c command: at91rm9200_device NAME
1539 @c chooses among list of bit configs ... only one option
1540 @end deffn
1541
1542 @deffn {Interface Driver} {dummy}
1543 A dummy software-only driver for debugging.
1544 @end deffn
1545
1546 @deffn {Interface Driver} {ep93xx}
1547 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1548 @end deffn
1549
1550 @deffn {Interface Driver} {ft2232}
1551 FTDI FT2232 (USB) based devices over one of the userspace libraries.
1552 These interfaces have several commands, used to configure the driver
1553 before initializing the JTAG scan chain:
1554
1555 @deffn {Config Command} {ft2232_device_desc} description
1556 Provides the USB device description (the @emph{iProduct string})
1557 of the FTDI FT2232 device. If not
1558 specified, the FTDI default value is used. This setting is only valid
1559 if compiled with FTD2XX support.
1560 @end deffn
1561
1562 @deffn {Config Command} {ft2232_serial} serial-number
1563 Specifies the @var{serial-number} of the FTDI FT2232 device to use,
1564 in case the vendor provides unique IDs and more than one FT2232 device
1565 is connected to the host.
1566 If not specified, serial numbers are not considered.
1567 (Note that USB serial numbers can be arbitrary Unicode strings,
1568 and are not restricted to containing only decimal digits.)
1569 @end deffn
1570
1571 @deffn {Config Command} {ft2232_layout} name
1572 Each vendor's FT2232 device can use different GPIO signals
1573 to control output-enables, reset signals, and LEDs.
1574 Currently valid layout @var{name} values include:
1575 @itemize @minus
1576 @item @b{axm0432_jtag} Axiom AXM-0432
1577 @item @b{comstick} Hitex STR9 comstick
1578 @item @b{cortino} Hitex Cortino JTAG interface
1579 @item @b{evb_lm3s811} Luminary Micro EVB_LM3S811 as a JTAG interface,
1580 either for the local Cortex-M3 (SRST only)
1581 or in a passthrough mode (neither SRST nor TRST)
1582 @item @b{luminary_icdi} Luminary In-Circuit Debug Interface (ICDI) Board
1583 @item @b{flyswatter} Tin Can Tools Flyswatter
1584 @item @b{icebear} ICEbear JTAG adapter from Section 5
1585 @item @b{jtagkey} Amontec JTAGkey and JTAGkey-Tiny (and compatibles)
1586 @item @b{m5960} American Microsystems M5960
1587 @item @b{olimex-jtag} Olimex ARM-USB-OCD and ARM-USB-Tiny
1588 @item @b{oocdlink} OOCDLink
1589 @c oocdlink ~= jtagkey_prototype_v1
1590 @item @b{sheevaplug} Marvell Sheevaplug development kit
1591 @item @b{signalyzer} Xverve Signalyzer
1592 @item @b{stm32stick} Hitex STM32 Performance Stick
1593 @item @b{turtelizer2} egnite Software turtelizer2
1594 @item @b{usbjtag} "USBJTAG-1" layout described in the OpenOCD diploma thesis
1595 @end itemize
1596 @end deffn
1597
1598 @deffn {Config Command} {ft2232_vid_pid} [vid pid]+
1599 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1600 default values are used.
1601 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
1602 @example
1603 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1604 @end example
1605 @end deffn
1606
1607 @deffn {Config Command} {ft2232_latency} ms
1608 On some systems using FT2232 based JTAG interfaces the FT_Read function call in
1609 ft2232_read() fails to return the expected number of bytes. This can be caused by
1610 USB communication delays and has proved hard to reproduce and debug. Setting the
1611 FT2232 latency timer to a larger value increases delays for short USB packets but it
1612 also reduces the risk of timeouts before receiving the expected number of bytes.
1613 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1614 @end deffn
1615
1616 For example, the interface config file for a
1617 Turtelizer JTAG Adapter looks something like this:
1618
1619 @example
1620 interface ft2232
1621 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter"
1622 ft2232_layout turtelizer2
1623 ft2232_vid_pid 0x0403 0xbdc8
1624 @end example
1625 @end deffn
1626
1627 @deffn {Interface Driver} {gw16012}
1628 Gateworks GW16012 JTAG programmer.
1629 This has one driver-specific command:
1630
1631 @deffn {Config Command} {parport_port} number
1632 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1633 the number of the @file{/dev/parport} device.
1634 @end deffn
1635 @end deffn
1636
1637 @deffn {Interface Driver} {jlink}
1638 Segger jlink USB adapter
1639 @c command: jlink_info
1640 @c dumps status
1641 @c command: jlink_hw_jtag (2|3)
1642 @c sets version 2 or 3
1643 @end deffn
1644
1645 @deffn {Interface Driver} {parport}
1646 Supports PC parallel port bit-banging cables:
1647 Wigglers, PLD download cable, and more.
1648 These interfaces have several commands, used to configure the driver
1649 before initializing the JTAG scan chain:
1650
1651 @deffn {Config Command} {parport_cable} name
1652 The layout of the parallel port cable used to connect to the target.
1653 Currently valid cable @var{name} values include:
1654
1655 @itemize @minus
1656 @item @b{altium} Altium Universal JTAG cable.
1657 @item @b{arm-jtag} Same as original wiggler except SRST and
1658 TRST connections reversed and TRST is also inverted.
1659 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
1660 in configuration mode. This is only used to
1661 program the Chameleon itself, not a connected target.
1662 @item @b{dlc5} The Xilinx Parallel cable III.
1663 @item @b{flashlink} The ST Parallel cable.
1664 @item @b{lattice} Lattice ispDOWNLOAD Cable
1665 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
1666 some versions of
1667 Amontec's Chameleon Programmer. The new version available from
1668 the website uses the original Wiggler layout ('@var{wiggler}')
1669 @item @b{triton} The parallel port adapter found on the
1670 ``Karo Triton 1 Development Board''.
1671 This is also the layout used by the HollyGates design
1672 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1673 @item @b{wiggler} The original Wiggler layout, also supported by
1674 several clones, such as the Olimex ARM-JTAG
1675 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
1676 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
1677 @end itemize
1678 @end deffn
1679
1680 @deffn {Config Command} {parport_port} number
1681 Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1682 the @file{/dev/parport} device
1683
1684 When using PPDEV to access the parallel port, use the number of the parallel port:
1685 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1686 you may encounter a problem.
1687 @end deffn
1688
1689 @deffn {Config Command} {parport_write_on_exit} (on|off)
1690 This will configure the parallel driver to write a known
1691 cable-specific value to the parallel interface on exiting OpenOCD
1692 @end deffn
1693
1694 For example, the interface configuration file for a
1695 classic ``Wiggler'' cable might look something like this:
1696
1697 @example
1698 interface parport
1699 parport_port 0xc8b8
1700 parport_cable wiggler
1701 @end example
1702 @end deffn
1703
1704 @deffn {Interface Driver} {presto}
1705 ASIX PRESTO USB JTAG programmer.
1706 @c command: presto_serial str
1707 @c sets serial number
1708 @end deffn
1709
1710 @deffn {Interface Driver} {rlink}
1711 Raisonance RLink USB adapter
1712 @end deffn
1713
1714 @deffn {Interface Driver} {usbprog}
1715 usbprog is a freely programmable USB adapter.
1716 @end deffn
1717
1718 @deffn {Interface Driver} {vsllink}
1719 vsllink is part of Versaloon which is a versatile USB programmer.
1720
1721 @quotation Note
1722 This defines quite a few driver-specific commands,
1723 which are not currently documented here.
1724 @end quotation
1725 @end deffn
1726
1727 @deffn {Interface Driver} {ZY1000}
1728 This is the Zylin ZY1000 JTAG debugger.
1729
1730 @quotation Note
1731 This defines some driver-specific commands,
1732 which are not currently documented here.
1733 @end quotation
1734
1735 @deffn Command power [@option{on}|@option{off}]
1736 Turn power switch to target on/off.
1737 No arguments: print status.
1738 @end deffn
1739
1740 @end deffn
1741
1742 @anchor{JTAG Speed}
1743 @section JTAG Speed
1744 JTAG clock setup is part of system setup.
1745 It @emph{does not belong with interface setup} since any interface
1746 only knows a few of the constraints for the JTAG clock speed.
1747 Sometimes the JTAG speed is
1748 changed during the target initialization process: (1) slow at
1749 reset, (2) program the CPU clocks, (3) run fast.
1750 Both the "slow" and "fast" clock rates are functions of the
1751 oscillators used, the chip, the board design, and sometimes
1752 power management software that may be active.
1753
1754 The speed used during reset can be adjusted using pre_reset
1755 and post_reset event handlers.
1756 @xref{Target Events}.
1757
1758 If your system supports adaptive clocking (RTCK), configuring
1759 JTAG to use that is probably the most robust approach.
1760 However, it introduces delays to synchronize clocks; so it
1761 may not be the fastest solution.
1762
1763 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
1764 instead of @command{jtag_khz}.
1765
1766 @deffn {Command} jtag_khz max_speed_kHz
1767 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
1768 JTAG interfaces usually support a limited number of
1769 speeds. The speed actually used won't be faster
1770 than the speed specified.
1771
1772 As a rule of thumb, if you specify a clock rate make
1773 sure the JTAG clock is no more than @math{1/6th CPU-Clock}.
1774 This is especially true for synthesized cores (ARMxxx-S).
1775
1776 Speed 0 (khz) selects RTCK method.
1777 @xref{FAQ RTCK}.
1778 If your system uses RTCK, you won't need to change the
1779 JTAG clocking after setup.
1780 Not all interfaces, boards, or targets support ``rtck''.
1781 If the interface device can not
1782 support it, an error is returned when you try to use RTCK.
1783 @end deffn
1784
1785 @defun jtag_rclk fallback_speed_kHz
1786 @cindex RTCK
1787 This Tcl proc (defined in @file{startup.tcl}) attempts to enable RTCK/RCLK.
1788 If that fails (maybe the interface, board, or target doesn't
1789 support it), falls back to the specified frequency.
1790 @example
1791 # Fall back to 3mhz if RTCK is not supported
1792 jtag_rclk 3000
1793 @end example
1794 @end defun
1795
1796 @node Reset Configuration
1797 @chapter Reset Configuration
1798 @cindex Reset Configuration
1799
1800 Every system configuration may require a different reset
1801 configuration. This can also be quite confusing.
1802 Resets also interact with @var{reset-init} event handlers,
1803 which do things like setting up clocks and DRAM, and
1804 JTAG clock rates. (@xref{JTAG Speed}.)
1805 They can also interact with JTAG routers.
1806 Please see the various board files for examples.
1807
1808 @quotation Note
1809 To maintainers and integrators:
1810 Reset configuration touches several things at once.
1811 Normally the board configuration file
1812 should define it and assume that the JTAG adapter supports
1813 everything that's wired up to the board's JTAG connector.
1814
1815 However, the target configuration file could also make note
1816 of something the silicon vendor has done inside the chip,
1817 which will be true for most (or all) boards using that chip.
1818 And when the JTAG adapter doesn't support everything, the
1819 user configuration file will need to override parts of
1820 the reset configuration provided by other files.
1821 @end quotation
1822
1823 @section Types of Reset
1824
1825 There are many kinds of reset possible through JTAG, but
1826 they may not all work with a given board and adapter.
1827 That's part of why reset configuration can be error prone.
1828
1829 @itemize @bullet
1830 @item
1831 @emph{System Reset} ... the @emph{SRST} hardware signal
1832 resets all chips connected to the JTAG adapter, such as processors,
1833 power management chips, and I/O controllers. Normally resets triggered
1834 with this signal behave exactly like pressing a RESET button.
1835 @item
1836 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
1837 just the TAP controllers connected to the JTAG adapter.
1838 Such resets should not be visible to the rest of the system; resetting a
1839 device's the TAP controller just puts that controller into a known state.
1840 @item
1841 @emph{Emulation Reset} ... many devices can be reset through JTAG
1842 commands. These resets are often distinguishable from system
1843 resets, either explicitly (a "reset reason" register says so)
1844 or implicitly (not all parts of the chip get reset).
1845 @item
1846 @emph{Other Resets} ... system-on-chip devices often support
1847 several other types of reset.
1848 You may need to arrange that a watchdog timer stops
1849 while debugging, preventing a watchdog reset.
1850 There may be individual module resets.
1851 @end itemize
1852
1853 In the best case, OpenOCD can hold SRST, then reset
1854 the TAPs via TRST and send commands through JTAG to halt the
1855 CPU at the reset vector before the 1st instruction is executed.
1856 Then when it finally releases the SRST signal, the system is
1857 halted under debugger control before any code has executed.
1858 This is the behavior required to support the @command{reset halt}
1859 and @command{reset init} commands; after @command{reset init} a
1860 board-specific script might do things like setting up DRAM.
1861 (@xref{Reset Command}.)
1862
1863 @anchor{SRST and TRST Issues}
1864 @section SRST and TRST Issues
1865
1866 Because SRST and TRST are hardware signals, they can have a
1867 variety of system-specific constraints. Some of the most
1868 common issues are:
1869
1870 @itemize @bullet
1871
1872 @item @emph{Signal not available} ... Some boards don't wire
1873 SRST or TRST to the JTAG connector. Some JTAG adapters don't
1874 support such signals even if they are wired up.
1875 Use the @command{reset_config} @var{signals} options to say
1876 when either of those signals is not connected.
1877 When SRST is not available, your code might not be able to rely
1878 on controllers having been fully reset during code startup.
1879 Missing TRST is not a problem, since JTAG level resets can
1880 be triggered using with TMS signaling.
1881
1882 @item @emph{Signals shorted} ... Sometimes a chip, board, or
1883 adapter will connect SRST to TRST, instead of keeping them separate.
1884 Use the @command{reset_config} @var{combination} options to say
1885 when those signals aren't properly independent.
1886
1887 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
1888 delay circuit, reset supervisor, or on-chip features can extend
1889 the effect of a JTAG adapter's reset for some time after the adapter
1890 stops issuing the reset. For example, there may be chip or board
1891 requirements that all reset pulses last for at least a
1892 certain amount of time; and reset buttons commonly have
1893 hardware debouncing.
1894 Use the @command{jtag_nsrst_delay} and @command{jtag_ntrst_delay}
1895 commands to say when extra delays are needed.
1896
1897 @item @emph{Drive type} ... Reset lines often have a pullup
1898 resistor, letting the JTAG interface treat them as open-drain
1899 signals. But that's not a requirement, so the adapter may need
1900 to use push/pull output drivers.
1901 Also, with weak pullups it may be advisable to drive
1902 signals to both levels (push/pull) to minimize rise times.
1903 Use the @command{reset_config} @var{trst_type} and
1904 @var{srst_type} parameters to say how to drive reset signals.
1905
1906 @item @emph{Special initialization} ... Targets sometimes need
1907 special JTAG initialization sequences to handle chip-specific
1908 issues (not limited to errata).
1909 For example, certain JTAG commands might need to be issued while
1910 the system as a whole is in a reset state (SRST active)
1911 but the JTAG scan chain is usable (TRST inactive).
1912 (@xref{JTAG Commands}, where the @command{jtag_reset}
1913 command is presented.)
1914 @end itemize
1915
1916 There can also be other issues.
1917 Some devices don't fully conform to the JTAG specifications.
1918 Trivial system-specific differences are common, such as
1919 SRST and TRST using slightly different names.
1920 There are also vendors who distribute key JTAG documentation for
1921 their chips only to developers who have signed a Non-Disclosure
1922 Agreement (NDA).
1923
1924 Sometimes there are chip-specific extensions like a requirement to use
1925 the normally-optional TRST signal (precluding use of JTAG adapters which
1926 don't pass TRST through), or needing extra steps to complete a TAP reset.
1927
1928 In short, SRST and especially TRST handling may be very finicky,
1929 needing to cope with both architecture and board specific constraints.
1930
1931 @section Commands for Handling Resets
1932
1933 @deffn {Command} jtag_nsrst_delay milliseconds
1934 How long (in milliseconds) OpenOCD should wait after deasserting
1935 nSRST (active-low system reset) before starting new JTAG operations.
1936 When a board has a reset button connected to SRST line it will
1937 probably have hardware debouncing, implying you should use this.
1938 @end deffn
1939
1940 @deffn {Command} jtag_ntrst_delay milliseconds
1941 How long (in milliseconds) OpenOCD should wait after deasserting
1942 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
1943 @end deffn
1944
1945 @deffn {Command} reset_config mode_flag ...
1946 This command tells OpenOCD the reset configuration
1947 of your combination of JTAG board and target in target
1948 configuration scripts.
1949
1950 Information earlier in this section describes the kind of problems
1951 the command is intended to address (@pxref{SRST and TRST Issues}).
1952 As a rule this command belongs only in board config files,
1953 describing issues like @emph{board doesn't connect TRST};
1954 or in user config files, addressing limitations derived
1955 from a particular combination of interface and board.
1956 (An unlikely example would be using a TRST-only adapter
1957 with a board that only wires up SRST.)
1958
1959 The @var{mode_flag} options can be specified in any order, but only one
1960 of each type -- @var{signals}, @var{combination}, @var{trst_type},
1961 and @var{srst_type} -- may be specified at a time.
1962 If you don't provide a new value for a given type, its previous
1963 value (perhaps the default) is unchanged.
1964 For example, this means that you don't need to say anything at all about
1965 TRST just to declare that if the JTAG adapter should want to drive SRST,
1966 it must explicitly be driven high (@option{srst_push_pull}).
1967
1968 @var{signals} can specify which of the reset signals are connected.
1969 For example, If the JTAG interface provides SRST, but the board doesn't
1970 connect that signal properly, then OpenOCD can't use it.
1971 Possible values are @option{none} (the default), @option{trst_only},
1972 @option{srst_only} and @option{trst_and_srst}.
1973
1974 @quotation Tip
1975 If your board provides SRST or TRST through the JTAG connector,
1976 you must declare that or else those signals will not be used.
1977 @end quotation
1978
1979 The @var{combination} is an optional value specifying broken reset
1980 signal implementations.
1981 The default behaviour if no option given is @option{separate},
1982 indicating everything behaves normally.
1983 @option{srst_pulls_trst} states that the
1984 test logic is reset together with the reset of the system (e.g. Philips
1985 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
1986 the system is reset together with the test logic (only hypothetical, I
1987 haven't seen hardware with such a bug, and can be worked around).
1988 @option{combined} implies both @option{srst_pulls_trst} and
1989 @option{trst_pulls_srst}.
1990
1991 The optional @var{trst_type} and @var{srst_type} parameters allow the
1992 driver mode of each reset line to be specified. These values only affect
1993 JTAG interfaces with support for different driver modes, like the Amontec
1994 JTAGkey and JTAGAccelerator. Also, they are necessarily ignored if the
1995 relevant signal (TRST or SRST) is not connected.
1996
1997 Possible @var{trst_type} driver modes for the test reset signal (TRST)
1998 are @option{trst_push_pull} (default) and @option{trst_open_drain}.
1999 Most boards connect this signal to a pulldown, so the JTAG TAPs
2000 never leave reset unless they are hooked up to a JTAG adapter.
2001
2002 Possible @var{srst_type} driver modes for the system reset signal (SRST)
2003 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
2004 Most boards connect this signal to a pullup, and allow the
2005 signal to be pulled low by various events including system
2006 powerup and pressing a reset button.
2007 @end deffn
2008
2009
2010 @node TAP Declaration
2011 @chapter TAP Declaration
2012 @cindex TAP declaration
2013 @cindex TAP configuration
2014
2015 @emph{Test Access Ports} (TAPs) are the core of JTAG.
2016 TAPs serve many roles, including:
2017
2018 @itemize @bullet
2019 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target
2020 @item @b{Flash Programing} Some chips program the flash directly via JTAG.
2021 Others do it indirectly, making a CPU do it.
2022 @item @b{Program Download} Using the same CPU support GDB uses,
2023 you can initialize a DRAM controller, download code to DRAM, and then
2024 start running that code.
2025 @item @b{Boundary Scan} Most chips support boundary scan, which
2026 helps test for board assembly problems like solder bridges
2027 and missing connections
2028 @end itemize
2029
2030 OpenOCD must know about the active TAPs on your board(s).
2031 Setting up the TAPs is the core task of your configuration files.
2032 Once those TAPs are set up, you can pass their names to code
2033 which sets up CPUs and exports them as GDB targets,
2034 probes flash memory, performs low-level JTAG operations, and more.
2035
2036 @section Scan Chains
2037 @cindex scan chain
2038
2039 TAPs are part of a hardware @dfn{scan chain},
2040 which is daisy chain of TAPs.
2041 They also need to be added to
2042 OpenOCD's software mirror of that hardware list,
2043 giving each member a name and associating other data with it.
2044 Simple scan chains, with a single TAP, are common in
2045 systems with a single microcontroller or microprocessor.
2046 More complex chips may have several TAPs internally.
2047 Very complex scan chains might have a dozen or more TAPs:
2048 several in one chip, more in the next, and connecting
2049 to other boards with their own chips and TAPs.
2050
2051 You can display the list with the @command{scan_chain} command.
2052 (Don't confuse this with the list displayed by the @command{targets}
2053 command, presented in the next chapter.
2054 That only displays TAPs for CPUs which are configured as
2055 debugging targets.)
2056 Here's what the scan chain might look like for a chip more than one TAP:
2057
2058 @verbatim
2059 TapName Enabled IdCode Expected IrLen IrCap IrMask Instr
2060 -- ------------------ ------- ---------- ---------- ----- ----- ------ -----
2061 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0 0 0x...
2062 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x1 0 0xc
2063 2 omap5912.unknown Y 0x00000000 0x00000000 8 0 0 0xff
2064 @end verbatim
2065
2066 Unfortunately those TAPs can't always be autoconfigured,
2067 because not all devices provide good support for that.
2068 JTAG doesn't require supporting IDCODE instructions, and
2069 chips with JTAG routers may not link TAPs into the chain
2070 until they are told to do so.
2071
2072 The configuration mechanism currently supported by OpenOCD
2073 requires explicit configuration of all TAP devices using
2074 @command{jtag newtap} commands, as detailed later in this chapter.
2075 A command like this would declare one tap and name it @code{chip1.cpu}:
2076
2077 @example
2078 jtag newtap chip1 cpu -irlen 7 -ircapture 0x01 -irmask 0x55
2079 @end example
2080
2081 Each target configuration file lists the TAPs provided
2082 by a given chip.
2083 Board configuration files combine all the targets on a board,
2084 and so forth.
2085 Note that @emph{the order in which TAPs are declared is very important.}
2086 It must match the order in the JTAG scan chain, both inside
2087 a single chip and between them.
2088 @xref{FAQ TAP Order}.
2089
2090 For example, the ST Microsystems STR912 chip has
2091 three separate TAPs@footnote{See the ST
2092 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
2093 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
2094 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
2095 To configure those taps, @file{target/str912.cfg}
2096 includes commands something like this:
2097
2098 @example
2099 jtag newtap str912 flash ... params ...
2100 jtag newtap str912 cpu ... params ...
2101 jtag newtap str912 bs ... params ...
2102 @end example
2103
2104 Actual config files use a variable instead of literals like
2105 @option{str912}, to support more than one chip of each type.
2106 @xref{Config File Guidelines}.
2107
2108 @deffn Command {jtag names}
2109 Returns the names of all current TAPs in the scan chain.
2110 Use @command{jtag cget} or @command{jtag tapisenabled}
2111 to examine attributes and state of each TAP.
2112 @example
2113 foreach t [jtag names] @{
2114 puts [format "TAP: %s\n" $t]
2115 @}
2116 @end example
2117 @end deffn
2118
2119 @deffn Command {scan_chain}
2120 Displays the TAPs in the scan chain configuration,
2121 and their status.
2122 The set of TAPs listed by this command is fixed by
2123 exiting the OpenOCD configuration stage,
2124 but systems with a JTAG router can
2125 enable or disable TAPs dynamically.
2126 In addition to the enable/disable status, the contents of
2127 each TAP's instruction register can also change.
2128 @end deffn
2129
2130 @c FIXME! "jtag cget" should be able to return all TAP
2131 @c attributes, like "$target_name cget" does for targets.
2132
2133 @c Probably want "jtag eventlist", and a "tap-reset" event
2134 @c (on entry to RESET state).
2135
2136 @section TAP Names
2137 @cindex dotted name
2138
2139 When TAP objects are declared with @command{jtag newtap},
2140 a @dfn{dotted.name} is created for the TAP, combining the
2141 name of a module (usually a chip) and a label for the TAP.
2142 For example: @code{xilinx.tap}, @code{str912.flash},
2143 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
2144 Many other commands use that dotted.name to manipulate or
2145 refer to the TAP. For example, CPU configuration uses the
2146 name, as does declaration of NAND or NOR flash banks.
2147
2148 The components of a dotted name should follow ``C'' symbol
2149 name rules: start with an alphabetic character, then numbers
2150 and underscores are OK; while others (including dots!) are not.
2151
2152 @quotation Tip
2153 In older code, JTAG TAPs were numbered from 0..N.
2154 This feature is still present.
2155 However its use is highly discouraged, and
2156 should not be relied on; it will be removed by mid-2010.
2157 Update all of your scripts to use TAP names rather than numbers,
2158 by paying attention to the runtime warnings they trigger.
2159 Using TAP numbers in target configuration scripts prevents
2160 reusing those scripts on boards with multiple targets.
2161 @end quotation
2162
2163 @section TAP Declaration Commands
2164
2165 @c shouldn't this be(come) a {Config Command}?
2166 @anchor{jtag newtap}
2167 @deffn Command {jtag newtap} chipname tapname configparams...
2168 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
2169 and configured according to the various @var{configparams}.
2170
2171 The @var{chipname} is a symbolic name for the chip.
2172 Conventionally target config files use @code{$_CHIPNAME},
2173 defaulting to the model name given by the chip vendor but
2174 overridable.
2175
2176 @cindex TAP naming convention
2177 The @var{tapname} reflects the role of that TAP,
2178 and should follow this convention:
2179
2180 @itemize @bullet
2181 @item @code{bs} -- For boundary scan if this is a seperate TAP;
2182 @item @code{cpu} -- The main CPU of the chip, alternatively
2183 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
2184 @code{arm1} and @code{arm2} on chips two ARMs, and so forth;
2185 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
2186 @item @code{flash} -- If the chip has a flash TAP, like the str912;
2187 @item @code{jrc} -- For JTAG route controller (example: the ICEpick modules
2188 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
2189 @item @code{tap} -- Should be used only FPGA or CPLD like devices
2190 with a single TAP;
2191 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
2192 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
2193 For example, the Freescale IMX31 has a SDMA (Smart DMA) with
2194 a JTAG TAP; that TAP should be named @code{sdma}.
2195 @end itemize
2196
2197 Every TAP requires at least the following @var{configparams}:
2198
2199 @itemize @bullet
2200 @item @code{-ircapture} @var{NUMBER}
2201 @*The bit pattern loaded by the TAP into the JTAG shift register
2202 on entry to the @sc{ircapture} state, such as 0x01.
2203 JTAG requires the two LSBs of this value to be 01.
2204 The value is used to verify that instruction scans work correctly.
2205 @item @code{-irlen} @var{NUMBER}
2206 @*The length in bits of the
2207 instruction register, such as 4 or 5 bits.
2208 @item @code{-irmask} @var{NUMBER}
2209 @*A mask for the IR register.
2210 For some devices, there are bits in the IR that aren't used.
2211 This lets OpenOCD mask them off when doing IDCODE comparisons.
2212 In general, this should just be all ones for the size of the IR.
2213 @end itemize
2214
2215 A TAP may also provide optional @var{configparams}:
2216
2217 @itemize @bullet
2218 @item @code{-disable} (or @code{-enable})
2219 @*Use the @code{-disable} parameter to flag a TAP which is not
2220 linked in to the scan chain after a reset using either TRST
2221 or the JTAG state machine's @sc{reset} state.
2222 You may use @code{-enable} to highlight the default state
2223 (the TAP is linked in).
2224 @xref{Enabling and Disabling TAPs}.
2225 @item @code{-expected-id} @var{number}
2226 @*A non-zero value represents the expected 32-bit IDCODE
2227 found when the JTAG chain is examined.
2228 These codes are not required by all JTAG devices.
2229 @emph{Repeat the option} as many times as required if more than one
2230 ID code could appear (for example, multiple versions).
2231 @end itemize
2232 @end deffn
2233
2234 @c @deffn Command {jtag arp_init-reset}
2235 @c ... more or less "init" ?
2236
2237 @anchor{Enabling and Disabling TAPs}
2238 @section Enabling and Disabling TAPs
2239 @cindex TAP events
2240 @cindex JTAG Route Controller
2241 @cindex jrc
2242
2243 In some systems, a @dfn{JTAG Route Controller} (JRC)
2244 is used to enable and/or disable specific JTAG TAPs.
2245 Many ARM based chips from Texas Instruments include
2246 an ``ICEpick'' module, which is a JRC.
2247 Such chips include DaVinci and OMAP3 processors.
2248
2249 A given TAP may not be visible until the JRC has been
2250 told to link it into the scan chain; and if the JRC
2251 has been told to unlink that TAP, it will no longer
2252 be visible.
2253 Such routers address problems that JTAG ``bypass mode''
2254 ignores, such as:
2255
2256 @itemize
2257 @item The scan chain can only go as fast as its slowest TAP.
2258 @item Having many TAPs slows instruction scans, since all
2259 TAPs receive new instructions.
2260 @item TAPs in the scan chain must be powered up, which wastes
2261 power and prevents debugging some power management mechanisms.
2262 @end itemize
2263
2264 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
2265 as implied by the existence of JTAG routers.
2266 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
2267 does include a kind of JTAG router functionality.
2268
2269 @c (a) currently the event handlers don't seem to be able to
2270 @c fail in a way that could lead to no-change-of-state.
2271 @c (b) eventually non-event configuration should be possible,
2272 @c in which case some this documentation must move.
2273
2274 @deffn Command {jtag cget} dotted.name @option{-event} name
2275 @deffnx Command {jtag configure} dotted.name @option{-event} name string
2276 At this writing this mechanism is used only for event handling,
2277 and the only two events relate to TAP enabling and disabling.
2278
2279 The @code{configure} subcommand assigns an event handler,
2280 a TCL string which is evaluated when the event is triggered.
2281 The @code{cget} subcommand returns that handler.
2282 The two possible values for an event @var{name}
2283 are @option{tap-disable} and @option{tap-enable}.
2284
2285 So for example, when defining a TAP for a CPU connected to
2286 a JTAG router, you should define TAP event handlers using
2287 code that looks something like this:
2288
2289 @example
2290 jtag configure CHIP.cpu -event tap-enable @{
2291 echo "Enabling CPU TAP"
2292 ... jtag operations using CHIP.jrc
2293 @}
2294 jtag configure CHIP.cpu -event tap-disable @{
2295 echo "Disabling CPU TAP"
2296 ... jtag operations using CHIP.jrc
2297 @}
2298 @end example
2299 @end deffn
2300
2301 @deffn Command {jtag tapdisable} dotted.name
2302 @deffnx Command {jtag tapenable} dotted.name
2303 @deffnx Command {jtag tapisenabled} dotted.name
2304 These three commands all return the string "1" if the tap
2305 specified by @var{dotted.name} is enabled,
2306 and "0" if it is disbabled.
2307 The @command{tapenable} variant first enables the tap
2308 by sending it a @option{tap-enable} event.
2309 The @command{tapdisable} variant first disables the tap
2310 by sending it a @option{tap-disable} event.
2311
2312 @quotation Note
2313 Humans will find the @command{scan_chain} command more helpful
2314 than the script-oriented @command{tapisenabled}
2315 for querying the state of the JTAG taps.
2316 @end quotation
2317 @end deffn
2318
2319 @node CPU Configuration
2320 @chapter CPU Configuration
2321 @cindex GDB target
2322
2323 This chapter discusses how to set up GDB debug targets for CPUs.
2324 You can also access these targets without GDB
2325 (@pxref{Architecture and Core Commands},
2326 and @ref{Target State handling}) and
2327 through various kinds of NAND and NOR flash commands.
2328 If you have multiple CPUs you can have multiple such targets.
2329
2330 We'll start by looking at how to examine the targets you have,
2331 then look at how to add one more target and how to configure it.
2332
2333 @section Target List
2334 @cindex target, current
2335 @cindex target, list
2336
2337 All targets that have been set up are part of a list,
2338 where each member has a name.
2339 That name should normally be the same as the TAP name.
2340 You can display the list with the @command{targets}
2341 (plural!) command.
2342 This display often has only one CPU; here's what it might
2343 look like with more than one:
2344 @verbatim
2345 TargetName Type Endian TapName State
2346 -- ------------------ ---------- ------ ------------------ ------------
2347 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
2348 1 MyTarget cortex_m3 little mychip.foo tap-disabled
2349 @end verbatim
2350
2351 One member of that list is the @dfn{current target}, which
2352 is implicitly referenced by many commands.
2353 It's the one marked with a @code{*} near the target name.
2354 In particular, memory addresses often refer to the address
2355 space seen by that current target.
2356 Commands like @command{mdw} (memory display words)
2357 and @command{flash erase_address} (erase NOR flash blocks)
2358 are examples; and there are many more.
2359
2360 Several commands let you examine the list of targets:
2361
2362 @deffn Command {target count}
2363 Returns the number of targets, @math{N}.
2364 The highest numbered target is @math{N - 1}.
2365 @example
2366 set c [target count]
2367 for @{ set x 0 @} @{ $x < $c @} @{ incr x @} @{
2368 # Assuming you have created this function
2369 print_target_details $x
2370 @}
2371 @end example
2372 @end deffn
2373
2374 @deffn Command {target current}
2375 Returns the name of the current target.
2376 @end deffn
2377
2378 @deffn Command {target names}
2379 Lists the names of all current targets in the list.
2380 @example
2381 foreach t [target names] @{
2382 puts [format "Target: %s\n" $t]
2383 @}
2384 @end example
2385 @end deffn
2386
2387 @deffn Command {target number} number
2388 The list of targets is numbered starting at zero.
2389 This command returns the name of the target at index @var{number}.
2390 @example
2391 set thename [target number $x]
2392 puts [format "Target %d is: %s\n" $x $thename]
2393 @end example
2394 @end deffn
2395
2396 @c yep, "target list" would have been better.
2397 @c plus maybe "target setdefault".
2398
2399 @deffn Command targets [name]
2400 @emph{Note: the name of this command is plural. Other target
2401 command names are singular.}
2402
2403 With no parameter, this command displays a table of all known
2404 targets in a user friendly form.
2405
2406 With a parameter, this command sets the current target to
2407 the given target with the given @var{name}; this is
2408 only relevant on boards which have more than one target.
2409 @end deffn
2410
2411 @section Target CPU Types and Variants
2412 @cindex target type
2413 @cindex CPU type
2414 @cindex CPU variant
2415
2416 Each target has a @dfn{CPU type}, as shown in the output of
2417 the @command{targets} command. You need to specify that type
2418 when calling @command{target create}.
2419 The CPU type indicates more than just the instruction set.
2420 It also indicates how that instruction set is implemented,
2421 what kind of debug support it integrates,
2422 whether it has an MMU (and if so, what kind),
2423 what core-specific commands may be available
2424 (@pxref{Architecture and Core Commands}),
2425 and more.
2426
2427 For some CPU types, OpenOCD also defines @dfn{variants} which
2428 indicate differences that affect their handling.
2429 For example, a particular implementation bug might need to be
2430 worked around in some chip versions.
2431
2432 It's easy to see what target types are supported,
2433 since there's a command to list them.
2434 However, there is currently no way to list what target variants
2435 are supported (other than by reading the OpenOCD source code).
2436
2437 @anchor{target types}
2438 @deffn Command {target types}
2439 Lists all supported target types.
2440 At this writing, the supported CPU types and variants are:
2441
2442 @itemize @bullet
2443 @item @code{arm11} -- this is a generation of ARMv6 cores
2444 @item @code{arm720t} -- this is an ARMv4 core
2445 @item @code{arm7tdmi} -- this is an ARMv4 core
2446 @item @code{arm920t} -- this is an ARMv5 core
2447 @item @code{arm926ejs} -- this is an ARMv5 core
2448 @item @code{arm966e} -- this is an ARMv5 core
2449 @item @code{arm9tdmi} -- this is an ARMv4 core
2450 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
2451 (Support for this is preliminary and incomplete.)
2452 @item @code{cortex_a8} -- this is an ARMv7 core
2453 @item @code{cortex_m3} -- this is an ARMv7 core, supporting only the
2454 compact Thumb2 instruction set. It supports one variant:
2455 @itemize @minus
2456 @item @code{lm3s} ... Use this when debugging older Stellaris LM3S targets.
2457 This will cause OpenOCD to use a software reset rather than asserting
2458 SRST, to avoid a issue with clearing the debug registers.
2459 This is fixed in Fury Rev B, DustDevil Rev B, Tempest; these revisions will
2460 be detected and the normal reset behaviour used.
2461 @end itemize
2462 @item @code{fa526} -- resembles arm920 (w/o Thumb)
2463 @item @code{feroceon} -- resembles arm926
2464 @item @code{mips_m4k} -- a MIPS core. This supports one variant:
2465 @itemize @minus
2466 @item @code{ejtag_srst} ... Use this when debugging targets that do not
2467 provide a functional SRST line on the EJTAG connector. This causes
2468 OpenOCD to instead use an EJTAG software reset command to reset the
2469 processor.
2470 You still need to enable @option{srst} on the @command{reset_config}
2471 command to enable OpenOCD hardware reset functionality.
2472 @end itemize
2473 @item @code{xscale} -- this is actually an architecture,
2474 not a CPU type. It is based on the ARMv5 architecture.
2475 There are several variants defined:
2476 @itemize @minus
2477 @item @code{ixp42x}, @code{ixp45x}, @code{ixp46x},
2478 @code{pxa27x} ... instruction register length is 7 bits
2479 @item @code{pxa250}, @code{pxa255},
2480 @code{pxa26x} ... instruction register length is 5 bits
2481 @end itemize
2482 @end itemize
2483 @end deffn
2484
2485 To avoid being confused by the variety of ARM based cores, remember
2486 this key point: @emph{ARM is a technology licencing company}.
2487 (See: @url{http://www.arm.com}.)
2488 The CPU name used by OpenOCD will reflect the CPU design that was
2489 licenced, not a vendor brand which incorporates that design.
2490 Name prefixes like arm7, arm9, arm11, and cortex
2491 reflect design generations;
2492 while names like ARMv4, ARMv5, ARMv6, and ARMv7
2493 reflect an architecture version implemented by a CPU design.
2494
2495 @anchor{Target Configuration}
2496 @section Target Configuration
2497
2498 Before creating a ``target'', you must have added its TAP to the scan chain.
2499 When you've added that TAP, you will have a @code{dotted.name}
2500 which is used to set up the CPU support.
2501 The chip-specific configuration file will normally configure its CPU(s)
2502 right after it adds all of the chip's TAPs to the scan chain.
2503
2504 Although you can set up a target in one step, it's often clearer if you
2505 use shorter commands and do it in two steps: create it, then configure
2506 optional parts.
2507 All operations on the target after it's created will use a new
2508 command, created as part of target creation.
2509
2510 The two main things to configure after target creation are
2511 a work area, which usually has target-specific defaults even
2512 if the board setup code overrides them later;
2513 and event handlers (@pxref{Target Events}), which tend
2514 to be much more board-specific.
2515 The key steps you use might look something like this
2516
2517 @example
2518 target create MyTarget cortex_m3 -chain-position mychip.cpu
2519 $MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
2520 $MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
2521 $MyTarget configure -event reset-init @{ myboard_reinit @}
2522 @end example
2523
2524 You should specify a working area if you can; typically it uses some
2525 on-chip SRAM.
2526 Such a working area can speed up many things, including bulk
2527 writes to target memory;
2528 flash operations like checking to see if memory needs to be erased;
2529 GDB memory checksumming;
2530 and more.
2531
2532 @quotation Warning
2533 On more complex chips, the work area can become
2534 inaccessible when application code
2535 (such as an operating system)
2536 enables or disables the MMU.
2537 For example, the particular MMU context used to acess the virtual
2538 address will probably matter ... and that context might not have
2539 easy access to other addresses needed.
2540 At this writing, OpenOCD doesn't have much MMU intelligence.
2541 @end quotation
2542
2543 It's often very useful to define a @code{reset-init} event handler.
2544 For systems that are normally used with a boot loader,
2545 common tasks include updating clocks and initializing memory
2546 controllers.
2547 That may be needed to let you write the boot loader into flash,
2548 in order to ``de-brick'' your board; or to load programs into
2549 external DDR memory without having run the boot loader.
2550
2551 @deffn Command {target create} target_name type configparams...
2552 This command creates a GDB debug target that refers to a specific JTAG tap.
2553 It enters that target into a list, and creates a new
2554 command (@command{@var{target_name}}) which is used for various
2555 purposes including additional configuration.
2556
2557 @itemize @bullet
2558 @item @var{target_name} ... is the name of the debug target.
2559 By convention this should be the same as the @emph{dotted.name}
2560 of the TAP associated with this target, which must be specified here
2561 using the @code{-chain-position @var{dotted.name}} configparam.
2562
2563 This name is also used to create the target object command,
2564 referred to here as @command{$target_name},
2565 and in other places the target needs to be identified.
2566 @item @var{type} ... specifies the target type. @xref{target types}.
2567 @item @var{configparams} ... all parameters accepted by
2568 @command{$target_name configure} are permitted.
2569 If the target is big-endian, set it here with @code{-endian big}.
2570 If the variant matters, set it here with @code{-variant}.
2571
2572 You @emph{must} set the @code{-chain-position @var{dotted.name}} here.
2573 @end itemize
2574 @end deffn
2575
2576 @deffn Command {$target_name configure} configparams...
2577 The options accepted by this command may also be
2578 specified as parameters to @command{target create}.
2579 Their values can later be queried one at a time by
2580 using the @command{$target_name cget} command.
2581
2582 @emph{Warning:} changing some of these after setup is dangerous.
2583 For example, moving a target from one TAP to another;
2584 and changing its endianness or variant.
2585
2586 @itemize @bullet
2587
2588 @item @code{-chain-position} @var{dotted.name} -- names the TAP
2589 used to access this target.
2590
2591 @item @code{-endian} (@option{big}|@option{little}) -- specifies
2592 whether the CPU uses big or little endian conventions
2593
2594 @item @code{-event} @var{event_name} @var{event_body} --
2595 @xref{Target Events}.
2596 Note that this updates a list of named event handlers.
2597 Calling this twice with two different event names assigns
2598 two different handlers, but calling it twice with the
2599 same event name assigns only one handler.
2600
2601 @item @code{-variant} @var{name} -- specifies a variant of the target,
2602 which OpenOCD needs to know about.
2603
2604 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
2605 whether the work area gets backed up; by default, it doesn't.
2606 When possible, use a working_area that doesn't need to be backed up,
2607 since performing a backup slows down operations.
2608
2609 @item @code{-work-area-size} @var{size} -- specify/set the work area
2610
2611 @item @code{-work-area-phys} @var{address} -- set the work area
2612 base @var{address} to be used when no MMU is active.
2613
2614 @item @code{-work-area-virt} @var{address} -- set the work area
2615 base @var{address} to be used when an MMU is active.
2616
2617 @end itemize
2618 @end deffn
2619
2620 @section Other $target_name Commands
2621 @cindex object command
2622
2623 The Tcl/Tk language has the concept of object commands,
2624 and OpenOCD adopts that same model for targets.
2625
2626 A good Tk example is a on screen button.
2627 Once a button is created a button
2628 has a name (a path in Tk terms) and that name is useable as a first
2629 class command. For example in Tk, one can create a button and later
2630 configure it like this:
2631
2632 @example
2633 # Create
2634 button .foobar -background red -command @{ foo @}
2635 # Modify
2636 .foobar configure -foreground blue
2637 # Query
2638 set x [.foobar cget -background]
2639 # Report
2640 puts [format "The button is %s" $x]
2641 @end example
2642
2643 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
2644 button, and its object commands are invoked the same way.
2645
2646 @example
2647 str912.cpu mww 0x1234 0x42
2648 omap3530.cpu mww 0x5555 123
2649 @end example
2650
2651 The commands supported by OpenOCD target objects are:
2652
2653 @deffn Command {$target_name arp_examine}
2654 @deffnx Command {$target_name arp_halt}
2655 @deffnx Command {$target_name arp_poll}
2656 @deffnx Command {$target_name arp_reset}
2657 @deffnx Command {$target_name arp_waitstate}
2658 Internal OpenOCD scripts (most notably @file{startup.tcl})
2659 use these to deal with specific reset cases.
2660 They are not otherwise documented here.
2661 @end deffn
2662
2663 @deffn Command {$target_name array2mem} arrayname width address count
2664 @deffnx Command {$target_name mem2array} arrayname width address count
2665 These provide an efficient script-oriented interface to memory.
2666 The @code{array2mem} primitive writes bytes, halfwords, or words;
2667 while @code{mem2array} reads them.
2668 In both cases, the TCL side uses an array, and
2669 the target side uses raw memory.
2670
2671 The efficiency comes from enabling the use of
2672 bulk JTAG data transfer operations.
2673 The script orientation comes from working with data
2674 values that are packaged for use by TCL scripts;
2675 @command{mdw} type primitives only print data they retrieve,
2676 and neither store nor return those values.
2677
2678 @itemize
2679 @item @var{arrayname} ... is the name of an array variable
2680 @item @var{width} ... is 8/16/32 - indicating the memory access size
2681 @item @var{address} ... is the target memory address
2682 @item @var{count} ... is the number of elements to process
2683 @end itemize
2684 @end deffn
2685
2686 @deffn Command {$target_name cget} queryparm
2687 Each configuration parameter accepted by
2688 @command{$target_name configure}
2689 can be individually queried, to return its current value.
2690 The @var{queryparm} is a parameter name
2691 accepted by that command, such as @code{-work-area-phys}.
2692 There are a few special cases:
2693
2694 @itemize @bullet
2695 @item @code{-event} @var{event_name} -- returns the handler for the
2696 event named @var{event_name}.
2697 This is a special case because setting a handler requires
2698 two parameters.
2699 @item @code{-type} -- returns the target type.
2700 This is a special case because this is set using
2701 @command{target create} and can't be changed
2702 using @command{$target_name configure}.
2703 @end itemize
2704
2705 For example, if you wanted to summarize information about
2706 all the targets you might use something like this:
2707
2708 @example
2709 for @{ set x 0 @} @{ $x < [target count] @} @{ incr x @} @{
2710 set name [target number $x]
2711 set y [$name cget -endian]
2712 set z [$name cget -type]
2713 puts [format "Chip %d is %s, Endian: %s, type: %s" \
2714 $x $name $y $z]
2715 @}
2716 @end example
2717 @end deffn
2718
2719 @anchor{target curstate}
2720 @deffn Command {$target_name curstate}
2721 Displays the current target state:
2722 @code{debug-running},
2723 @code{halted},
2724 @code{reset},
2725 @code{running}, or @code{unknown}.
2726 (Also, @pxref{Event Polling}.)
2727 @end deffn
2728
2729 @deffn Command {$target_name eventlist}
2730 Displays a table listing all event handlers
2731 currently associated with this target.
2732 @xref{Target Events}.
2733 @end deffn
2734
2735 @deffn Command {$target_name invoke-event} event_name
2736 Invokes the handler for the event named @var{event_name}.
2737 (This is primarily intended for use by OpenOCD framework
2738 code, for example by the reset code in @file{startup.tcl}.)
2739 @end deffn
2740
2741 @deffn Command {$target_name mdw} addr [count]
2742 @deffnx Command {$target_name mdh} addr [count]
2743 @deffnx Command {$target_name mdb} addr [count]
2744 Display contents of address @var{addr}, as
2745 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
2746 or 8-bit bytes (@command{mdb}).
2747 If @var{count} is specified, displays that many units.
2748 (If you want to manipulate the data instead of displaying it,
2749 see the @code{mem2array} primitives.)
2750 @end deffn
2751
2752 @deffn Command {$target_name mww} addr word
2753 @deffnx Command {$target_name mwh} addr halfword
2754 @deffnx Command {$target_name mwb} addr byte
2755 Writes the specified @var{word} (32 bits),
2756 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
2757 at the specified address @var{addr}.
2758 @end deffn
2759
2760 @anchor{Target Events}
2761 @section Target Events
2762 @cindex events
2763 At various times, certain things can happen, or you want them to happen.
2764 For example:
2765 @itemize @bullet
2766 @item What should happen when GDB connects? Should your target reset?
2767 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
2768 @item During reset, do you need to write to certain memory locations
2769 to set up system clocks or
2770 to reconfigure the SDRAM?
2771 @end itemize
2772
2773 All of the above items can be addressed by target event handlers.
2774 These are set up by @command{$target_name configure -event} or
2775 @command{target create ... -event}.
2776
2777 The programmer's model matches the @code{-command} option used in Tcl/Tk
2778 buttons and events. The two examples below act the same, but one creates
2779 and invokes a small procedure while the other inlines it.
2780
2781 @example
2782 proc my_attach_proc @{ @} @{
2783 echo "Reset..."
2784 reset halt
2785 @}
2786 mychip.cpu configure -event gdb-attach my_attach_proc
2787 mychip.cpu configure -event gdb-attach @{
2788 echo "Reset..."
2789 reset halt
2790 @}
2791 @end example
2792
2793 The following target events are defined:
2794
2795 @itemize @bullet
2796 @item @b{debug-halted}
2797 @* The target has halted for debug reasons (i.e.: breakpoint)
2798 @item @b{debug-resumed}
2799 @* The target has resumed (i.e.: gdb said run)
2800 @item @b{early-halted}
2801 @* Occurs early in the halt process
2802 @ignore
2803 @item @b{examine-end}
2804 @* Currently not used (goal: when JTAG examine completes)
2805 @item @b{examine-start}
2806 @* Currently not used (goal: when JTAG examine starts)
2807 @end ignore
2808 @item @b{gdb-attach}
2809 @* When GDB connects
2810 @item @b{gdb-detach}
2811 @* When GDB disconnects
2812 @item @b{gdb-end}
2813 @* When the target has halted and GDB is not doing anything (see early halt)
2814 @item @b{gdb-flash-erase-start}
2815 @* Before the GDB flash process tries to erase the flash
2816 @item @b{gdb-flash-erase-end}
2817 @* After the GDB flash process has finished erasing the flash
2818 @item @b{gdb-flash-write-start}
2819 @* Before GDB writes to the flash
2820 @item @b{gdb-flash-write-end}
2821 @* After GDB writes to the flash
2822 @item @b{gdb-start}
2823 @* Before the target steps, gdb is trying to start/resume the target
2824 @item @b{halted}
2825 @* The target has halted
2826 @ignore
2827 @item @b{old-gdb_program_config}
2828 @* DO NOT USE THIS: Used internally
2829 @item @b{old-pre_resume}
2830 @* DO NOT USE THIS: Used internally
2831 @end ignore
2832 @item @b{reset-assert-pre}
2833 @* Issued as part of @command{reset} processing
2834 after SRST and/or TRST were activated and deactivated,
2835 but before reset is asserted on the tap.
2836 @item @b{reset-assert-post}
2837 @* Issued as part of @command{reset} processing
2838 when reset is asserted on the tap.
2839 @item @b{reset-deassert-pre}
2840 @* Issued as part of @command{reset} processing
2841 when reset is about to be released on the tap.
2842
2843 For some chips, this may be a good place to make sure
2844 the JTAG clock is slow enough to work before the PLL
2845 has been set up to allow faster JTAG speeds.
2846 @item @b{reset-deassert-post}
2847 @* Issued as part of @command{reset} processing
2848 when reset has been released on the tap.
2849 @item @b{reset-end}
2850 @* Issued as the final step in @command{reset} processing.
2851 @ignore
2852 @item @b{reset-halt-post}
2853 @* Currently not used
2854 @item @b{reset-halt-pre}
2855 @* Currently not used
2856 @end ignore
2857 @item @b{reset-init}
2858 @* Used by @b{reset init} command for board-specific initialization.
2859 This event fires after @emph{reset-deassert-post}.
2860
2861 This is where you would configure PLLs and clocking, set up DRAM so
2862 you can download programs that don't fit in on-chip SRAM, set up pin
2863 multiplexing, and so on.
2864 @item @b{reset-start}
2865 @* Issued as part of @command{reset} processing
2866 before either SRST or TRST are activated.
2867 @ignore
2868 @item @b{reset-wait-pos}
2869 @* Currently not used
2870 @item @b{reset-wait-pre}
2871 @* Currently not used
2872 @end ignore
2873 @item @b{resume-start}
2874 @* Before any target is resumed
2875 @item @b{resume-end}
2876 @* After all targets have resumed
2877 @item @b{resume-ok}
2878 @* Success
2879 @item @b{resumed}
2880 @* Target has resumed
2881 @end itemize
2882
2883
2884 @node Flash Commands
2885 @chapter Flash Commands
2886
2887 OpenOCD has different commands for NOR and NAND flash;
2888 the ``flash'' command works with NOR flash, while
2889 the ``nand'' command works with NAND flash.
2890 This partially reflects different hardware technologies:
2891 NOR flash usually supports direct CPU instruction and data bus access,
2892 while data from a NAND flash must be copied to memory before it can be
2893 used. (SPI flash must also be copied to memory before use.)
2894 However, the documentation also uses ``flash'' as a generic term;
2895 for example, ``Put flash configuration in board-specific files''.
2896
2897 Flash Steps:
2898 @enumerate
2899 @item Configure via the command @command{flash bank}
2900 @* Do this in a board-specific configuration file,
2901 passing parameters as needed by the driver.
2902 @item Operate on the flash via @command{flash subcommand}
2903 @* Often commands to manipulate the flash are typed by a human, or run
2904 via a script in some automated way. Common tasks include writing a
2905 boot loader, operating system, or other data.
2906 @item GDB Flashing
2907 @* Flashing via GDB requires the flash be configured via ``flash
2908 bank'', and the GDB flash features be enabled.
2909 @xref{GDB Configuration}.
2910 @end enumerate
2911
2912 Many CPUs have the ablity to ``boot'' from the first flash bank.
2913 This means that misprogramming that bank can ``brick'' a system,
2914 so that it can't boot.
2915 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
2916 board by (re)installing working boot firmware.
2917
2918 @anchor{NOR Configuration}
2919 @section Flash Configuration Commands
2920 @cindex flash configuration
2921
2922 @deffn {Config Command} {flash bank} driver base size chip_width bus_width target [driver_options]
2923 Configures a flash bank which provides persistent storage
2924 for addresses from @math{base} to @math{base + size - 1}.
2925 These banks will often be visible to GDB through the target's memory map.
2926 In some cases, configuring a flash bank will activate extra commands;
2927 see the driver-specific documentation.
2928
2929 @itemize @bullet
2930 @item @var{driver} ... identifies the controller driver
2931 associated with the flash bank being declared.
2932 This is usually @code{cfi} for external flash, or else
2933 the name of a microcontroller with embedded flash memory.
2934 @xref{Flash Driver List}.
2935 @item @var{base} ... Base address of the flash chip.
2936 @item @var{size} ... Size of the chip, in bytes.
2937 For some drivers, this value is detected from the hardware.
2938 @item @var{chip_width} ... Width of the flash chip, in bytes;
2939 ignored for most microcontroller drivers.
2940 @item @var{bus_width} ... Width of the data bus used to access the
2941 chip, in bytes; ignored for most microcontroller drivers.
2942 @item @var{target} ... Names the target used to issue
2943 commands to the flash controller.
2944 @comment Actually, it's currently a controller-specific parameter...
2945 @item @var{driver_options} ... drivers may support, or require,
2946 additional parameters. See the driver-specific documentation
2947 for more information.
2948 @end itemize
2949 @quotation Note
2950 This command is not available after OpenOCD initialization has completed.
2951 Use it in board specific configuration files, not interactively.
2952 @end quotation
2953 @end deffn
2954
2955 @comment the REAL name for this command is "ocd_flash_banks"
2956 @comment less confusing would be: "flash list" (like "nand list")
2957 @deffn Command {flash banks}
2958 Prints a one-line summary of each device declared
2959 using @command{flash bank}, numbered from zero.
2960 Note that this is the @emph{plural} form;
2961 the @emph{singular} form is a very different command.
2962 @end deffn
2963
2964 @deffn Command {flash probe} num
2965 Identify the flash, or validate the parameters of the configured flash. Operation
2966 depends on the flash type.
2967 The @var{num} parameter is a value shown by @command{flash banks}.
2968 Most flash commands will implicitly @emph{autoprobe} the bank;
2969 flash drivers can distinguish between probing and autoprobing,
2970 but most don't bother.
2971 @end deffn
2972
2973 @section Erasing, Reading, Writing to Flash
2974 @cindex flash erasing
2975 @cindex flash reading
2976 @cindex flash writing
2977 @cindex flash programming
2978
2979 One feature distinguishing NOR flash from NAND or serial flash technologies
2980 is that for read access, it acts exactly like any other addressible memory.
2981 This means you can use normal memory read commands like @command{mdw} or
2982 @command{dump_image} with it, with no special @command{flash} subcommands.
2983 @xref{Memory access}, and @ref{Image access}.
2984
2985 Write access works differently. Flash memory normally needs to be erased
2986 before it's written. Erasing a sector turns all of its bits to ones, and
2987 writing can turn ones into zeroes. This is why there are special commands
2988 for interactive erasing and writing, and why GDB needs to know which parts
2989 of the address space hold NOR flash memory.
2990
2991 @quotation Note
2992 Most of these erase and write commands leverage the fact that NOR flash
2993 chips consume target address space. They implicitly refer to the current
2994 JTAG target, and map from an address in that target's address space
2995 back to a flash bank.
2996 @comment In May 2009, those mappings may fail if any bank associated
2997 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
2998 A few commands use abstract addressing based on bank and sector numbers,
2999 and don't depend on searching the current target and its address space.
3000 Avoid confusing the two command models.
3001 @end quotation
3002
3003 Some flash chips implement software protection against accidental writes,
3004 since such buggy writes could in some cases ``brick'' a system.
3005 For such systems, erasing and writing may require sector protection to be
3006 disabled first.
3007 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
3008 and AT91SAM7 on-chip flash.
3009 @xref{flash protect}.
3010
3011 @anchor{flash erase_sector}
3012 @deffn Command {flash erase_sector} num first last
3013 Erase sectors in bank @var{num}, starting at sector @var{first} up to and including
3014 @var{last}. Sector numbering starts at 0.
3015 The @var{num} parameter is a value shown by @command{flash banks}.
3016 @end deffn
3017
3018 @deffn Command {flash erase_address} address length
3019 Erase sectors starting at @var{address} for @var{length} bytes.
3020 The flash bank to use is inferred from the @var{address}, and
3021 the specified length must stay within that bank.
3022 As a special case, when @var{length} is zero and @var{address} is
3023 the start of the bank, the whole flash is erased.
3024 @end deffn
3025
3026 @deffn Command {flash fillw} address word length
3027 @deffnx Command {flash fillh} address halfword length
3028 @deffnx Command {flash fillb} address byte length
3029 Fills flash memory with the specified @var{word} (32 bits),
3030 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
3031 starting at @var{address} and continuing
3032 for @var{length} units (word/halfword/byte).
3033 No erasure is done before writing; when needed, that must be done
3034 before issuing this command.
3035 Writes are done in blocks of up to 1024 bytes, and each write is
3036 verified by reading back the data and comparing it to what was written.
3037 The flash bank to use is inferred from the @var{address} of
3038 each block, and the specified length must stay within that bank.
3039 @end deffn
3040 @comment no current checks for errors if fill blocks touch multiple banks!
3041
3042 @anchor{flash write_bank}
3043 @deffn Command {flash write_bank} num filename offset
3044 Write the binary @file{filename} to flash bank @var{num},
3045 starting at @var{offset} bytes from the beginning of the bank.
3046 The @var{num} parameter is a value shown by @command{flash banks}.
3047 @end deffn
3048
3049 @anchor{flash write_image}
3050 @deffn Command {flash write_image} [erase] filename [offset] [type]
3051 Write the image @file{filename} to the current target's flash bank(s).
3052 A relocation @var{offset} may be specified, in which case it is added
3053 to the base address for each section in the image.
3054 The file [@var{type}] can be specified
3055 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
3056 @option{elf} (ELF file), @option{s19} (Motorola s19).
3057 @option{mem}, or @option{builder}.
3058 The relevant flash sectors will be erased prior to programming
3059 if the @option{erase} parameter is given.
3060 The flash bank to use is inferred from the @var{address} of
3061 each image segment.
3062 @end deffn
3063
3064 @section Other Flash commands
3065 @cindex flash protection
3066
3067 @deffn Command {flash erase_check} num
3068 Check erase state of sectors in flash bank @var{num},
3069 and display that status.
3070 The @var{num} parameter is a value shown by @command{flash banks}.
3071 This is the only operation that
3072 updates the erase state information displayed by @option{flash info}. That means you have
3073 to issue an @command{flash erase_check} command after erasing or programming the device
3074 to get updated information.
3075 (Code execution may have invalidated any state records kept by OpenOCD.)
3076 @end deffn
3077
3078 @deffn Command {flash info} num
3079 Print info about flash bank @var{num}
3080 The @var{num} parameter is a value shown by @command{flash banks}.
3081 The information includes per-sector protect status.
3082 @end deffn
3083
3084 @anchor{flash protect}
3085 @deffn Command {flash protect} num first last (on|off)
3086 Enable (@var{on}) or disable (@var{off}) protection of flash sectors
3087 @var{first} to @var{last} of flash bank @var{num}.
3088 The @var{num} parameter is a value shown by @command{flash banks}.
3089 @end deffn
3090
3091 @deffn Command {flash protect_check} num
3092 Check protection state of sectors in flash bank @var{num}.
3093 The @var{num} parameter is a value shown by @command{flash banks}.
3094 @comment @option{flash erase_sector} using the same syntax.
3095 @end deffn
3096
3097 @anchor{Flash Driver List}
3098 @section Flash Drivers, Options, and Commands
3099 As noted above, the @command{flash bank} command requires a driver name,
3100 and allows driver-specific options and behaviors.
3101 Some drivers also activate driver-specific commands.
3102
3103 @subsection External Flash
3104
3105 @deffn {Flash Driver} cfi
3106 @cindex Common Flash Interface
3107 @cindex CFI
3108 The ``Common Flash Interface'' (CFI) is the main standard for
3109 external NOR flash chips, each of which connects to a
3110 specific external chip select on the CPU.
3111 Frequently the first such chip is used to boot the system.
3112 Your board's @code{reset-init} handler might need to
3113 configure additional chip selects using other commands (like: @command{mww} to
3114 configure a bus and its timings) , or
3115 perhaps configure a GPIO pin that controls the ``write protect'' pin
3116 on the flash chip.
3117 The CFI driver can use a target-specific working area to significantly
3118 speed up operation.
3119
3120 The CFI driver can accept the following optional parameters, in any order:
3121
3122 @itemize
3123 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
3124 like AM29LV010 and similar types.
3125 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
3126 @end itemize
3127
3128 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
3129 wide on a sixteen bit bus:
3130
3131 @example
3132 flash bank cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
3133 flash bank cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
3134 @end example
3135 @c "cfi part_id" disabled
3136 @end deffn
3137
3138 @subsection Internal Flash (Microcontrollers)
3139
3140 @deffn {Flash Driver} aduc702x
3141 The ADUC702x analog microcontrollers from Analog Devices
3142 include internal flash and use ARM7TDMI cores.
3143 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
3144 The setup command only requires the @var{target} argument
3145 since all devices in this family have the same memory layout.
3146
3147 @example
3148 flash bank aduc702x 0 0 0 0 $_TARGETNAME
3149 @end example
3150 @end deffn
3151
3152 @deffn {Flash Driver} at91sam3
3153 @cindex at91sam3
3154 All members of the AT91SAM3 microcontroller family from
3155 Atmel include internal flash and use ARM's Cortex-M3 core. The driver
3156 currently (6/22/09) recognizes the AT91SAM3U[1/2/4][C/E] chips. Note
3157 that the driver was orginaly developed and tested using the
3158 AT91SAM3U4E, using a SAM3U-EK eval board. Support for other chips in
3159 the family was cribbed from the data sheet. @emph{Note to future
3160 readers/updaters: Please remove this worrysome comment after other
3161 chips are confirmed.}
3162
3163 The AT91SAM3U4[E/C] (256K) chips have two flash banks; most other chips
3164 have one flash bank. In all cases the flash banks are at
3165 the following fixed locations:
3166
3167 @example
3168 # Flash bank 0 - all chips
3169 flash bank at91sam3 0x00080000 0 1 1 $_TARGETNAME
3170 # Flash bank 1 - only 256K chips
3171 flash bank at91sam3 0x00100000 0 1 1 $_TARGETNAME
3172 @end example
3173
3174 Internally, the AT91SAM3 flash memory is organized as follows.
3175 Unlike the AT91SAM7 chips, these are not used as parameters
3176 to the @command{flash bank} command:
3177
3178 @itemize
3179 @item @emph{N-Banks:} 256K chips have 2 banks, others have 1 bank.
3180 @item @emph{Bank Size:} 128K/64K Per flash bank
3181 @item @emph{Sectors:} 16 or 8 per bank
3182 @item @emph{SectorSize:} 8K Per Sector
3183 @item @emph{PageSize:} 256 bytes per page. Note that OpenOCD operates on 'sector' sizes, not page sizes.
3184 @end itemize
3185
3186 The AT91SAM3 driver adds some additional commands:
3187
3188 @deffn Command {at91sam3 gpnvm}
3189 @deffnx Command {at91sam3 gpnvm clear} number
3190 @deffnx Command {at91sam3 gpnvm set} number
3191 @deffnx Command {at91sam3 gpnvm show} [@option{all}|number]
3192 With no parameters, @command{show} or @command{show all},
3193 shows the status of all GPNVM bits.
3194 With @command{show} @var{number}, displays that bit.
3195
3196 With @command{set} @var{number} or @command{clear} @var{number},
3197 modifies that GPNVM bit.
3198 @end deffn
3199
3200 @deffn Command {at91sam3 info}
3201 This command attempts to display information about the AT91SAM3
3202 chip. @emph{First} it read the @code{CHIPID_CIDR} [address 0x400e0740, see
3203 Section 28.2.1, page 505 of the AT91SAM3U 29/may/2009 datasheet,
3204 document id: doc6430A] and decodes the values. @emph{Second} it reads the
3205 various clock configuration registers and attempts to display how it
3206 believes the chip is configured. By default, the SLOWCLK is assumed to
3207 be 32768 Hz, see the command @command{at91sam3 slowclk}.
3208 @end deffn
3209
3210 @deffn Command {at91sam3 slowclk} [value]
3211 This command shows/sets the slow clock frequency used in the
3212 @command{at91sam3 info} command calculations above.
3213 @end deffn
3214 @end deffn
3215
3216 @deffn {Flash Driver} at91sam7
3217 All members of the AT91SAM7 microcontroller family from Atmel include
3218 internal flash and use ARM7TDMI cores. The driver automatically
3219 recognizes a number of these chips using the chip identification
3220 register, and autoconfigures itself.
3221
3222 @example
3223 flash bank at91sam7 0 0 0 0 $_TARGETNAME
3224 @end example
3225
3226 For chips which are not recognized by the controller driver, you must
3227 provide additional parameters in the following order:
3228
3229 @itemize
3230 @item @var{chip_model} ... label used with @command{flash info}
3231 @item @var{banks}
3232 @item @var{sectors_per_bank}
3233 @item @var{pages_per_sector}
3234 @item @var{pages_size}
3235 @item @var{num_nvm_bits}
3236 @item @var{freq_khz} ... required if an external clock is provided,
3237 optional (but recommended) when the oscillator frequency is known
3238 @end itemize
3239
3240 It is recommended that you provide zeroes for all of those values
3241 except the clock frequency, so that everything except that frequency
3242 will be autoconfigured.
3243 Knowing the frequency helps ensure correct timings for flash access.
3244
3245 The flash controller handles erases automatically on a page (128/256 byte)
3246 basis, so explicit erase commands are not necessary for flash programming.
3247 However, there is an ``EraseAll`` command that can erase an entire flash
3248 plane (of up to 256KB), and it will be used automatically when you issue
3249 @command{flash erase_sector} or @command{flash erase_address} commands.
3250
3251 @deffn Command {at91sam7 gpnvm} bitnum (@option{set}|@option{clear})
3252 Set or clear a ``General Purpose Non-Volatle Memory'' (GPNVM)
3253 bit for the processor. Each processor has a number of such bits,
3254 used for controlling features such as brownout detection (so they
3255 are not truly general purpose).
3256 @quotation Note
3257 This assumes that the first flash bank (number 0) is associated with
3258 the appropriate at91sam7 target.
3259 @end quotation
3260 @end deffn
3261 @end deffn
3262
3263 @deffn {Flash Driver} avr
3264 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
3265 @emph{The current implementation is incomplete.}
3266 @comment - defines mass_erase ... pointless given flash_erase_address
3267 @end deffn
3268
3269 @deffn {Flash Driver} ecosflash
3270 @emph{No idea what this is...}
3271 The @var{ecosflash} driver defines one mandatory parameter,
3272 the name of a modules of target code which is downloaded
3273 and executed.
3274 @end deffn
3275
3276 @deffn {Flash Driver} lpc2000
3277 Most members of the LPC1700 and LPC2000 microcontroller families from NXP
3278 include internal flash and use Cortex-M3 (LPC1700) or ARM7TDMI (LPC2000) cores.
3279 The @var{lpc2000} driver defines two mandatory and one optional parameters,
3280 which must appear in the following order:
3281
3282 @itemize
3283 @item @var{variant} ... required, may be
3284 @var{lpc2000_v1} (older LPC21xx and LPC22xx)
3285 @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
3286 or @var{lpc1700} (LPC175x and LPC176x)
3287 @item @var{clock_kHz} ... the frequency, in kiloHertz,
3288 at which the core is running
3289 @item @var{calc_checksum} ... optional (but you probably want to provide this!),
3290 telling the driver to calculate a valid checksum for the exception vector table.
3291 @end itemize
3292
3293 LPC flashes don't require the chip and bus width to be specified.
3294
3295 @example
3296 flash bank lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
3297 lpc2000_v2 14765 calc_checksum
3298 @end example
3299
3300 @deffn {Command} {lpc2000 part_id} bank
3301 Displays the four byte part identifier associated with
3302 the specified flash @var{bank}.
3303 @end deffn
3304 @end deffn
3305
3306 @deffn {Flash Driver} lpc288x
3307 The LPC2888 microcontroller from NXP needs slightly different flash
3308 support from its lpc2000 siblings.
3309 The @var{lpc288x} driver defines one mandatory parameter,
3310 the programming clock rate in Hz.
3311 LPC flashes don't require the chip and bus width to be specified.
3312
3313 @example
3314 flash bank lpc288x 0 0 0 0 $_TARGETNAME 12000000
3315 @end example
3316 @end deffn
3317
3318 @deffn {Flash Driver} ocl
3319 @emph{No idea what this is, other than using some arm7/arm9 core.}
3320
3321 @example
3322 flash bank ocl 0 0 0 0 $_TARGETNAME
3323 @end example
3324 @end deffn
3325
3326 @deffn {Flash Driver} pic32mx
3327 The PIC32MX microcontrollers are based on the MIPS 4K cores,
3328 and integrate flash memory.
3329 @emph{The current implementation is incomplete.}
3330
3331 @example
3332 flash bank pix32mx 0 0 0 0 $_TARGETNAME
3333 @end example
3334
3335 @comment numerous *disabled* commands are defined:
3336 @comment - chip_erase ... pointless given flash_erase_address
3337 @comment - lock, unlock ... pointless given protect on/off (yes?)
3338 @comment - pgm_word ... shouldn't bank be deduced from address??
3339 Some pic32mx-specific commands are defined:
3340 @deffn Command {pic32mx pgm_word} address value bank
3341 Programs the specified 32-bit @var{value} at the given @var{address}
3342 in the specified chip @var{bank}.
3343 @end deffn
3344 @end deffn
3345
3346 @deffn {Flash Driver} stellaris
3347 All members of the Stellaris LM3Sxxx microcontroller family from
3348 Texas Instruments
3349 include internal flash and use ARM Cortex M3 cores.
3350 The driver automatically recognizes a number of these chips using
3351 the chip identification register, and autoconfigures itself.
3352 @footnote{Currently there is a @command{stellaris mass_erase} command.
3353 That seems pointless since the same effect can be had using the
3354 standard @command{flash erase_address} command.}
3355
3356 @example
3357 flash bank stellaris 0 0 0 0 $_TARGETNAME
3358 @end example
3359 @end deffn
3360
3361 @deffn {Flash Driver} stm32x
3362 All members of the STM32 microcontroller family from ST Microelectronics
3363 include internal flash and use ARM Cortex M3 cores.
3364 The driver automatically recognizes a number of these chips using
3365 the chip identification register, and autoconfigures itself.
3366
3367 @example
3368 flash bank stm32x 0 0 0 0 $_TARGETNAME
3369 @end example
3370
3371 Some stm32x-specific commands
3372 @footnote{Currently there is a @command{stm32x mass_erase} command.
3373 That seems pointless since the same effect can be had using the
3374 standard @command{flash erase_address} command.}
3375 are defined:
3376
3377 @deffn Command {stm32x lock} num
3378 Locks the entire stm32 device.
3379 The @var{num} parameter is a value shown by @command{flash banks}.
3380 @end deffn
3381
3382 @deffn Command {stm32x unlock} num
3383 Unlocks the entire stm32 device.
3384 The @var{num} parameter is a value shown by @command{flash banks}.
3385 @end deffn
3386
3387 @deffn Command {stm32x options_read} num
3388 Read and display the stm32 option bytes written by
3389 the @command{stm32x options_write} command.
3390 The @var{num} parameter is a value shown by @command{flash banks}.
3391 @end deffn
3392
3393 @deffn Command {stm32x options_write} num (@option{SWWDG}|@option{HWWDG}) (@option{RSTSTNDBY}|@option{NORSTSTNDBY}) (@option{RSTSTOP}|@option{NORSTSTOP})
3394 Writes the stm32 option byte with the specified values.
3395 The @var{num} parameter is a value shown by @command{flash banks}.
3396 @end deffn
3397 @end deffn
3398
3399 @deffn {Flash Driver} str7x
3400 All members of the STR7 microcontroller family from ST Microelectronics
3401 include internal flash and use ARM7TDMI cores.
3402 The @var{str7x} driver defines one mandatory parameter, @var{variant},
3403 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
3404
3405 @example
3406 flash bank str7x 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
3407 @end example
3408
3409 @deffn Command {str7x disable_jtag} bank
3410 Activate the Debug/Readout protection mechanism
3411 for the specified flash bank.
3412 @end deffn
3413 @end deffn
3414
3415 @deffn {Flash Driver} str9x
3416 Most members of the STR9 microcontroller family from ST Microelectronics
3417 include internal flash and use ARM966E cores.
3418 The str9 needs the flash controller to be configured using
3419 the @command{str9x flash_config} command prior to Flash programming.
3420
3421 @example
3422 flash bank str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
3423 str9x flash_config 0 4 2 0 0x80000
3424 @end example
3425
3426 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
3427 Configures the str9 flash controller.
3428 The @var{num} parameter is a value shown by @command{flash banks}.
3429
3430 @itemize @bullet
3431 @item @var{bbsr} - Boot Bank Size register
3432 @item @var{nbbsr} - Non Boot Bank Size register
3433 @item @var{bbadr} - Boot Bank Start Address register
3434 @item @var{nbbadr} - Boot Bank Start Address register
3435 @end itemize
3436 @end deffn
3437
3438 @end deffn
3439
3440 @deffn {Flash Driver} tms470
3441 Most members of the TMS470 microcontroller family from Texas Instruments
3442 include internal flash and use ARM7TDMI cores.
3443 This driver doesn't require the chip and bus width to be specified.
3444
3445 Some tms470-specific commands are defined:
3446
3447 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
3448 Saves programming keys in a register, to enable flash erase and write commands.
3449 @end deffn
3450
3451 @deffn Command {tms470 osc_mhz} clock_mhz
3452 Reports the clock speed, which is used to calculate timings.
3453 @end deffn
3454
3455 @deffn Command {tms470 plldis} (0|1)
3456 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
3457 the flash clock.
3458 @end deffn
3459 @end deffn
3460
3461 @subsection str9xpec driver
3462 @cindex str9xpec
3463
3464 Here is some background info to help
3465 you better understand how this driver works. OpenOCD has two flash drivers for
3466 the str9:
3467 @enumerate
3468 @item
3469 Standard driver @option{str9x} programmed via the str9 core. Normally used for
3470 flash programming as it is faster than the @option{str9xpec} driver.
3471 @item
3472 Direct programming @option{str9xpec} using the flash controller. This is an
3473 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
3474 core does not need to be running to program using this flash driver. Typical use
3475 for this driver is locking/unlocking the target and programming the option bytes.
3476 @end enumerate
3477
3478 Before we run any commands using the @option{str9xpec} driver we must first disable
3479 the str9 core. This example assumes the @option{str9xpec} driver has been
3480 configured for flash bank 0.
3481 @example
3482 # assert srst, we do not want core running
3483 # while accessing str9xpec flash driver
3484 jtag_reset 0 1
3485 # turn off target polling
3486 poll off
3487 # disable str9 core
3488 str9xpec enable_turbo 0
3489 # read option bytes
3490 str9xpec options_read 0
3491 # re-enable str9 core
3492 str9xpec disable_turbo 0
3493 poll on
3494 reset halt
3495 @end example
3496 The above example will read the str9 option bytes.
3497 When performing a unlock remember that you will not be able to halt the str9 - it
3498 has been locked. Halting the core is not required for the @option{str9xpec} driver
3499 as mentioned above, just issue the commands above manually or from a telnet prompt.
3500
3501 @deffn {Flash Driver} str9xpec
3502 Only use this driver for locking/unlocking the device or configuring the option bytes.
3503 Use the standard str9 driver for programming.
3504 Before using the flash commands the turbo mode must be enabled using the
3505 @command{str9xpec enable_turbo} command.
3506
3507 Several str9xpec-specific commands are defined:
3508
3509 @deffn Command {str9xpec disable_turbo} num
3510 Restore the str9 into JTAG chain.
3511 @end deffn
3512
3513 @deffn Command {str9xpec enable_turbo} num
3514 Enable turbo mode, will simply remove the str9 from the chain and talk
3515 directly to the embedded flash controller.
3516 @end deffn
3517
3518 @deffn Command {str9xpec lock} num
3519 Lock str9 device. The str9 will only respond to an unlock command that will
3520 erase the device.
3521 @end deffn
3522
3523 @deffn Command {str9xpec part_id} num
3524 Prints the part identifier for bank @var{num}.
3525 @end deffn
3526
3527 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
3528 Configure str9 boot bank.
3529 @end deffn
3530
3531 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
3532 Configure str9 lvd source.
3533 @end deffn
3534
3535 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
3536 Configure str9 lvd threshold.
3537 @end deffn
3538
3539 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
3540 Configure str9 lvd reset warning source.
3541 @end deffn
3542
3543 @deffn Command {str9xpec options_read} num
3544 Read str9 option bytes.
3545 @end deffn
3546
3547 @deffn Command {str9xpec options_write} num
3548 Write str9 option bytes.
3549 @end deffn
3550
3551 @deffn Command {str9xpec unlock} num
3552 unlock str9 device.
3553 @end deffn
3554
3555 @end deffn
3556
3557
3558 @section mFlash
3559
3560 @subsection mFlash Configuration
3561 @cindex mFlash Configuration
3562
3563 @deffn {Config Command} {mflash bank} soc base RST_pin target
3564 Configures a mflash for @var{soc} host bank at
3565 address @var{base}.
3566 The pin number format depends on the host GPIO naming convention.
3567 Currently, the mflash driver supports s3c2440 and pxa270.
3568
3569 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
3570
3571 @example
3572 mflash bank s3c2440 0x10000000 1b 0
3573 @end example
3574
3575 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
3576
3577 @example
3578 mflash bank pxa270 0x08000000 43 0
3579 @end example
3580 @end deffn
3581
3582 @subsection mFlash commands
3583 @cindex mFlash commands
3584
3585 @deffn Command {mflash config pll} frequency
3586 Configure mflash PLL.
3587 The @var{frequency} is the mflash input frequency, in Hz.
3588 Issuing this command will erase mflash's whole internal nand and write new pll.
3589 After this command, mflash needs power-on-reset for normal operation.
3590 If pll was newly configured, storage and boot(optional) info also need to be update.
3591 @end deffn
3592
3593 @deffn Command {mflash config boot}
3594 Configure bootable option.
3595 If bootable option is set, mflash offer the first 8 sectors
3596 (4kB) for boot.
3597 @end deffn
3598
3599 @deffn Command {mflash config storage}
3600 Configure storage information.
3601 For the normal storage operation, this information must be
3602 written.
3603 @end deffn
3604
3605 @deffn Command {mflash dump} num filename offset size
3606 Dump @var{size} bytes, starting at @var{offset} bytes from the
3607 beginning of the bank @var{num}, to the file named @var{filename}.
3608 @end deffn
3609
3610 @deffn Command {mflash probe}
3611 Probe mflash.
3612 @end deffn
3613
3614 @deffn Command {mflash write} num filename offset
3615 Write the binary file @var{filename} to mflash bank @var{num}, starting at
3616 @var{offset} bytes from the beginning of the bank.
3617 @end deffn
3618
3619 @node NAND Flash Commands
3620 @chapter NAND Flash Commands
3621 @cindex NAND
3622
3623 Compared to NOR or SPI flash, NAND devices are inexpensive
3624 and high density. Today's NAND chips, and multi-chip modules,
3625 commonly hold multiple GigaBytes of data.
3626
3627 NAND chips consist of a number of ``erase blocks'' of a given
3628 size (such as 128 KBytes), each of which is divided into a
3629 number of pages (of perhaps 512 or 2048 bytes each). Each
3630 page of a NAND flash has an ``out of band'' (OOB) area to hold
3631 Error Correcting Code (ECC) and other metadata, usually 16 bytes
3632 of OOB for every 512 bytes of page data.
3633
3634 One key characteristic of NAND flash is that its error rate
3635 is higher than that of NOR flash. In normal operation, that
3636 ECC is used to correct and detect errors. However, NAND
3637 blocks can also wear out and become unusable; those blocks
3638 are then marked "bad". NAND chips are even shipped from the
3639 manufacturer with a few bad blocks. The highest density chips
3640 use a technology (MLC) that wears out more quickly, so ECC
3641 support is increasingly important as a way to detect blocks
3642 that have begun to fail, and help to preserve data integrity
3643 with techniques such as wear leveling.
3644
3645 Software is used to manage the ECC. Some controllers don't
3646 support ECC directly; in those cases, software ECC is used.
3647 Other controllers speed up the ECC calculations with hardware.
3648 Single-bit error correction hardware is routine. Controllers
3649 geared for newer MLC chips may correct 4 or more errors for
3650 every 512 bytes of data.
3651
3652 You will need to make sure that any data you write using
3653 OpenOCD includes the apppropriate kind of ECC. For example,
3654 that may mean passing the @code{oob_softecc} flag when
3655 writing NAND data, or ensuring that the correct hardware
3656 ECC mode is used.
3657
3658 The basic steps for using NAND devices include:
3659 @enumerate
3660 @item Declare via the command @command{nand device}
3661 @* Do this in a board-specific configuration file,
3662 passing parameters as needed by the controller.
3663 @item Configure each device using @command{nand probe}.
3664 @* Do this only after the associated target is set up,
3665 such as in its reset-init script or in procures defined
3666 to access that device.
3667 @item Operate on the flash via @command{nand subcommand}
3668 @* Often commands to manipulate the flash are typed by a human, or run
3669 via a script in some automated way. Common task include writing a
3670 boot loader, operating system, or other data needed to initialize or
3671 de-brick a board.
3672 @end enumerate
3673
3674 @b{NOTE:} At the time this text was written, the largest NAND
3675 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
3676 This is because the variables used to hold offsets and lengths
3677 are only 32 bits wide.
3678 (Larger chips may work in some cases, unless an offset or length
3679 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
3680 Some larger devices will work, since they are actually multi-chip
3681 modules with two smaller chips and individual chipselect lines.
3682
3683 @anchor{NAND Configuration}
3684 @section NAND Configuration Commands
3685 @cindex NAND configuration
3686
3687 NAND chips must be declared in configuration scripts,
3688 plus some additional configuration that's done after
3689 OpenOCD has initialized.
3690
3691 @deffn {Config Command} {nand device} controller target [configparams...]
3692 Declares a NAND device, which can be read and written to
3693 after it has been configured through @command{nand probe}.
3694 In OpenOCD, devices are single chips; this is unlike some
3695 operating systems, which may manage multiple chips as if
3696 they were a single (larger) device.
3697 In some cases, configuring a device will activate extra
3698 commands; see the controller-specific documentation.
3699
3700 @b{NOTE:} This command is not available after OpenOCD
3701 initialization has completed. Use it in board specific
3702 configuration files, not interactively.
3703
3704 @itemize @bullet
3705 @item @var{controller} ... identifies the controller driver
3706 associated with the NAND device being declared.
3707 @xref{NAND Driver List}.
3708 @item @var{target} ... names the target used when issuing
3709 commands to the NAND controller.
3710 @comment Actually, it's currently a controller-specific parameter...
3711 @item @var{configparams} ... controllers may support, or require,
3712 additional parameters. See the controller-specific documentation
3713 for more information.
3714 @end itemize
3715 @end deffn
3716
3717 @deffn Command {nand list}
3718 Prints a one-line summary of each device declared
3719 using @command{nand device}, numbered from zero.
3720 Note that un-probed devices show no details.
3721 @end deffn
3722
3723 @deffn Command {nand probe} num
3724 Probes the specified device to determine key characteristics
3725 like its page and block sizes, and how many blocks it has.
3726 The @var{num} parameter is the value shown by @command{nand list}.
3727 You must (successfully) probe a device before you can use
3728 it with most other NAND commands.
3729 @end deffn
3730
3731 @section Erasing, Reading, Writing to NAND Flash
3732
3733 @deffn Command {nand dump} num filename offset length [oob_option]
3734 @cindex NAND reading
3735 Reads binary data from the NAND device and writes it to the file,
3736 starting at the specified offset.
3737 The @var{num} parameter is the value shown by @command{nand list}.
3738
3739 Use a complete path name for @var{filename}, so you don't depend
3740 on the directory used to start the OpenOCD server.
3741
3742 The @var{offset} and @var{length} must be exact multiples of the
3743 device's page size. They describe a data region; the OOB data
3744 associated with each such page may also be accessed.
3745
3746 @b{NOTE:} At the time this text was written, no error correction
3747 was done on the data that's read, unless raw access was disabled
3748 and the underlying NAND controller driver had a @code{read_page}
3749 method which handled that error correction.
3750
3751 By default, only page data is saved to the specified file.
3752 Use an @var{oob_option} parameter to save OOB data:
3753 @itemize @bullet
3754 @item no oob_* parameter
3755 @*Output file holds only page data; OOB is discarded.
3756 @item @code{oob_raw}
3757 @*Output file interleaves page data and OOB data;
3758 the file will be longer than "length" by the size of the
3759 spare areas associated with each data page.
3760 Note that this kind of "raw" access is different from
3761 what's implied by @command{nand raw_access}, which just
3762 controls whether a hardware-aware access method is used.
3763 @item @code{oob_only}
3764 @*Output file has only raw OOB data, and will
3765 be smaller than "length" since it will contain only the
3766 spare areas associated with each data page.
3767 @end itemize
3768 @end deffn
3769
3770 @deffn Command {nand erase} num offset length
3771 @cindex NAND erasing
3772 @cindex NAND programming
3773 Erases blocks on the specified NAND device, starting at the
3774 specified @var{offset} and continuing for @var{length} bytes.
3775 Both of those values must be exact multiples of the device's
3776 block size, and the region they specify must fit entirely in the chip.
3777 The @var{num} parameter is the value shown by @command{nand list}.
3778
3779 @b{NOTE:} This command will try to erase bad blocks, when told
3780 to do so, which will probably invalidate the manufacturer's bad
3781 block marker.
3782 For the remainder of the current server session, @command{nand info}
3783 will still report that the block ``is'' bad.
3784 @end deffn
3785
3786 @deffn Command {nand write} num filename offset [option...]
3787 @cindex NAND writing
3788 @cindex NAND programming
3789 Writes binary data from the file into the specified NAND device,
3790 starting at the specified offset. Those pages should already
3791 have been erased; you can't change zero bits to one bits.
3792 The @var{num} parameter is the value shown by @command{nand list}.
3793
3794 Use a complete path name for @var{filename}, so you don't depend
3795 on the directory used to start the OpenOCD server.
3796
3797 The @var{offset} must be an exact multiple of the device's page size.
3798 All data in the file will be written, assuming it doesn't run
3799 past the end of the device.
3800 Only full pages are written, and any extra space in the last
3801 page will be filled with 0xff bytes. (That includes OOB data,
3802 if that's being written.)
3803
3804 @b{NOTE:} At the time this text was written, bad blocks are
3805 ignored. That is, this routine will not skip bad blocks,
3806 but will instead try to write them. This can cause problems.
3807
3808 Provide at most one @var{option} parameter. With some
3809 NAND drivers, the meanings of these parameters may change
3810 if @command{nand raw_access} was used to disable hardware ECC.
3811 @itemize @bullet
3812 @item no oob_* parameter
3813 @*File has only page data, which is written.
3814 If raw acccess is in use, the OOB area will not be written.
3815 Otherwise, if the underlying NAND controller driver has
3816 a @code{write_page} routine, that routine may write the OOB
3817 with hardware-computed ECC data.
3818 @item @code{oob_only}
3819 @*File has only raw OOB data, which is written to the OOB area.
3820 Each page's data area stays untouched. @i{This can be a dangerous
3821 option}, since it can invalidate the ECC data.
3822 You may need to force raw access to use this mode.
3823 @item @code{oob_raw}
3824 @*File interleaves data and OOB data, both of which are written
3825 If raw access is enabled, the data is written first, then the
3826 un-altered OOB.
3827 Otherwise, if the underlying NAND controller driver has
3828 a @code{write_page} routine, that routine may modify the OOB
3829 before it's written, to include hardware-computed ECC data.
3830 @item @code{oob_softecc}
3831 @*File has only page data, which is written.
3832 The OOB area is filled with 0xff, except for a standard 1-bit
3833 software ECC code stored in conventional locations.
3834 You might need to force raw access to use this mode, to prevent
3835 the underlying driver from applying hardware ECC.
3836 @item @code{oob_softecc_kw}
3837 @*File has only page data, which is written.
3838 The OOB area is filled with 0xff, except for a 4-bit software ECC
3839 specific to the boot ROM in Marvell Kirkwood SoCs.
3840 You might need to force raw access to use this mode, to prevent
3841 the underlying driver from applying hardware ECC.
3842 @end itemize
3843 @end deffn
3844
3845 @section Other NAND commands
3846 @cindex NAND other commands
3847
3848 @deffn Command {nand check_bad_blocks} [offset length]
3849 Checks for manufacturer bad block markers on the specified NAND
3850 device. If no parameters are provided, checks the whole
3851 device; otherwise, starts at the specified @var{offset} and
3852 continues for @var{length} bytes.
3853 Both of those values must be exact multiples of the device's
3854 block size, and the region they specify must fit entirely in the chip.
3855 The @var{num} parameter is the value shown by @command{nand list}.
3856
3857 @b{NOTE:} Before using this command you should force raw access
3858 with @command{nand raw_access enable} to ensure that the underlying
3859 driver will not try to apply hardware ECC.
3860 @end deffn
3861
3862 @deffn Command {nand info} num
3863 The @var{num} parameter is the value shown by @command{nand list}.
3864 This prints the one-line summary from "nand list", plus for
3865 devices which have been probed this also prints any known
3866 status for each block.
3867 @end deffn
3868
3869 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
3870 Sets or clears an flag affecting how page I/O is done.
3871 The @var{num} parameter is the value shown by @command{nand list}.
3872
3873 This flag is cleared (disabled) by default, but changing that
3874 value won't affect all NAND devices. The key factor is whether
3875 the underlying driver provides @code{read_page} or @code{write_page}
3876 methods. If it doesn't provide those methods, the setting of
3877 this flag is irrelevant; all access is effectively ``raw''.
3878
3879 When those methods exist, they are normally used when reading
3880 data (@command{nand dump} or reading bad block markers) or
3881 writing it (@command{nand write}). However, enabling
3882 raw access (setting the flag) prevents use of those methods,
3883 bypassing hardware ECC logic.
3884 @i{This can be a dangerous option}, since writing blocks
3885 with the wrong ECC data can cause them to be marked as bad.
3886 @end deffn
3887
3888 @anchor{NAND Driver List}
3889 @section NAND Drivers, Options, and Commands
3890 As noted above, the @command{nand device} command allows
3891 driver-specific options and behaviors.
3892 Some controllers also activate controller-specific commands.
3893
3894 @deffn {NAND Driver} davinci
3895 This driver handles the NAND controllers found on DaVinci family
3896 chips from Texas Instruments.
3897 It takes three extra parameters:
3898 address of the NAND chip;
3899 hardware ECC mode to use (hwecc1, hwecc4, hwecc4_infix);
3900 address of the AEMIF controller on this processor.
3901 @example
3902 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
3903 @end example
3904 All DaVinci processors support the single-bit ECC hardware,
3905 and newer ones also support the four-bit ECC hardware.
3906 The @code{write_page} and @code{read_page} methods are used
3907 to implement those ECC modes, unless they are disabled using
3908 the @command{nand raw_access} command.
3909 @end deffn
3910
3911 @deffn {NAND Driver} lpc3180
3912 These controllers require an extra @command{nand device}
3913 parameter: the clock rate used by the controller.
3914 @deffn Command {lpc3180 select} num [mlc|slc]
3915 Configures use of the MLC or SLC controller mode.
3916 MLC implies use of hardware ECC.
3917 The @var{num} parameter is the value shown by @command{nand list}.
3918 @end deffn
3919
3920 At this writing, this driver includes @code{write_page}
3921 and @code{read_page} methods. Using @command{nand raw_access}
3922 to disable those methods will prevent use of hardware ECC
3923 in the MLC controller mode, but won't change SLC behavior.
3924 @end deffn
3925 @comment current lpc3180 code won't issue 5-byte address cycles
3926
3927 @deffn {NAND Driver} orion
3928 These controllers require an extra @command{nand device}
3929 parameter: the address of the controller.
3930 @example
3931 nand device orion 0xd8000000
3932 @end example
3933 These controllers don't define any specialized commands.
3934 At this writing, their drivers don't include @code{write_page}
3935 or @code{read_page} methods, so @command{nand raw_access} won't
3936 change any behavior.
3937 @end deffn
3938
3939 @deffn {NAND Driver} s3c2410
3940 @deffnx {NAND Driver} s3c2412
3941 @deffnx {NAND Driver} s3c2440
3942 @deffnx {NAND Driver} s3c2443
3943 These S3C24xx family controllers don't have any special
3944 @command{nand device} options, and don't define any
3945 specialized commands.
3946 At this writing, their drivers don't include @code{write_page}
3947 or @code{read_page} methods, so @command{nand raw_access} won't
3948 change any behavior.
3949 @end deffn
3950
3951 @node PLD/FPGA Commands
3952 @chapter PLD/FPGA Commands
3953 @cindex PLD
3954 @cindex FPGA
3955
3956 Programmable Logic Devices (PLDs) and the more flexible
3957 Field Programmable Gate Arrays (FPGAs) are both types of programmable hardware.
3958 OpenOCD can support programming them.
3959 Although PLDs are generally restrictive (cells are less functional, and
3960 there are no special purpose cells for memory or computational tasks),
3961 they share the same OpenOCD infrastructure.
3962 Accordingly, both are called PLDs here.
3963
3964 @section PLD/FPGA Configuration and Commands
3965
3966 As it does for JTAG TAPs, debug targets, and flash chips (both NOR and NAND),
3967 OpenOCD maintains a list of PLDs available for use in various commands.
3968 Also, each such PLD requires a driver.
3969
3970 They are referenced by the number shown by the @command{pld devices} command,
3971 and new PLDs are defined by @command{pld device driver_name}.
3972
3973 @deffn {Config Command} {pld device} driver_name tap_name [driver_options]
3974 Defines a new PLD device, supported by driver @var{driver_name},
3975 using the TAP named @var{tap_name}.
3976 The driver may make use of any @var{driver_options} to configure its
3977 behavior.
3978 @end deffn
3979
3980 @deffn {Command} {pld devices}
3981 Lists the PLDs and their numbers.
3982 @end deffn
3983
3984 @deffn {Command} {pld load} num filename
3985 Loads the file @file{filename} into the PLD identified by @var{num}.
3986 The file format must be inferred by the driver.
3987 @end deffn
3988
3989 @section PLD/FPGA Drivers, Options, and Commands
3990
3991 Drivers may support PLD-specific options to the @command{pld device}
3992 definition command, and may also define commands usable only with
3993 that particular type of PLD.
3994
3995 @deffn {FPGA Driver} virtex2
3996 Virtex-II is a family of FPGAs sold by Xilinx.
3997 It supports the IEEE 1532 standard for In-System Configuration (ISC).
3998 No driver-specific PLD definition options are used,
3999 and one driver-specific command is defined.
4000
4001 @deffn {Command} {virtex2 read_stat} num
4002 Reads and displays the Virtex-II status register (STAT)
4003 for FPGA @var{num}.
4004 @end deffn
4005 @end deffn
4006
4007 @node General Commands
4008 @chapter General Commands
4009 @cindex commands
4010
4011 The commands documented in this chapter here are common commands that
4012 you, as a human, may want to type and see the output of. Configuration type
4013 commands are documented elsewhere.
4014
4015 Intent:
4016 @itemize @bullet
4017 @item @b{Source Of Commands}
4018 @* OpenOCD commands can occur in a configuration script (discussed
4019 elsewhere) or typed manually by a human or supplied programatically,
4020 or via one of several TCP/IP Ports.
4021
4022 @item @b{From the human}
4023 @* A human should interact with the telnet interface (default port: 4444)
4024 or via GDB (default port 3333).
4025
4026 To issue commands from within a GDB session, use the @option{monitor}
4027 command, e.g. use @option{monitor poll} to issue the @option{poll}
4028 command. All output is relayed through the GDB session.
4029
4030 @item @b{Machine Interface}
4031 The Tcl interface's intent is to be a machine interface. The default Tcl
4032 port is 5555.
4033 @end itemize
4034
4035
4036 @section Daemon Commands
4037
4038 @deffn {Command} exit
4039 Exits the current telnet session.
4040 @end deffn
4041
4042 @c note EXTREMELY ANNOYING word wrap at column 75
4043 @c even when lines are e.g. 100+ columns ...
4044 @c coded in startup.tcl
4045 @deffn {Command} help [string]
4046 With no parameters, prints help text for all commands.
4047 Otherwise, prints each helptext containing @var{string}.
4048 Not every command provides helptext.
4049 @end deffn
4050
4051 @deffn Command sleep msec [@option{busy}]
4052 Wait for at least @var{msec} milliseconds before resuming.
4053 If @option{busy} is passed, busy-wait instead of sleeping.
4054 (This option is strongly discouraged.)
4055 Useful in connection with script files
4056 (@command{script} command and @command{target_name} configuration).
4057 @end deffn
4058
4059 @deffn Command shutdown
4060 Close the OpenOCD daemon, disconnecting all clients (GDB, telnet, other).
4061 @end deffn
4062
4063 @anchor{debug_level}
4064 @deffn Command debug_level [n]
4065 @cindex message level
4066 Display debug level.
4067 If @var{n} (from 0..3) is provided, then set it to that level.
4068 This affects the kind of messages sent to the server log.
4069 Level 0 is error messages only;
4070 level 1 adds warnings;
4071 level 2 adds informational messages;
4072 and level 3 adds debugging messages.
4073 The default is level 2, but that can be overridden on
4074 the command line along with the location of that log
4075 file (which is normally the server's standard output).
4076 @xref{Running}.
4077 @end deffn
4078
4079 @deffn Command fast (@option{enable}|@option{disable})
4080 Default disabled.
4081 Set default behaviour of OpenOCD to be "fast and dangerous".
4082
4083 At this writing, this only affects the defaults for two ARM7/ARM9 parameters:
4084 fast memory access, and DCC downloads. Those parameters may still be
4085 individually overridden.
4086
4087 The target specific "dangerous" optimisation tweaking options may come and go
4088 as more robust and user friendly ways are found to ensure maximum throughput
4089 and robustness with a minimum of configuration.
4090
4091 Typically the "fast enable" is specified first on the command line:
4092
4093 @example
4094 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
4095 @end example
4096 @end deffn
4097
4098 @deffn Command echo message
4099 Logs a message at "user" priority.
4100 Output @var{message} to stdout.
4101 @example
4102 echo "Downloading kernel -- please wait"
4103 @end example
4104 @end deffn
4105
4106 @deffn Command log_output [filename]
4107 Redirect logging to @var{filename};
4108 the initial log output channel is stderr.
4109 @end deffn
4110
4111 @anchor{Target State handling}
4112 @section Target State handling
4113 @cindex reset
4114 @cindex halt
4115 @cindex target initialization
4116
4117 In this section ``target'' refers to a CPU configured as
4118 shown earlier (@pxref{CPU Configuration}).
4119 These commands, like many, implicitly refer to
4120 a current target which is used to perform the
4121 various operations. The current target may be changed
4122 by using @command{targets} command with the name of the
4123 target which should become current.
4124
4125 @deffn Command reg [(number|name) [value]]
4126 Access a single register by @var{number} or by its @var{name}.
4127
4128 @emph{With no arguments}:
4129 list all available registers for the current target,
4130 showing number, name, size, value, and cache status.
4131
4132 @emph{With number/name}: display that register's value.
4133
4134 @emph{With both number/name and value}: set register's value.
4135
4136 Cores may have surprisingly many registers in their
4137 Debug and trace infrastructure:
4138
4139 @example
4140 > reg
4141 (0) r0 (/32): 0x0000D3C2 (dirty: 1, valid: 1)
4142 (1) r1 (/32): 0xFD61F31C (dirty: 0, valid: 1)
4143 (2) r2 (/32): 0x00022551 (dirty: 0, valid: 1)
4144 ...
4145 (164) ETM_CONTEXTID_COMPARATOR_MASK (/32): \
4146 0x00000000 (dirty: 0, valid: 0)
4147 >
4148 @end example
4149 @end deffn
4150
4151 @deffn Command halt [ms]
4152 @deffnx Command wait_halt [ms]
4153 The @command{halt} command first sends a halt request to the target,
4154 which @command{wait_halt} doesn't.
4155 Otherwise these behave the same: wait up to @var{ms} milliseconds,
4156 or 5 seconds if there is no parameter, for the target to halt
4157 (and enter debug mode).
4158 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
4159 @end deffn
4160
4161 @deffn Command resume [address]
4162 Resume the target at its current code position,
4163 or the optional @var{address} if it is provided.
4164 OpenOCD will wait 5 seconds for the target to resume.
4165 @end deffn
4166
4167 @deffn Command step [address]
4168 Single-step the target at its current code position,
4169 or the optional @var{address} if it is provided.
4170 @end deffn
4171
4172 @anchor{Reset Command}
4173 @deffn Command reset
4174 @deffnx Command {reset run}
4175 @deffnx Command {reset halt}
4176 @deffnx Command {reset init}
4177 Perform as hard a reset as possible, using SRST if possible.
4178 @emph{All defined targets will be reset, and target
4179 events will fire during the reset sequence.}
4180
4181 The optional parameter specifies what should
4182 happen after the reset.
4183 If there is no parameter, a @command{reset run} is executed.
4184 The other options will not work on all systems.
4185 @xref{Reset Configuration}.
4186
4187 @itemize @minus
4188 @item @b{run} Let the target run
4189 @item @b{halt} Immediately halt the target
4190 @item @b{init} Immediately halt the target, and execute the reset-init script
4191 @end itemize
4192 @end deffn
4193
4194 @deffn Command soft_reset_halt
4195 Requesting target halt and executing a soft reset. This is often used
4196 when a target cannot be reset and halted. The target, after reset is
4197 released begins to execute code. OpenOCD attempts to stop the CPU and
4198 then sets the program counter back to the reset vector. Unfortunately
4199 the code that was executed may have left the hardware in an unknown
4200 state.
4201 @end deffn
4202
4203 @section I/O Utilities
4204
4205 These commands are available when
4206 OpenOCD is built with @option{--enable-ioutil}.
4207 They are mainly useful on embedded targets,
4208 notably the ZY1000.
4209 Hosts with operating systems have complementary tools.
4210
4211 @emph{Note:} there are several more such commands.
4212
4213 @deffn Command append_file filename [string]*
4214 Appends the @var{string} parameters to
4215 the text file @file{filename}.
4216 Each string except the last one is followed by one space.
4217 The last string is followed by a newline.
4218 @end deffn
4219
4220 @deffn Command cat filename
4221 Reads and displays the text file @file{filename}.
4222 @end deffn
4223
4224 @deffn Command cp src_filename dest_filename
4225 Copies contents from the file @file{src_filename}
4226 into @file{dest_filename}.
4227 @end deffn
4228
4229 @deffn Command ip
4230 @emph{No description provided.}
4231 @end deffn
4232
4233 @deffn Command ls
4234 @emph{No description provided.}
4235 @end deffn
4236
4237 @deffn Command mac
4238 @emph{No description provided.}
4239 @end deffn
4240
4241 @deffn Command meminfo
4242 Display available RAM memory on OpenOCD host.
4243 Used in OpenOCD regression testing scripts.
4244 @end deffn
4245
4246 @deffn Command peek
4247 @emph{No description provided.}
4248 @end deffn
4249
4250 @deffn Command poke
4251 @emph{No description provided.}
4252 @end deffn
4253
4254 @deffn Command rm filename
4255 @c "rm" has both normal and Jim-level versions??
4256 Unlinks the file @file{filename}.
4257 @end deffn
4258
4259 @deffn Command trunc filename
4260 Removes all data in the file @file{filename}.
4261 @end deffn
4262
4263 @anchor{Memory access}
4264 @section Memory access commands
4265 @cindex memory access
4266
4267 These commands allow accesses of a specific size to the memory
4268 system. Often these are used to configure the current target in some
4269 special way. For example - one may need to write certain values to the
4270 SDRAM controller to enable SDRAM.
4271
4272 @enumerate
4273 @item Use the @command{targets} (plural) command
4274 to change the current target.
4275 @item In system level scripts these commands are deprecated.
4276 Please use their TARGET object siblings to avoid making assumptions
4277 about what TAP is the current target, or about MMU configuration.
4278 @end enumerate
4279
4280 @deffn Command mdw addr [count]
4281 @deffnx Command mdh addr [count]
4282 @deffnx Command mdb addr [count]
4283 Display contents of address @var{addr}, as
4284 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
4285 or 8-bit bytes (@command{mdb}).
4286 If @var{count} is specified, displays that many units.
4287 (If you want to manipulate the data instead of displaying it,
4288 see the @code{mem2array} primitives.)
4289 @end deffn
4290
4291 @deffn Command mww addr word
4292 @deffnx Command mwh addr halfword
4293 @deffnx Command mwb addr byte
4294 Writes the specified @var{word} (32 bits),
4295 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4296 at the specified address @var{addr}.
4297 @end deffn
4298
4299
4300 @anchor{Image access}
4301 @section Image loading commands
4302 @cindex image loading
4303 @cindex image dumping
4304
4305 @anchor{dump_image}
4306 @deffn Command {dump_image} filename address size
4307 Dump @var{size} bytes of target memory starting at @var{address} to the
4308 binary file named @var{filename}.
4309 @end deffn
4310
4311 @deffn Command {fast_load}
4312 Loads an image stored in memory by @command{fast_load_image} to the
4313 current target. Must be preceeded by fast_load_image.
4314 @end deffn
4315
4316 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4317 Normally you should be using @command{load_image} or GDB load. However, for
4318 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
4319 host), storing the image in memory and uploading the image to the target
4320 can be a way to upload e.g. multiple debug sessions when the binary does not change.
4321 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
4322 memory, i.e. does not affect target. This approach is also useful when profiling
4323 target programming performance as I/O and target programming can easily be profiled
4324 separately.
4325 @end deffn
4326
4327 @anchor{load_image}
4328 @deffn Command {load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4329 Load image from file @var{filename} to target memory at @var{address}.
4330 The file format may optionally be specified
4331 (@option{bin}, @option{ihex}, or @option{elf})
4332 @end deffn
4333
4334 @deffn Command {test_image} filename [address [@option{bin}|@option{ihex}|@option{elf}]]
4335 Displays image section sizes and addresses
4336 as if @var{filename} were loaded into target memory
4337 starting at @var{address} (defaults to zero).
4338 The file format may optionally be specified
4339 (@option{bin}, @option{ihex}, or @option{elf})
4340 @end deffn
4341
4342 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4343 Verify @var{filename} against target memory starting at @var{address}.
4344 The file format may optionally be specified
4345 (@option{bin}, @option{ihex}, or @option{elf})
4346 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
4347 @end deffn
4348
4349
4350 @section Breakpoint and Watchpoint commands
4351 @cindex breakpoint
4352 @cindex watchpoint
4353
4354 CPUs often make debug modules accessible through JTAG, with
4355 hardware support for a handful of code breakpoints and data
4356 watchpoints.
4357 In addition, CPUs almost always support software breakpoints.
4358
4359 @deffn Command {bp} [address len [@option{hw}]]
4360 With no parameters, lists all active breakpoints.
4361 Else sets a breakpoint on code execution starting
4362 at @var{address} for @var{length} bytes.
4363 This is a software breakpoint, unless @option{hw} is specified
4364 in which case it will be a hardware breakpoint.
4365
4366 (@xref{arm9tdmi vector_catch}, or @pxref{xscale vector_catch},
4367 for similar mechanisms that do not consume hardware breakpoints.)
4368 @end deffn
4369
4370 @deffn Command {rbp} address
4371 Remove the breakpoint at @var{address}.
4372 @end deffn
4373
4374 @deffn Command {rwp} address
4375 Remove data watchpoint on @var{address}
4376 @end deffn
4377
4378 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
4379 With no parameters, lists all active watchpoints.
4380 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
4381 The watch point is an "access" watchpoint unless
4382 the @option{r} or @option{w} parameter is provided,
4383 defining it as respectively a read or write watchpoint.
4384 If a @var{value} is provided, that value is used when determining if
4385 the watchpoint should trigger. The value may be first be masked
4386 using @var{mask} to mark ``don't care'' fields.
4387 @end deffn
4388
4389 @section Misc Commands
4390
4391 @cindex profiling
4392 @deffn Command {profile} seconds filename
4393 Profiling samples the CPU's program counter as quickly as possible,
4394 which is useful for non-intrusive stochastic profiling.
4395 Saves up to 10000 sampines in @file{filename} using ``gmon.out'' format.
4396 @end deffn
4397
4398 @deffn Command {version}
4399 Displays a string identifying the version of this OpenOCD server.
4400 @end deffn
4401
4402 @deffn Command {virt2phys} virtual_address
4403 Requests the current target to map the specified @var{virtual_address}
4404 to its corresponding physical address, and displays the result.
4405 @end deffn
4406
4407 @node Architecture and Core Commands
4408 @chapter Architecture and Core Commands
4409 @cindex Architecture Specific Commands
4410 @cindex Core Specific Commands
4411
4412 Most CPUs have specialized JTAG operations to support debugging.
4413 OpenOCD packages most such operations in its standard command framework.
4414 Some of those operations don't fit well in that framework, so they are
4415 exposed here as architecture or implementation (core) specific commands.
4416
4417 @anchor{ARM Hardware Tracing}
4418 @section ARM Hardware Tracing
4419 @cindex tracing
4420 @cindex ETM
4421 @cindex ETB
4422
4423 CPUs based on ARM cores may include standard tracing interfaces,
4424 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
4425 address and data bus trace records to a ``Trace Port''.
4426
4427 @itemize
4428 @item
4429 Development-oriented boards will sometimes provide a high speed
4430 trace connector for collecting that data, when the particular CPU
4431 supports such an interface.
4432 (The standard connector is a 38-pin Mictor, with both JTAG
4433 and trace port support.)
4434 Those trace connectors are supported by higher end JTAG adapters
4435 and some logic analyzer modules; frequently those modules can
4436 buffer several megabytes of trace data.
4437 Configuring an ETM coupled to such an external trace port belongs
4438 in the board-specific configuration file.
4439 @item
4440 If the CPU doesn't provide an external interface, it probably
4441 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
4442 dedicated SRAM. 4KBytes is one common ETB size.
4443 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
4444 (target) configuration file, since it works the same on all boards.
4445 @end itemize
4446
4447 ETM support in OpenOCD doesn't seem to be widely used yet.
4448
4449 @quotation Issues
4450 ETM support may be buggy, and at least some @command{etm config}
4451 parameters should be detected by asking the ETM for them.
4452 It seems like a GDB hookup should be possible,
4453 as well as triggering trace on specific events
4454 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
4455 There should be GUI tools to manipulate saved trace data and help
4456 analyse it in conjunction with the source code.
4457 It's unclear how much of a common interface is shared
4458 with the current XScale trace support, or should be
4459 shared with eventual Nexus-style trace module support.
4460 @end quotation
4461
4462 @subsection ETM Configuration
4463 ETM setup is coupled with the trace port driver configuration.
4464
4465 @deffn {Config Command} {etm config} target width mode clocking driver
4466 Declares the ETM associated with @var{target}, and associates it
4467 with a given trace port @var{driver}. @xref{Trace Port Drivers}.
4468
4469 Several of the parameters must reflect the trace port configuration.
4470 The @var{width} must be either 4, 8, or 16.
4471 The @var{mode} must be @option{normal}, @option{multiplexted},
4472 or @option{demultiplexted}.
4473 The @var{clocking} must be @option{half} or @option{full}.
4474
4475 @quotation Note
4476 You can see the ETM registers using the @command{reg} command, although
4477 not all of those possible registers are present in every ETM.
4478 @end quotation
4479 @end deffn
4480
4481 @deffn Command {etm info}
4482 Displays information about the current target's ETM.
4483 @end deffn
4484
4485 @deffn Command {etm status}
4486 Displays status of the current target's ETM:
4487 is the ETM idle, or is it collecting data?
4488 Did trace data overflow?
4489 Was it triggered?
4490 @end deffn
4491
4492 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
4493 Displays what data that ETM will collect.
4494 If arguments are provided, first configures that data.
4495 When the configuration changes, tracing is stopped
4496 and any buffered trace data is invalidated.
4497
4498 @itemize
4499 @item @var{type} ... one of
4500 @option{none} (save nothing),
4501 @option{data} (save data),
4502 @option{address} (save addresses),
4503 @option{all} (save data and addresses)
4504 @item @var{context_id_bits} ... 0, 8, 16, or 32
4505 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
4506 @item @var{branch_output} ... @option{enable} or @option{disable}
4507 @end itemize
4508 @end deffn
4509
4510 @deffn Command {etm trigger_percent} percent
4511 @emph{Buggy and effectively a NOP ... @var{percent} from 2..100}
4512 @end deffn
4513
4514 @subsection ETM Trace Operation
4515
4516 After setting up the ETM, you can use it to collect data.
4517 That data can be exported to files for later analysis.
4518 It can also be parsed with OpenOCD, for basic sanity checking.
4519
4520 @deffn Command {etm analyze}
4521 Reads trace data into memory, if it wasn't already present.
4522 Decodes and prints the data that was collected.
4523 @end deffn
4524
4525 @deffn Command {etm dump} filename
4526 Stores the captured trace data in @file{filename}.
4527 @end deffn
4528
4529 @deffn Command {etm image} filename [base_address] [type]
4530 Opens an image file.
4531 @end deffn
4532
4533 @deffn Command {etm load} filename
4534 Loads captured trace data from @file{filename}.
4535 @end deffn
4536
4537 @deffn Command {etm start}
4538 Starts trace data collection.
4539 @end deffn
4540
4541 @deffn Command {etm stop}
4542 Stops trace data collection.
4543 @end deffn
4544
4545 @anchor{Trace Port Drivers}
4546 @subsection Trace Port Drivers
4547
4548 To use an ETM trace port it must be associated with a driver.
4549
4550 @deffn {Trace Port Driver} dummy
4551 Use the @option{dummy} driver if you are configuring an ETM that's
4552 not connected to anything (on-chip ETB or off-chip trace connector).
4553 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
4554 any trace data collection.}
4555 @deffn {Config Command} {etm_dummy config} target
4556 Associates the ETM for @var{target} with a dummy driver.
4557 @end deffn
4558 @end deffn
4559
4560 @deffn {Trace Port Driver} etb
4561 Use the @option{etb} driver if you are configuring an ETM
4562 to use on-chip ETB memory.
4563 @deffn {Config Command} {etb config} target etb_tap
4564 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
4565 You can see the ETB registers using the @command{reg} command.
4566 @end deffn
4567 @end deffn
4568
4569 @deffn {Trace Port Driver} oocd_trace
4570 This driver isn't available unless OpenOCD was explicitly configured
4571 with the @option{--enable-oocd_trace} option. You probably don't want
4572 to configure it unless you've built the appropriate prototype hardware;
4573 it's @emph{proof-of-concept} software.
4574
4575 Use the @option{oocd_trace} driver if you are configuring an ETM that's
4576 connected to an off-chip trace connector.
4577
4578 @deffn {Config Command} {oocd_trace config} target tty
4579 Associates the ETM for @var{target} with a trace driver which
4580 collects data through the serial port @var{tty}.
4581 @end deffn
4582
4583 @deffn Command {oocd_trace resync}
4584 Re-synchronizes with the capture clock.
4585 @end deffn
4586
4587 @deffn Command {oocd_trace status}
4588 Reports whether the capture clock is locked or not.
4589 @end deffn
4590 @end deffn
4591
4592
4593 @section ARMv4 and ARMv5 Architecture
4594 @cindex ARMv4
4595 @cindex ARMv5
4596
4597 These commands are specific to ARM architecture v4 and v5,
4598 including all ARM7 or ARM9 systems and Intel XScale.
4599 They are available in addition to other core-specific
4600 commands that may be available.
4601
4602 @deffn Command {armv4_5 core_state} [@option{arm}|@option{thumb}]
4603 Displays the core_state, optionally changing it to process
4604 either @option{arm} or @option{thumb} instructions.
4605 The target may later be resumed in the currently set core_state.
4606 (Processors may also support the Jazelle state, but
4607 that is not currently supported in OpenOCD.)
4608 @end deffn
4609
4610 @deffn Command {armv4_5 disassemble} address count [thumb]
4611 @cindex disassemble
4612 Disassembles @var{count} instructions starting at @var{address}.
4613 If @option{thumb} is specified, Thumb (16-bit) instructions are used;
4614 else ARM (32-bit) instructions are used.
4615 (Processors may also support the Jazelle state, but
4616 those instructions are not currently understood by OpenOCD.)
4617 @end deffn
4618
4619 @deffn Command {armv4_5 reg}
4620 Display a table of all banked core registers, fetching the current value from every
4621 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
4622 register value.
4623 @end deffn
4624
4625 @subsection ARM7 and ARM9 specific commands
4626 @cindex ARM7
4627 @cindex ARM9
4628
4629 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
4630 ARM9TDMI, ARM920T or ARM926EJ-S.
4631 They are available in addition to the ARMv4/5 commands,
4632 and any other core-specific commands that may be available.
4633
4634 @deffn Command {arm7_9 dbgrq} (@option{enable}|@option{disable})
4635 Control use of the EmbeddedIce DBGRQ signal to force entry into debug mode,
4636 instead of breakpoints. This should be
4637 safe for all but ARM7TDMI--S cores (like Philips LPC).
4638 This feature is enabled by default on most ARM9 cores,
4639 including ARM9TDMI, ARM920T, and ARM926EJ-S.
4640 @end deffn
4641
4642 @deffn Command {arm7_9 dcc_downloads} (@option{enable}|@option{disable})
4643 @cindex DCC
4644 Control the use of the debug communications channel (DCC) to write larger (>128 byte)
4645 amounts of memory. DCC downloads offer a huge speed increase, but might be
4646 unsafe, especially with targets running at very low speeds. This command was introduced
4647 with OpenOCD rev. 60, and requires a few bytes of working area.
4648 @end deffn
4649
4650 @anchor{arm7_9 fast_memory_access}
4651 @deffn Command {arm7_9 fast_memory_access} (@option{enable}|@option{disable})
4652 Enable or disable memory writes and reads that don't check completion of
4653 the operation. This provides a huge speed increase, especially with USB JTAG
4654 cables (FT2232), but might be unsafe if used with targets running at very low
4655 speeds, like the 32kHz startup clock of an AT91RM9200.
4656 @end deffn
4657
4658 @deffn {Debug Command} {arm7_9 write_core_reg} num mode word
4659 @emph{This is intended for use while debugging OpenOCD; you probably
4660 shouldn't use it.}
4661
4662 Writes a 32-bit @var{word} to register @var{num} (from 0 to 16)
4663 as used in the specified @var{mode}
4664 (where e.g. mode 16 is "user" and mode 19 is "supervisor";
4665 the M4..M0 bits of the PSR).
4666 Registers 0..15 are the normal CPU registers such as r0(0), r1(1) ... pc(15).
4667 Register 16 is the mode-specific SPSR,
4668 unless the specified mode is 0xffffffff (32-bit all-ones)
4669 in which case register 16 is the CPSR.
4670 The write goes directly to the CPU, bypassing the register cache.
4671 @end deffn
4672
4673 @deffn {Debug Command} {arm7_9 write_xpsr} word (@option{0}|@option{1})
4674 @emph{This is intended for use while debugging OpenOCD; you probably
4675 shouldn't use it.}
4676
4677 If the second parameter is zero, writes @var{word} to the
4678 Current Program Status register (CPSR).
4679 Else writes @var{word} to the current mode's Saved PSR (SPSR).
4680 In both cases, this bypasses the register cache.
4681 @end deffn
4682
4683 @deffn {Debug Command} {arm7_9 write_xpsr_im8} byte rotate (@option{0}|@option{1})
4684 @emph{This is intended for use while debugging OpenOCD; you probably
4685 shouldn't use it.}
4686
4687 Writes eight bits to the CPSR or SPSR,
4688 first rotating them by @math{2*rotate} bits,
4689 and bypassing the register cache.
4690 This has lower JTAG overhead than writing the entire CPSR or SPSR
4691 with @command{arm7_9 write_xpsr}.
4692 @end deffn
4693
4694 @subsection ARM720T specific commands
4695 @cindex ARM720T
4696
4697 These commands are available to ARM720T based CPUs,
4698 which are implementations of the ARMv4T architecture
4699 based on the ARM7TDMI-S integer core.
4700 They are available in addition to the ARMv4/5 and ARM7/ARM9 commands.
4701
4702 @deffn Command {arm720t cp15} regnum [value]
4703 Display cp15 register @var{regnum};
4704 else if a @var{value} is provided, that value is written to that register.
4705 @end deffn
4706
4707 @deffn Command {arm720t mdw_phys} addr [count]
4708 @deffnx Command {arm720t mdh_phys} addr [count]
4709 @deffnx Command {arm720t mdb_phys} addr [count]
4710 Display contents of physical address @var{addr}, as
4711 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4712 or 8-bit bytes (@command{mdb_phys}).
4713 If @var{count} is specified, displays that many units.
4714 @end deffn
4715
4716 @deffn Command {arm720t mww_phys} addr word
4717 @deffnx Command {arm720t mwh_phys} addr halfword
4718 @deffnx Command {arm720t mwb_phys} addr byte
4719 Writes the specified @var{word} (32 bits),
4720 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4721 at the specified physical address @var{addr}.
4722 @end deffn
4723
4724 @deffn Command {arm720t virt2phys} va
4725 Translate a virtual address @var{va} to a physical address
4726 and display the result.
4727 @end deffn
4728
4729 @subsection ARM9TDMI specific commands
4730 @cindex ARM9TDMI
4731
4732 Many ARM9-family CPUs are built around ARM9TDMI integer cores,
4733 or processors resembling ARM9TDMI, and can use these commands.
4734 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
4735
4736 @c 9-june-2009: tried this on arm920t, it didn't work.
4737 @c no-params always lists nothing caught, and that's how it acts.
4738
4739 @anchor{arm9tdmi vector_catch}
4740 @deffn Command {arm9tdmi vector_catch} [@option{all}|@option{none}|list]
4741 Vector Catch hardware provides a sort of dedicated breakpoint
4742 for hardware events such as reset, interrupt, and abort.
4743 You can use this to conserve normal breakpoint resources,
4744 so long as you're not concerned with code that branches directly
4745 to those hardware vectors.
4746
4747 This always finishes by listing the current configuration.
4748 If parameters are provided, it first reconfigures the
4749 vector catch hardware to intercept
4750 @option{all} of the hardware vectors,
4751 @option{none} of them,
4752 or a list with one or more of the following:
4753 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
4754 @option{irq} @option{fiq}.
4755 @end deffn
4756
4757 @subsection ARM920T specific commands
4758 @cindex ARM920T
4759
4760 These commands are available to ARM920T based CPUs,
4761 which are implementations of the ARMv4T architecture
4762 built using the ARM9TDMI integer core.
4763 They are available in addition to the ARMv4/5, ARM7/ARM9,
4764 and ARM9TDMI commands.
4765
4766 @deffn Command {arm920t cache_info}
4767 Print information about the caches found. This allows to see whether your target
4768 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
4769 @end deffn
4770
4771 @deffn Command {arm920t cp15} regnum [value]
4772 Display cp15 register @var{regnum};
4773 else if a @var{value} is provided, that value is written to that register.
4774 @end deffn
4775
4776 @deffn Command {arm920t cp15i} opcode [value [address]]
4777 Interpreted access using cp15 @var{opcode}.
4778 If no @var{value} is provided, the result is displayed.
4779 Else if that value is written using the specified @var{address},
4780 or using zero if no other address is not provided.
4781 @end deffn
4782
4783 @deffn Command {arm920t mdw_phys} addr [count]
4784 @deffnx Command {arm920t mdh_phys} addr [count]
4785 @deffnx Command {arm920t mdb_phys} addr [count]
4786 Display contents of physical address @var{addr}, as
4787 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4788 or 8-bit bytes (@command{mdb_phys}).
4789 If @var{count} is specified, displays that many units.
4790 @end deffn
4791
4792 @deffn Command {arm920t mww_phys} addr word
4793 @deffnx Command {arm920t mwh_phys} addr halfword
4794 @deffnx Command {arm920t mwb_phys} addr byte
4795 Writes the specified @var{word} (32 bits),
4796 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4797 at the specified physical address @var{addr}.
4798 @end deffn
4799
4800 @deffn Command {arm920t read_cache} filename
4801 Dump the content of ICache and DCache to a file named @file{filename}.
4802 @end deffn
4803
4804 @deffn Command {arm920t read_mmu} filename
4805 Dump the content of the ITLB and DTLB to a file named @file{filename}.
4806 @end deffn
4807
4808 @deffn Command {arm920t virt2phys} va
4809 Translate a virtual address @var{va} to a physical address
4810 and display the result.
4811 @end deffn
4812
4813 @subsection ARM926ej-s specific commands
4814 @cindex ARM926ej-s
4815
4816 These commands are available to ARM926ej-s based CPUs,
4817 which are implementations of the ARMv5TEJ architecture
4818 based on the ARM9EJ-S integer core.
4819 They are available in addition to the ARMv4/5, ARM7/ARM9,
4820 and ARM9TDMI commands.
4821
4822 The Feroceon cores also support these commands, although
4823 they are not built from ARM926ej-s designs.
4824
4825 @deffn Command {arm926ejs cache_info}
4826 Print information about the caches found.
4827 @end deffn
4828
4829 @deffn Command {arm926ejs cp15} opcode1 opcode2 CRn CRm regnum [value]
4830 Accesses cp15 register @var{regnum} using
4831 @var{opcode1}, @var{opcode2}, @var{CRn}, and @var{CRm}.
4832 If a @var{value} is provided, that value is written to that register.
4833 Else that register is read and displayed.
4834 @end deffn
4835
4836 @deffn Command {arm926ejs mdw_phys} addr [count]
4837 @deffnx Command {arm926ejs mdh_phys} addr [count]
4838 @deffnx Command {arm926ejs mdb_phys} addr [count]
4839 Display contents of physical address @var{addr}, as
4840 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4841 or 8-bit bytes (@command{mdb_phys}).
4842 If @var{count} is specified, displays that many units.
4843 @end deffn
4844
4845 @deffn Command {arm926ejs mww_phys} addr word
4846 @deffnx Command {arm926ejs mwh_phys} addr halfword
4847 @deffnx Command {arm926ejs mwb_phys} addr byte
4848 Writes the specified @var{word} (32 bits),
4849 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4850 at the specified physical address @var{addr}.
4851 @end deffn
4852
4853 @deffn Command {arm926ejs virt2phys} va
4854 Translate a virtual address @var{va} to a physical address
4855 and display the result.
4856 @end deffn
4857
4858 @subsection ARM966E specific commands
4859 @cindex ARM966E
4860
4861 These commands are available to ARM966 based CPUs,
4862 which are implementations of the ARMv5TE architecture.
4863 They are available in addition to the ARMv4/5, ARM7/ARM9,
4864 and ARM9TDMI commands.
4865
4866 @deffn Command {arm966e cp15} regnum [value]
4867 Display cp15 register @var{regnum};
4868 else if a @var{value} is provided, that value is written to that register.
4869 @end deffn
4870
4871 @subsection XScale specific commands
4872 @cindex XScale
4873
4874 These commands are available to XScale based CPUs,
4875 which are implementations of the ARMv5TE architecture.
4876
4877 @deffn Command {xscale analyze_trace}
4878 Displays the contents of the trace buffer.
4879 @end deffn
4880
4881 @deffn Command {xscale cache_clean_address} address
4882 Changes the address used when cleaning the data cache.
4883 @end deffn
4884
4885 @deffn Command {xscale cache_info}
4886 Displays information about the CPU caches.
4887 @end deffn
4888
4889 @deffn Command {xscale cp15} regnum [value]
4890 Display cp15 register @var{regnum};
4891 else if a @var{value} is provided, that value is written to that register.
4892 @end deffn
4893
4894 @deffn Command {xscale debug_handler} target address
4895 Changes the address used for the specified target's debug handler.
4896 @end deffn
4897
4898 @deffn Command {xscale dcache} (@option{enable}|@option{disable})
4899 Enables or disable the CPU's data cache.
4900 @end deffn
4901
4902 @deffn Command {xscale dump_trace} filename
4903 Dumps the raw contents of the trace buffer to @file{filename}.
4904 @end deffn
4905
4906 @deffn Command {xscale icache} (@option{enable}|@option{disable})
4907 Enables or disable the CPU's instruction cache.
4908 @end deffn
4909
4910 @deffn Command {xscale mmu} (@option{enable}|@option{disable})
4911 Enables or disable the CPU's memory management unit.
4912 @end deffn
4913
4914 @deffn Command {xscale trace_buffer} (@option{enable}|@option{disable}) [@option{fill} [n] | @option{wrap}]
4915 Enables or disables the trace buffer,
4916 and controls how it is emptied.
4917 @end deffn
4918
4919 @deffn Command {xscale trace_image} filename [offset [type]]
4920 Opens a trace image from @file{filename}, optionally rebasing
4921 its segment addresses by @var{offset}.
4922 The image @var{type} may be one of
4923 @option{bin} (binary), @option{ihex} (Intel hex),
4924 @option{elf} (ELF file), @option{s19} (Motorola s19),
4925 @option{mem}, or @option{builder}.
4926 @end deffn
4927
4928 @anchor{xscale vector_catch}
4929 @deffn Command {xscale vector_catch} [mask]
4930 Display a bitmask showing the hardware vectors to catch.
4931 If the optional parameter is provided, first set the bitmask to that value.
4932 @end deffn
4933
4934 @section ARMv6 Architecture
4935 @cindex ARMv6
4936
4937 @subsection ARM11 specific commands
4938 @cindex ARM11
4939
4940 @deffn Command {arm11 mcr} p1 p2 p3 p4 p5
4941 Read coprocessor register
4942 @end deffn
4943
4944 @deffn Command {arm11 memwrite burst} [value]
4945 Displays the value of the memwrite burst-enable flag,
4946 which is enabled by default.
4947 If @var{value} is defined, first assigns that.
4948 @end deffn
4949
4950 @deffn Command {arm11 memwrite error_fatal} [value]
4951 Displays the value of the memwrite error_fatal flag,
4952 which is enabled by default.
4953 If @var{value} is defined, first assigns that.
4954 @end deffn
4955
4956 @deffn Command {arm11 mrc} p1 p2 p3 p4 p5 value
4957 Write coprocessor register
4958 @end deffn
4959
4960 @deffn Command {arm11 no_increment} [value]
4961 Displays the value of the flag controlling whether
4962 some read or write operations increment the pointer
4963 (the default behavior) or not (acting like a FIFO).
4964 If @var{value} is defined, first assigns that.
4965 @end deffn
4966
4967 @deffn Command {arm11 step_irq_enable} [value]
4968 Displays the value of the flag controlling whether
4969 IRQs are enabled during single stepping;
4970 they is disabled by default.
4971 If @var{value} is defined, first assigns that.
4972 @end deffn
4973
4974 @section ARMv7 Architecture
4975 @cindex ARMv7
4976
4977 @subsection ARMv7 Debug Access Port (DAP) specific commands
4978 @cindex Debug Access Port
4979 @cindex DAP
4980 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
4981 included on cortex-m3 and cortex-a8 systems.
4982 They are available in addition to other core-specific commands that may be available.
4983
4984 @deffn Command {dap info} [num]
4985 Displays dap info for ap @var{num}, defaulting to the currently selected AP.
4986 @end deffn
4987
4988 @deffn Command {dap apsel} [num]
4989 Select AP @var{num}, defaulting to 0.
4990 @end deffn
4991
4992 @deffn Command {dap apid} [num]
4993 Displays id register from AP @var{num},
4994 defaulting to the currently selected AP.
4995 @end deffn
4996
4997 @deffn Command {dap baseaddr} [num]
4998 Displays debug base address from AP @var{num},
4999 defaulting to the currently selected AP.
5000 @end deffn
5001
5002 @deffn Command {dap memaccess} [value]
5003 Displays the number of extra tck for mem-ap memory bus access [0-255].
5004 If @var{value} is defined, first assigns that.
5005 @end deffn
5006
5007 @subsection Cortex-M3 specific commands
5008 @cindex Cortex-M3
5009
5010 @deffn Command {cortex_m3 disassemble} address count
5011 @cindex disassemble
5012 Disassembles @var{count} Thumb2 instructions starting at @var{address}.
5013 @end deffn
5014
5015 @deffn Command {cortex_m3 maskisr} (@option{on}|@option{off})
5016 Control masking (disabling) interrupts during target step/resume.
5017 @end deffn
5018
5019 @anchor{Software Debug Messages and Tracing}
5020 @section Software Debug Messages and Tracing
5021 @cindex Linux-ARM DCC support
5022 @cindex tracing
5023 @cindex libdcc
5024 @cindex DCC
5025 OpenOCD can process certain requests from target software. Currently
5026 @command{target_request debugmsgs}
5027 is supported only for @option{arm7_9} and @option{cortex_m3} cores.
5028 These messages are received as part of target polling, so
5029 you need to have @command{poll on} active to receive them.
5030 They are intrusive in that they will affect program execution
5031 times. If that is a problem, @pxref{ARM Hardware Tracing}.
5032
5033 See @file{libdcc} in the contrib dir for more details.
5034 In addition to sending strings, characters, and
5035 arrays of various size integers from the target,
5036 @file{libdcc} also exports a software trace point mechanism.
5037 The target being debugged may
5038 issue trace messages which include a 24-bit @dfn{trace point} number.
5039 Trace point support includes two distinct mechanisms,
5040 each supported by a command:
5041
5042 @itemize
5043 @item @emph{History} ... A circular buffer of trace points
5044 can be set up, and then displayed at any time.
5045 This tracks where code has been, which can be invaluable in
5046 finding out how some fault was triggered.
5047
5048 The buffer may overflow, since it collects records continuously.
5049 It may be useful to use some of the 24 bits to represent a
5050 particular event, and other bits to hold data.
5051
5052 @item @emph{Counting} ... An array of counters can be set up,
5053 and then displayed at any time.
5054 This can help establish code coverage and identify hot spots.
5055
5056 The array of counters is directly indexed by the trace point
5057 number, so trace points with higher numbers are not counted.
5058 @end itemize
5059
5060 Linux-ARM kernels have a ``Kernel low-level debugging
5061 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
5062 depends on CONFIG_DEBUG_LL) which uses this mechanism to
5063 deliver messages before a serial console can be activated.
5064 This is not the same format used by @file{libdcc}.
5065 Other software, such as the U-Boot boot loader, sometimes
5066 does the same thing.
5067
5068 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
5069 Displays current handling of target DCC message requests.
5070 These messages may be sent to the debugger while the target is running.
5071 The optional @option{enable} and @option{charmsg} parameters
5072 both enable the messages, while @option{disable} disables them.
5073
5074 With @option{charmsg} the DCC words each contain one character,
5075 as used by Linux with CONFIG_DEBUG_ICEDCC;
5076 otherwise the libdcc format is used.
5077 @end deffn
5078
5079 @deffn Command {trace history} (@option{clear}|count)
5080 With no parameter, displays all the trace points that have triggered
5081 in the order they triggered.
5082 With the parameter @option{clear}, erases all current trace history records.
5083 With a @var{count} parameter, allocates space for that many
5084 history records.
5085 @end deffn
5086
5087 @deffn Command {trace point} (@option{clear}|identifier)
5088 With no parameter, displays all trace point identifiers and how many times
5089 they have been triggered.
5090 With the parameter @option{clear}, erases all current trace point counters.
5091 With a numeric @var{identifier} parameter, creates a new a trace point counter
5092 and associates it with that identifier.
5093
5094 @emph{Important:} The identifier and the trace point number
5095 are not related except by this command.
5096 These trace point numbers always start at zero (from server startup,
5097 or after @command{trace point clear}) and count up from there.
5098 @end deffn
5099
5100
5101 @node JTAG Commands
5102 @chapter JTAG Commands
5103 @cindex JTAG Commands
5104 Most general purpose JTAG commands have been presented earlier.
5105 (@xref{JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
5106 Lower level JTAG commands, as presented here,
5107 may be needed to work with targets which require special
5108 attention during operations such as reset or initialization.
5109
5110 To use these commands you will need to understand some
5111 of the basics of JTAG, including:
5112
5113 @itemize @bullet
5114 @item A JTAG scan chain consists of a sequence of individual TAP
5115 devices such as a CPUs.
5116 @item Control operations involve moving each TAP through the same
5117 standard state machine (in parallel)
5118 using their shared TMS and clock signals.
5119 @item Data transfer involves shifting data through the chain of
5120 instruction or data registers of each TAP, writing new register values
5121 while the reading previous ones.
5122 @item Data register sizes are a function of the instruction active in
5123 a given TAP, while instruction register sizes are fixed for each TAP.
5124 All TAPs support a BYPASS instruction with a single bit data register.
5125 @item The way OpenOCD differentiates between TAP devices is by
5126 shifting different instructions into (and out of) their instruction
5127 registers.
5128 @end itemize
5129
5130 @section Low Level JTAG Commands
5131
5132 These commands are used by developers who need to access
5133 JTAG instruction or data registers, possibly controlling
5134 the order of TAP state transitions.
5135 If you're not debugging OpenOCD internals, or bringing up a
5136 new JTAG adapter or a new type of TAP device (like a CPU or
5137 JTAG router), you probably won't need to use these commands.
5138
5139 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
5140 Loads the data register of @var{tap} with a series of bit fields
5141 that specify the entire register.
5142 Each field is @var{numbits} bits long with
5143 a numeric @var{value} (hexadecimal encouraged).
5144 The return value holds the original value of each
5145 of those fields.
5146
5147 For example, a 38 bit number might be specified as one
5148 field of 32 bits then one of 6 bits.
5149 @emph{For portability, never pass fields which are more
5150 than 32 bits long. Many OpenOCD implementations do not
5151 support 64-bit (or larger) integer values.}
5152
5153 All TAPs other than @var{tap} must be in BYPASS mode.
5154 The single bit in their data registers does not matter.
5155
5156 When @var{tap_state} is specified, the JTAG state machine is left
5157 in that state.
5158 For example @sc{drpause} might be specified, so that more
5159 instructions can be issued before re-entering the @sc{run/idle} state.
5160 If the end state is not specified, the @sc{run/idle} state is entered.
5161
5162 @quotation Warning
5163 OpenOCD does not record information about data register lengths,
5164 so @emph{it is important that you get the bit field lengths right}.
5165 Remember that different JTAG instructions refer to different
5166 data registers, which may have different lengths.
5167 Moreover, those lengths may not be fixed;
5168 the SCAN_N instruction can change the length of
5169 the register accessed by the INTEST instruction
5170 (by connecting a different scan chain).
5171 @end quotation
5172 @end deffn
5173
5174 @deffn Command {flush_count}
5175 Returns the number of times the JTAG queue has been flushed.
5176 This may be used for performance tuning.
5177
5178 For example, flushing a queue over USB involves a
5179 minimum latency, often several milliseconds, which does
5180 not change with the amount of data which is written.
5181 You may be able to identify performance problems by finding
5182 tasks which waste bandwidth by flushing small transfers too often,
5183 instead of batching them into larger operations.
5184 @end deffn
5185
5186 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
5187 For each @var{tap} listed, loads the instruction register
5188 with its associated numeric @var{instruction}.
5189 (The number of bits in that instruction may be displayed
5190 using the @command{scan_chain} command.)
5191 For other TAPs, a BYPASS instruction is loaded.
5192
5193 When @var{tap_state} is specified, the JTAG state machine is left
5194 in that state.
5195 For example @sc{irpause} might be specified, so the data register
5196 can be loaded before re-entering the @sc{run/idle} state.
5197 If the end state is not specified, the @sc{run/idle} state is entered.
5198
5199 @quotation Note
5200 OpenOCD currently supports only a single field for instruction
5201 register values, unlike data register values.
5202 For TAPs where the instruction register length is more than 32 bits,
5203 portable scripts currently must issue only BYPASS instructions.
5204 @end quotation
5205 @end deffn
5206
5207 @deffn Command {jtag_reset} trst srst
5208 Set values of reset signals.
5209 The @var{trst} and @var{srst} parameter values may be
5210 @option{0}, indicating that reset is inactive (pulled or driven high),
5211 or @option{1}, indicating it is active (pulled or driven low).
5212 The @command{reset_config} command should already have been used
5213 to configure how the board and JTAG adapter treat these two
5214 signals, and to say if either signal is even present.
5215 @xref{Reset Configuration}.
5216 @end deffn
5217
5218 @deffn Command {runtest} @var{num_cycles}
5219 Move to the @sc{run/idle} state, and execute at least
5220 @var{num_cycles} of the JTAG clock (TCK).
5221 Instructions often need some time
5222 to execute before they take effect.
5223 @end deffn
5224
5225 @c tms_sequence (short|long)
5226 @c ... temporary, debug-only, probably gone before 0.2 ships
5227
5228 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
5229 Verify values captured during @sc{ircapture} and returned
5230 during IR scans. Default is enabled, but this can be
5231 overridden by @command{verify_jtag}.
5232 @end deffn
5233
5234 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
5235 Enables verification of DR and IR scans, to help detect
5236 programming errors. For IR scans, @command{verify_ircapture}
5237 must also be enabled.
5238 Default is enabled.
5239 @end deffn
5240
5241 @section TAP state names
5242 @cindex TAP state names
5243
5244 The @var{tap_state} names used by OpenOCD in the @command{drscan},
5245 and @command{irscan} commands are:
5246
5247 @itemize @bullet
5248 @item @b{RESET} ... should act as if TRST were active
5249 @item @b{RUN/IDLE} ... don't assume this always means IDLE
5250 @item @b{DRSELECT}
5251 @item @b{DRCAPTURE}
5252 @item @b{DRSHIFT} ... TDI/TDO shifting through the data register
5253 @item @b{DREXIT1}
5254 @item @b{DRPAUSE} ... data register ready for update or more shifting
5255 @item @b{DREXIT2}
5256 @item @b{DRUPDATE}
5257 @item @b{IRSELECT}
5258 @item @b{IRCAPTURE}
5259 @item @b{IRSHIFT} ... TDI/TDO shifting through the instruction register
5260 @item @b{IREXIT1}
5261 @item @b{IRPAUSE} ... instruction register ready for update or more shifting
5262 @item @b{IREXIT2}
5263 @item @b{IRUPDATE}
5264 @end itemize
5265
5266 Note that only six of those states are fully ``stable'' in the
5267 face of TMS fixed (low except for @sc{reset})
5268 and a free-running JTAG clock. For all the
5269 others, the next TCK transition changes to a new state.
5270
5271 @itemize @bullet
5272 @item From @sc{drshift} and @sc{irshift}, clock transitions will
5273 produce side effects by changing register contents. The values
5274 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
5275 may not be as expected.
5276 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
5277 choices after @command{drscan} or @command{irscan} commands,
5278 since they are free of JTAG side effects.
5279 However, @sc{run/idle} may have side effects that appear at other
5280 levels, such as advancing the ARM9E-S instruction pipeline.
5281 Consult the documentation for the TAP(s) you are working with.
5282 @end itemize
5283
5284 @node Boundary Scan Commands
5285 @chapter Boundary Scan Commands
5286
5287 One of the original purposes of JTAG was to support
5288 boundary scan based hardware testing.
5289 Although its primary focus is to support On-Chip Debugging,
5290 OpenOCD also includes some boundary scan commands.
5291
5292 @section SVF: Serial Vector Format
5293 @cindex Serial Vector Format
5294 @cindex SVF
5295
5296 The Serial Vector Format, better known as @dfn{SVF}, is a
5297 way to represent JTAG test patterns in text files.
5298 OpenOCD supports running such test files.
5299
5300 @deffn Command {svf} filename [@option{quiet}]
5301 This issues a JTAG reset (Test-Logic-Reset) and then
5302 runs the SVF script from @file{filename}.
5303 Unless the @option{quiet} option is specified,
5304 each command is logged before it is executed.
5305 @end deffn
5306
5307 @section XSVF: Xilinx Serial Vector Format
5308 @cindex Xilinx Serial Vector Format
5309 @cindex XSVF
5310
5311 The Xilinx Serial Vector Format, better known as @dfn{XSVF}, is a
5312 binary representation of SVF which is optimized for use with
5313 Xilinx devices.
5314 OpenOCD supports running such test files.
5315
5316 @quotation Important
5317 Not all XSVF commands are supported.
5318 @end quotation
5319
5320 @deffn Command {xsvf} (tapname|@option{plain}) filename [@option{virt2}] [@option{quiet}]
5321 This issues a JTAG reset (Test-Logic-Reset) and then
5322 runs the XSVF script from @file{filename}.
5323 When a @var{tapname} is specified, the commands are directed at
5324 that TAP.
5325 When @option{virt2} is specified, the @sc{xruntest} command counts
5326 are interpreted as TCK cycles instead of microseconds.
5327 Unless the @option{quiet} option is specified,
5328 messages are logged for comments and some retries.
5329 @end deffn
5330
5331 @node TFTP
5332 @chapter TFTP
5333 @cindex TFTP
5334 If OpenOCD runs on an embedded host(as ZY1000 does), then TFTP can
5335 be used to access files on PCs (either the developer's PC or some other PC).
5336
5337 The way this works on the ZY1000 is to prefix a filename by
5338 "/tftp/ip/" and append the TFTP path on the TFTP
5339 server (tftpd). For example,
5340
5341 @example
5342 load_image /tftp/10.0.0.96/c:\temp\abc.elf
5343 @end example
5344
5345 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
5346 if the file was hosted on the embedded host.
5347
5348 In order to achieve decent performance, you must choose a TFTP server
5349 that supports a packet size bigger than the default packet size (512 bytes). There
5350 are numerous TFTP servers out there (free and commercial) and you will have to do
5351 a bit of googling to find something that fits your requirements.
5352
5353 @node GDB and OpenOCD
5354 @chapter GDB and OpenOCD
5355 @cindex GDB
5356 OpenOCD complies with the remote gdbserver protocol, and as such can be used
5357 to debug remote targets.
5358
5359 @anchor{Connecting to GDB}
5360 @section Connecting to GDB
5361 @cindex Connecting to GDB
5362 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
5363 instance GDB 6.3 has a known bug that produces bogus memory access
5364 errors, which has since been fixed: look up 1836 in
5365 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
5366
5367 OpenOCD can communicate with GDB in two ways:
5368
5369 @enumerate
5370 @item
5371 A socket (TCP/IP) connection is typically started as follows:
5372 @example
5373 target remote localhost:3333
5374 @end example
5375 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
5376 @item
5377 A pipe connection is typically started as follows:
5378 @example
5379 target remote | openocd --pipe
5380 @end example
5381 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
5382 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
5383 session.
5384 @end enumerate
5385
5386 To list the available OpenOCD commands type @command{monitor help} on the
5387 GDB command line.
5388
5389 OpenOCD supports the gdb @option{qSupported} packet, this enables information
5390 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
5391 packet size and the device's memory map.
5392
5393 Previous versions of OpenOCD required the following GDB options to increase
5394 the packet size and speed up GDB communication:
5395 @example
5396 set remote memory-write-packet-size 1024
5397 set remote memory-write-packet-size fixed
5398 set remote memory-read-packet-size 1024
5399 set remote memory-read-packet-size fixed
5400 @end example
5401 This is now handled in the @option{qSupported} PacketSize and should not be required.
5402
5403 @section Programming using GDB
5404 @cindex Programming using GDB
5405
5406 By default the target memory map is sent to GDB. This can be disabled by
5407 the following OpenOCD configuration option:
5408 @example
5409 gdb_memory_map disable
5410 @end example
5411 For this to function correctly a valid flash configuration must also be set
5412 in OpenOCD. For faster performance you should also configure a valid
5413 working area.
5414
5415 Informing GDB of the memory map of the target will enable GDB to protect any
5416 flash areas of the target and use hardware breakpoints by default. This means
5417 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
5418 using a memory map. @xref{gdb_breakpoint_override}.
5419
5420 To view the configured memory map in GDB, use the GDB command @option{info mem}
5421 All other unassigned addresses within GDB are treated as RAM.
5422
5423 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
5424 This can be changed to the old behaviour by using the following GDB command
5425 @example
5426 set mem inaccessible-by-default off
5427 @end example
5428
5429 If @command{gdb_flash_program enable} is also used, GDB will be able to
5430 program any flash memory using the vFlash interface.
5431
5432 GDB will look at the target memory map when a load command is given, if any
5433 areas to be programmed lie within the target flash area the vFlash packets
5434 will be used.
5435
5436 If the target needs configuring before GDB programming, an event
5437 script can be executed:
5438 @example
5439 $_TARGETNAME configure -event EVENTNAME BODY
5440 @end example
5441
5442 To verify any flash programming the GDB command @option{compare-sections}
5443 can be used.
5444
5445 @node Tcl Scripting API
5446 @chapter Tcl Scripting API
5447 @cindex Tcl Scripting API
5448 @cindex Tcl scripts
5449 @section API rules
5450
5451 The commands are stateless. E.g. the telnet command line has a concept
5452 of currently active target, the Tcl API proc's take this sort of state
5453 information as an argument to each proc.
5454
5455 There are three main types of return values: single value, name value
5456 pair list and lists.
5457
5458 Name value pair. The proc 'foo' below returns a name/value pair
5459 list.
5460
5461 @verbatim
5462
5463 > set foo(me) Duane
5464 > set foo(you) Oyvind
5465 > set foo(mouse) Micky
5466 > set foo(duck) Donald
5467
5468 If one does this:
5469
5470 > set foo
5471
5472 The result is:
5473
5474 me Duane you Oyvind mouse Micky duck Donald
5475
5476 Thus, to get the names of the associative array is easy:
5477
5478 foreach { name value } [set foo] {
5479 puts "Name: $name, Value: $value"
5480 }
5481 @end verbatim
5482
5483 Lists returned must be relatively small. Otherwise a range
5484 should be passed in to the proc in question.
5485
5486 @section Internal low-level Commands
5487
5488 By low-level, the intent is a human would not directly use these commands.
5489
5490 Low-level commands are (should be) prefixed with "ocd_", e.g.
5491 @command{ocd_flash_banks}
5492 is the low level API upon which @command{flash banks} is implemented.
5493
5494 @itemize @bullet
5495 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
5496
5497 Read memory and return as a Tcl array for script processing
5498 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
5499
5500 Convert a Tcl array to memory locations and write the values
5501 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
5502
5503 Return information about the flash banks
5504 @end itemize
5505
5506 OpenOCD commands can consist of two words, e.g. "flash banks". The
5507 @file{startup.tcl} "unknown" proc will translate this into a Tcl proc
5508 called "flash_banks".
5509
5510 @section OpenOCD specific Global Variables
5511
5512 @subsection HostOS
5513
5514 Real Tcl has ::tcl_platform(), and platform::identify, and many other
5515 variables. JimTCL, as implemented in OpenOCD creates $HostOS which
5516 holds one of the following values:
5517
5518 @itemize @bullet
5519 @item @b{winxx} Built using Microsoft Visual Studio
5520 @item @b{linux} Linux is the underlying operating sytem
5521 @item @b{darwin} Darwin (mac-os) is the underlying operating sytem.
5522 @item @b{cygwin} Running under Cygwin
5523 @item @b{mingw32} Running under MingW32
5524 @item @b{other} Unknown, none of the above.
5525 @end itemize
5526
5527 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
5528
5529 @quotation Note
5530 We should add support for a variable like Tcl variable
5531 @code{tcl_platform(platform)}, it should be called
5532 @code{jim_platform} (because it
5533 is jim, not real tcl).
5534 @end quotation
5535
5536 @node Upgrading
5537 @chapter Deprecated/Removed Commands
5538 @cindex Deprecated/Removed Commands
5539 Certain OpenOCD commands have been deprecated or
5540 removed during the various revisions.
5541
5542 Upgrade your scripts as soon as possible.
5543 These descriptions for old commands may be removed
5544 a year after the command itself was removed.
5545 This means that in January 2010 this chapter may
5546 become much shorter.
5547
5548 @itemize @bullet
5549 @item @b{arm7_9 fast_writes}
5550 @cindex arm7_9 fast_writes
5551 @*Use @command{arm7_9 fast_memory_access} instead.
5552 @xref{arm7_9 fast_memory_access}.
5553 @item @b{endstate}
5554 @cindex endstate
5555 @*An buggy old command that would not really work since background polling would wipe out the global endstate
5556 @item @b{arm7_9 force_hw_bkpts}
5557 @*Use @command{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
5558 for flash if the GDB memory map has been set up(default when flash is declared in
5559 target configuration). @xref{gdb_breakpoint_override}.
5560 @item @b{arm7_9 sw_bkpts}
5561 @*On by default. @xref{gdb_breakpoint_override}.
5562 @item @b{daemon_startup}
5563 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
5564 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
5565 and @option{target cortex_m3 little reset_halt 0}.
5566 @item @b{dump_binary}
5567 @*use @option{dump_image} command with same args. @xref{dump_image}.
5568 @item @b{flash erase}
5569 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
5570 @item @b{flash write}
5571 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
5572 @item @b{flash write_binary}
5573 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
5574 @item @b{flash auto_erase}
5575 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
5576
5577 @item @b{jtag_device}
5578 @*use the @command{jtag newtap} command, converting from positional syntax
5579 to named prefixes, and naming the TAP.
5580 @xref{jtag newtap}.
5581 Note that if you try to use the old command, a message will tell you the
5582 right new command to use; and that the fourth parameter in the old syntax
5583 was never actually used.
5584 @example
5585 OLD: jtag_device 8 0x01 0xe3 0xfe
5586 NEW: jtag newtap CHIPNAME TAPNAME \
5587 -irlen 8 -ircapture 0x01 -irmask 0xe3
5588 @end example
5589
5590 @item @b{jtag_speed} value
5591 @*@xref{JTAG Speed}.
5592 Usually, a value of zero means maximum
5593 speed. The actual effect of this option depends on the JTAG interface used.
5594 @itemize @minus
5595 @item wiggler: maximum speed / @var{number}
5596 @item ft2232: 6MHz / (@var{number}+1)
5597 @item amt jtagaccel: 8 / 2**@var{number}
5598 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
5599 @item rlink: 24MHz / @var{number}, but only for certain values of @var{number}
5600 @comment end speed list.
5601 @end itemize
5602
5603 @item @b{load_binary}
5604 @*use @option{load_image} command with same args. @xref{load_image}.
5605 @item @b{run_and_halt_time}
5606 @*This command has been removed for simpler reset behaviour, it can be simulated with the
5607 following commands:
5608 @smallexample
5609 reset run
5610 sleep 100
5611 halt
5612 @end smallexample
5613 @item @b{target} <@var{type}> <@var{endian}> <@var{jtag-position}>
5614 @*use the create subcommand of @option{target}.
5615 @item @b{target_script} <@var{target#}> <@var{eventname}> <@var{scriptname}>
5616 @*use <@var{target_name}> configure -event <@var{eventname}> "script <@var{scriptname}>"
5617 @item @b{working_area}
5618 @*use the @option{configure} subcommand of @option{target} to set the work-area-virt, work-area-phy, work-area-size, and work-area-backup properties of the target.
5619 @end itemize
5620
5621 @node FAQ
5622 @chapter FAQ
5623 @cindex faq
5624 @enumerate
5625 @anchor{FAQ RTCK}
5626 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
5627 @cindex RTCK
5628 @cindex adaptive clocking
5629 @*
5630
5631 In digital circuit design it is often refered to as ``clock
5632 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
5633 operating at some speed, your target is operating at another. The two
5634 clocks are not synchronised, they are ``asynchronous''
5635
5636 In order for the two to work together they must be synchronised. Otherwise
5637 the two systems will get out of sync with each other and nothing will
5638 work. There are 2 basic options:
5639 @enumerate
5640 @item
5641 Use a special circuit.
5642 @item
5643 One clock must be some multiple slower than the other.
5644 @end enumerate
5645
5646 @b{Does this really matter?} For some chips and some situations, this
5647 is a non-issue (i.e.: A 500MHz ARM926) but for others - for example some
5648 Atmel SAM7 and SAM9 chips start operation from reset at 32kHz -
5649 program/enable the oscillators and eventually the main clock. It is in
5650 those critical times you must slow the JTAG clock to sometimes 1 to
5651 4kHz.
5652
5653 Imagine debugging a 500MHz ARM926 hand held battery powered device
5654 that ``deep sleeps'' at 32kHz between every keystroke. It can be
5655 painful.
5656
5657 @b{Solution #1 - A special circuit}
5658
5659 In order to make use of this, your JTAG dongle must support the RTCK
5660 feature. Not all dongles support this - keep reading!
5661
5662 The RTCK signal often found in some ARM chips is used to help with
5663 this problem. ARM has a good description of the problem described at
5664 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
5665 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
5666 work? / how does adaptive clocking work?''.
5667
5668 The nice thing about adaptive clocking is that ``battery powered hand
5669 held device example'' - the adaptiveness works perfectly all the
5670 time. One can set a break point or halt the system in the deep power
5671 down code, slow step out until the system speeds up.
5672
5673 Note that adaptive clocking may also need to work at the board level,
5674 when a board-level scan chain has multiple chips.
5675 Parallel clock voting schemes are good way to implement this,
5676 both within and between chips, and can easily be implemented
5677 with a CPLD.
5678 It's not difficult to have logic fan a module's input TCK signal out
5679 to each TAP in the scan chain, and then wait until each TAP's RTCK comes
5680 back with the right polarity before changing the output RTCK signal.
5681 Texas Instruments makes some clock voting logic available
5682 for free (with no support) in VHDL form; see
5683 @url{http://tiexpressdsp.com/index.php/Adaptive_Clocking}
5684
5685 @b{Solution #2 - Always works - but may be slower}
5686
5687 Often this is a perfectly acceptable solution.
5688
5689 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
5690 the target clock speed. But what that ``magic division'' is varies
5691 depending on the chips on your board. @b{ARM rule of thumb} Most ARM
5692 based systems require an 8:1 division. @b{Xilinx rule of thumb} is
5693 1/12 the clock speed.
5694
5695 Note: Many FTDI2232C based JTAG dongles are limited to 6MHz.
5696
5697 You can still debug the 'low power' situations - you just need to
5698 manually adjust the clock speed at every step. While painful and
5699 tedious, it is not always practical.
5700
5701 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
5702 have a special debug mode in your application that does a ``high power
5703 sleep''. If you are careful - 98% of your problems can be debugged
5704 this way.
5705
5706 To set the JTAG frequency use the command:
5707
5708 @example
5709 # Example: 1.234MHz
5710 jtag_khz 1234
5711 @end example
5712
5713
5714 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
5715
5716 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
5717 around Windows filenames.
5718
5719 @example
5720 > echo \a
5721
5722 > echo @{\a@}
5723 \a
5724 > echo "\a"
5725
5726 >
5727 @end example
5728
5729
5730 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
5731
5732 Make sure you have Cygwin installed, or at least a version of OpenOCD that
5733 claims to come with all the necessary DLLs. When using Cygwin, try launching
5734 OpenOCD from the Cygwin shell.
5735
5736 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
5737 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
5738 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
5739
5740 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
5741 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
5742 software breakpoints consume one of the two available hardware breakpoints.
5743
5744 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
5745
5746 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
5747 clock at the time you're programming the flash. If you've specified the crystal's
5748 frequency, make sure the PLL is disabled. If you've specified the full core speed
5749 (e.g. 60MHz), make sure the PLL is enabled.
5750
5751 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
5752 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
5753 out while waiting for end of scan, rtck was disabled".
5754
5755 Make sure your PC's parallel port operates in EPP mode. You might have to try several
5756 settings in your PC BIOS (ECP, EPP, and different versions of those).
5757
5758 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
5759 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
5760 memory read caused data abort".
5761
5762 The errors are non-fatal, and are the result of GDB trying to trace stack frames
5763 beyond the last valid frame. It might be possible to prevent this by setting up
5764 a proper "initial" stack frame, if you happen to know what exactly has to
5765 be done, feel free to add this here.
5766
5767 @b{Simple:} In your startup code - push 8 registers of zeros onto the
5768 stack before calling main(). What GDB is doing is ``climbing'' the run
5769 time stack by reading various values on the stack using the standard
5770 call frame for the target. GDB keeps going - until one of 2 things
5771 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
5772 stackframes have been processed. By pushing zeros on the stack, GDB
5773 gracefully stops.
5774
5775 @b{Debugging Interrupt Service Routines} - In your ISR before you call
5776 your C code, do the same - artifically push some zeros onto the stack,
5777 remember to pop them off when the ISR is done.
5778
5779 @b{Also note:} If you have a multi-threaded operating system, they
5780 often do not @b{in the intrest of saving memory} waste these few
5781 bytes. Painful...
5782
5783
5784 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
5785 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
5786
5787 This warning doesn't indicate any serious problem, as long as you don't want to
5788 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
5789 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
5790 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
5791 independently. With this setup, it's not possible to halt the core right out of
5792 reset, everything else should work fine.
5793
5794 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
5795 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
5796 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
5797 quit with an error message. Is there a stability issue with OpenOCD?
5798
5799 No, this is not a stability issue concerning OpenOCD. Most users have solved
5800 this issue by simply using a self-powered USB hub, which they connect their
5801 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
5802 supply stable enough for the Amontec JTAGkey to be operated.
5803
5804 @b{Laptops running on battery have this problem too...}
5805
5806 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
5807 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
5808 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
5809 What does that mean and what might be the reason for this?
5810
5811 First of all, the reason might be the USB power supply. Try using a self-powered
5812 hub instead of a direct connection to your computer. Secondly, the error code 4
5813 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
5814 chip ran into some sort of error - this points us to a USB problem.
5815
5816 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
5817 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
5818 What does that mean and what might be the reason for this?
5819
5820 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
5821 has closed the connection to OpenOCD. This might be a GDB issue.
5822
5823 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
5824 are described, there is a parameter for specifying the clock frequency
5825 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
5826 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
5827 specified in kilohertz. However, I do have a quartz crystal of a
5828 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
5829 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
5830 clock frequency?
5831
5832 No. The clock frequency specified here must be given as an integral number.
5833 However, this clock frequency is used by the In-Application-Programming (IAP)
5834 routines of the LPC2000 family only, which seems to be very tolerant concerning
5835 the given clock frequency, so a slight difference between the specified clock
5836 frequency and the actual clock frequency will not cause any trouble.
5837
5838 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
5839
5840 Well, yes and no. Commands can be given in arbitrary order, yet the
5841 devices listed for the JTAG scan chain must be given in the right
5842 order (jtag newdevice), with the device closest to the TDO-Pin being
5843 listed first. In general, whenever objects of the same type exist
5844 which require an index number, then these objects must be given in the
5845 right order (jtag newtap, targets and flash banks - a target
5846 references a jtag newtap and a flash bank references a target).
5847
5848 You can use the ``scan_chain'' command to verify and display the tap order.
5849
5850 Also, some commands can't execute until after @command{init} has been
5851 processed. Such commands include @command{nand probe} and everything
5852 else that needs to write to controller registers, perhaps for setting
5853 up DRAM and loading it with code.
5854
5855 @anchor{FAQ TAP Order}
5856 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
5857 particular order?
5858
5859 Yes; whenever you have more than one, you must declare them in
5860 the same order used by the hardware.
5861
5862 Many newer devices have multiple JTAG TAPs. For example: ST
5863 Microsystems STM32 chips have two TAPs, a ``boundary scan TAP'' and
5864 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
5865 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
5866 connected to the boundary scan TAP, which then connects to the
5867 Cortex-M3 TAP, which then connects to the TDO pin.
5868
5869 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
5870 (2) The boundary scan TAP. If your board includes an additional JTAG
5871 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
5872 place it before or after the STM32 chip in the chain. For example:
5873
5874 @itemize @bullet
5875 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
5876 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
5877 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
5878 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
5879 @item Xilinx TDO Pin -> OpenOCD TDO (input)
5880 @end itemize
5881
5882 The ``jtag device'' commands would thus be in the order shown below. Note:
5883
5884 @itemize @bullet
5885 @item jtag newtap Xilinx tap -irlen ...
5886 @item jtag newtap stm32 cpu -irlen ...
5887 @item jtag newtap stm32 bs -irlen ...
5888 @item # Create the debug target and say where it is
5889 @item target create stm32.cpu -chain-position stm32.cpu ...
5890 @end itemize
5891
5892
5893 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
5894 log file, I can see these error messages: Error: arm7_9_common.c:561
5895 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
5896
5897 TODO.
5898
5899 @end enumerate
5900
5901 @node Tcl Crash Course
5902 @chapter Tcl Crash Course
5903 @cindex Tcl
5904
5905 Not everyone knows Tcl - this is not intended to be a replacement for
5906 learning Tcl, the intent of this chapter is to give you some idea of
5907 how the Tcl scripts work.
5908
5909 This chapter is written with two audiences in mind. (1) OpenOCD users
5910 who need to understand a bit more of how JIM-Tcl works so they can do
5911 something useful, and (2) those that want to add a new command to
5912 OpenOCD.
5913
5914 @section Tcl Rule #1
5915 There is a famous joke, it goes like this:
5916 @enumerate
5917 @item Rule #1: The wife is always correct
5918 @item Rule #2: If you think otherwise, See Rule #1
5919 @end enumerate
5920
5921 The Tcl equal is this:
5922
5923 @enumerate
5924 @item Rule #1: Everything is a string
5925 @item Rule #2: If you think otherwise, See Rule #1
5926 @end enumerate
5927
5928 As in the famous joke, the consequences of Rule #1 are profound. Once
5929 you understand Rule #1, you will understand Tcl.
5930
5931 @section Tcl Rule #1b
5932 There is a second pair of rules.
5933 @enumerate
5934 @item Rule #1: Control flow does not exist. Only commands
5935 @* For example: the classic FOR loop or IF statement is not a control
5936 flow item, they are commands, there is no such thing as control flow
5937 in Tcl.
5938 @item Rule #2: If you think otherwise, See Rule #1
5939 @* Actually what happens is this: There are commands that by
5940 convention, act like control flow key words in other languages. One of
5941 those commands is the word ``for'', another command is ``if''.
5942 @end enumerate
5943
5944 @section Per Rule #1 - All Results are strings
5945 Every Tcl command results in a string. The word ``result'' is used
5946 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
5947 Everything is a string}
5948
5949 @section Tcl Quoting Operators
5950 In life of a Tcl script, there are two important periods of time, the
5951 difference is subtle.
5952 @enumerate
5953 @item Parse Time
5954 @item Evaluation Time
5955 @end enumerate
5956
5957 The two key items here are how ``quoted things'' work in Tcl. Tcl has
5958 three primary quoting constructs, the [square-brackets] the
5959 @{curly-braces@} and ``double-quotes''
5960
5961 By now you should know $VARIABLES always start with a $DOLLAR
5962 sign. BTW: To set a variable, you actually use the command ``set'', as
5963 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
5964 = 1'' statement, but without the equal sign.
5965
5966 @itemize @bullet
5967 @item @b{[square-brackets]}
5968 @* @b{[square-brackets]} are command substitutions. It operates much
5969 like Unix Shell `back-ticks`. The result of a [square-bracket]
5970 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
5971 string}. These two statements are roughly identical:
5972 @example
5973 # bash example
5974 X=`date`
5975 echo "The Date is: $X"
5976 # Tcl example
5977 set X [date]
5978 puts "The Date is: $X"
5979 @end example
5980 @item @b{``double-quoted-things''}
5981 @* @b{``double-quoted-things''} are just simply quoted
5982 text. $VARIABLES and [square-brackets] are expanded in place - the
5983 result however is exactly 1 string. @i{Remember Rule #1 - Everything
5984 is a string}
5985 @example
5986 set x "Dinner"
5987 puts "It is now \"[date]\", $x is in 1 hour"
5988 @end example
5989 @item @b{@{Curly-Braces@}}
5990 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
5991 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
5992 'single-quote' operators in BASH shell scripts, with the added
5993 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
5994 nested 3 times@}@}@} NOTE: [date] is a bad example;
5995 at this writing, Jim/OpenOCD does not have a date command.
5996 @end itemize
5997
5998 @section Consequences of Rule 1/2/3/4
5999
6000 The consequences of Rule 1 are profound.
6001
6002 @subsection Tokenisation & Execution.
6003
6004 Of course, whitespace, blank lines and #comment lines are handled in
6005 the normal way.
6006
6007 As a script is parsed, each (multi) line in the script file is
6008 tokenised and according to the quoting rules. After tokenisation, that
6009 line is immedatly executed.
6010
6011 Multi line statements end with one or more ``still-open''
6012 @{curly-braces@} which - eventually - closes a few lines later.
6013
6014 @subsection Command Execution
6015
6016 Remember earlier: There are no ``control flow''
6017 statements in Tcl. Instead there are COMMANDS that simply act like
6018 control flow operators.
6019
6020 Commands are executed like this:
6021
6022 @enumerate
6023 @item Parse the next line into (argc) and (argv[]).
6024 @item Look up (argv[0]) in a table and call its function.
6025 @item Repeat until End Of File.
6026 @end enumerate
6027
6028 It sort of works like this:
6029 @example
6030 for(;;)@{
6031 ReadAndParse( &argc, &argv );
6032
6033 cmdPtr = LookupCommand( argv[0] );
6034
6035 (*cmdPtr->Execute)( argc, argv );
6036 @}
6037 @end example
6038
6039 When the command ``proc'' is parsed (which creates a procedure
6040 function) it gets 3 parameters on the command line. @b{1} the name of
6041 the proc (function), @b{2} the list of parameters, and @b{3} the body
6042 of the function. Not the choice of words: LIST and BODY. The PROC
6043 command stores these items in a table somewhere so it can be found by
6044 ``LookupCommand()''
6045
6046 @subsection The FOR command
6047
6048 The most interesting command to look at is the FOR command. In Tcl,
6049 the FOR command is normally implemented in C. Remember, FOR is a
6050 command just like any other command.
6051
6052 When the ascii text containing the FOR command is parsed, the parser
6053 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
6054 are:
6055
6056 @enumerate 0
6057 @item The ascii text 'for'
6058 @item The start text
6059 @item The test expression
6060 @item The next text
6061 @item The body text
6062 @end enumerate
6063
6064 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
6065 Remember @i{Rule #1 - Everything is a string.} The key point is this:
6066 Often many of those parameters are in @{curly-braces@} - thus the
6067 variables inside are not expanded or replaced until later.
6068
6069 Remember that every Tcl command looks like the classic ``main( argc,
6070 argv )'' function in C. In JimTCL - they actually look like this:
6071
6072 @example
6073 int
6074 MyCommand( Jim_Interp *interp,
6075 int *argc,
6076 Jim_Obj * const *argvs );
6077 @end example
6078
6079 Real Tcl is nearly identical. Although the newer versions have
6080 introduced a byte-code parser and intepreter, but at the core, it
6081 still operates in the same basic way.
6082
6083 @subsection FOR command implementation
6084
6085 To understand Tcl it is perhaps most helpful to see the FOR
6086 command. Remember, it is a COMMAND not a control flow structure.
6087
6088 In Tcl there are two underlying C helper functions.
6089
6090 Remember Rule #1 - You are a string.
6091
6092 The @b{first} helper parses and executes commands found in an ascii
6093 string. Commands can be seperated by semicolons, or newlines. While
6094 parsing, variables are expanded via the quoting rules.
6095
6096 The @b{second} helper evaluates an ascii string as a numerical
6097 expression and returns a value.
6098
6099 Here is an example of how the @b{FOR} command could be
6100 implemented. The pseudo code below does not show error handling.
6101 @example
6102 void Execute_AsciiString( void *interp, const char *string );
6103
6104 int Evaluate_AsciiExpression( void *interp, const char *string );
6105
6106 int
6107 MyForCommand( void *interp,
6108 int argc,
6109 char **argv )
6110 @{
6111 if( argc != 5 )@{
6112 SetResult( interp, "WRONG number of parameters");
6113 return ERROR;
6114 @}
6115
6116 // argv[0] = the ascii string just like C
6117
6118 // Execute the start statement.
6119 Execute_AsciiString( interp, argv[1] );
6120
6121 // Top of loop test
6122 for(;;)@{
6123 i = Evaluate_AsciiExpression(interp, argv[2]);
6124 if( i == 0 )
6125 break;
6126
6127 // Execute the body
6128 Execute_AsciiString( interp, argv[3] );
6129
6130 // Execute the LOOP part
6131 Execute_AsciiString( interp, argv[4] );
6132 @}
6133
6134 // Return no error
6135 SetResult( interp, "" );
6136 return SUCCESS;
6137 @}
6138 @end example
6139
6140 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
6141 in the same basic way.
6142
6143 @section OpenOCD Tcl Usage
6144
6145 @subsection source and find commands
6146 @b{Where:} In many configuration files
6147 @* Example: @b{ source [find FILENAME] }
6148 @*Remember the parsing rules
6149 @enumerate
6150 @item The FIND command is in square brackets.
6151 @* The FIND command is executed with the parameter FILENAME. It should
6152 find the full path to the named file. The RESULT is a string, which is
6153 substituted on the orginal command line.
6154 @item The command source is executed with the resulting filename.
6155 @* SOURCE reads a file and executes as a script.
6156 @end enumerate
6157 @subsection format command
6158 @b{Where:} Generally occurs in numerous places.
6159 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
6160 @b{sprintf()}.
6161 @b{Example}
6162 @example
6163 set x 6
6164 set y 7
6165 puts [format "The answer: %d" [expr $x * $y]]
6166 @end example
6167 @enumerate
6168 @item The SET command creates 2 variables, X and Y.
6169 @item The double [nested] EXPR command performs math
6170 @* The EXPR command produces numerical result as a string.
6171 @* Refer to Rule #1
6172 @item The format command is executed, producing a single string
6173 @* Refer to Rule #1.
6174 @item The PUTS command outputs the text.
6175 @end enumerate
6176 @subsection Body or Inlined Text
6177 @b{Where:} Various TARGET scripts.
6178 @example
6179 #1 Good
6180 proc someproc @{@} @{
6181 ... multiple lines of stuff ...
6182 @}
6183 $_TARGETNAME configure -event FOO someproc
6184 #2 Good - no variables
6185 $_TARGETNAME confgure -event foo "this ; that;"
6186 #3 Good Curly Braces
6187 $_TARGETNAME configure -event FOO @{
6188 puts "Time: [date]"
6189 @}
6190 #4 DANGER DANGER DANGER
6191 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
6192 @end example
6193 @enumerate
6194 @item The $_TARGETNAME is an OpenOCD variable convention.
6195 @*@b{$_TARGETNAME} represents the last target created, the value changes
6196 each time a new target is created. Remember the parsing rules. When
6197 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
6198 the name of the target which happens to be a TARGET (object)
6199 command.
6200 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
6201 @*There are 4 examples:
6202 @enumerate
6203 @item The TCLBODY is a simple string that happens to be a proc name
6204 @item The TCLBODY is several simple commands seperated by semicolons
6205 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
6206 @item The TCLBODY is a string with variables that get expanded.
6207 @end enumerate
6208
6209 In the end, when the target event FOO occurs the TCLBODY is
6210 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
6211 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
6212
6213 Remember the parsing rules. In case #3, @{curly-braces@} mean the
6214 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
6215 and the text is evaluated. In case #4, they are replaced before the
6216 ``Target Object Command'' is executed. This occurs at the same time
6217 $_TARGETNAME is replaced. In case #4 the date will never
6218 change. @{BTW: [date] is a bad example; at this writing,
6219 Jim/OpenOCD does not have a date command@}
6220 @end enumerate
6221 @subsection Global Variables
6222 @b{Where:} You might discover this when writing your own procs @* In
6223 simple terms: Inside a PROC, if you need to access a global variable
6224 you must say so. See also ``upvar''. Example:
6225 @example
6226 proc myproc @{ @} @{
6227 set y 0 #Local variable Y
6228 global x #Global variable X
6229 puts [format "X=%d, Y=%d" $x $y]
6230 @}
6231 @end example
6232 @section Other Tcl Hacks
6233 @b{Dynamic variable creation}
6234 @example
6235 # Dynamically create a bunch of variables.
6236 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
6237 # Create var name
6238 set vn [format "BIT%d" $x]
6239 # Make it a global
6240 global $vn
6241 # Set it.
6242 set $vn [expr (1 << $x)]
6243 @}
6244 @end example
6245 @b{Dynamic proc/command creation}
6246 @example
6247 # One "X" function - 5 uart functions.
6248 foreach who @{A B C D E@}
6249 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
6250 @}
6251 @end example
6252
6253 @node Target Library
6254 @chapter Target Library
6255 @cindex Target Library
6256
6257 OpenOCD comes with a target configuration script library. These scripts can be
6258 used as-is or serve as a starting point.
6259
6260 The target library is published together with the OpenOCD executable and
6261 the path to the target library is in the OpenOCD script search path.
6262 Similarly there are example scripts for configuring the JTAG interface.
6263
6264 The command line below uses the example parport configuration script
6265 that ship with OpenOCD, then configures the str710.cfg target and
6266 finally issues the init and reset commands. The communication speed
6267 is set to 10kHz for reset and 8MHz for post reset.
6268
6269 @example
6270 openocd -f interface/parport.cfg -f target/str710.cfg \
6271 -c "init" -c "reset"
6272 @end example
6273
6274 To list the target scripts available:
6275
6276 @example
6277 $ ls /usr/local/lib/openocd/target
6278
6279 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
6280 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
6281 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
6282 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
6283 @end example
6284
6285 @include fdl.texi
6286
6287 @node OpenOCD Concept Index
6288 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
6289 @comment case issue with ``Index.html'' and ``index.html''
6290 @comment Occurs when creating ``--html --no-split'' output
6291 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
6292 @unnumbered OpenOCD Concept Index
6293
6294 @printindex cp
6295
6296 @node Command and Driver Index
6297 @unnumbered Command and Driver Index
6298 @printindex fn
6299
6300 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)