- explicitly disable monitor mode on ARM7/9 targets
[openocd.git] / src / target / embeddedice.c
1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * This program is free software; you can redistribute it and/or modify *
6 * it under the terms of the GNU General Public License as published by *
7 * the Free Software Foundation; either version 2 of the License, or *
8 * (at your option) any later version. *
9 * *
10 * This program is distributed in the hope that it will be useful, *
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
13 * GNU General Public License for more details. *
14 * *
15 * You should have received a copy of the GNU General Public License *
16 * along with this program; if not, write to the *
17 * Free Software Foundation, Inc., *
18 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
19 ***************************************************************************/
20 #ifdef HAVE_CONFIG_H
21 #include "config.h"
22 #endif
23
24 #include "embeddedice.h"
25
26 #include "armv4_5.h"
27 #include "arm7_9_common.h"
28
29 #include "log.h"
30 #include "arm_jtag.h"
31 #include "types.h"
32 #include "binarybuffer.h"
33 #include "target.h"
34 #include "register.h"
35 #include "jtag.h"
36
37 #include <stdlib.h>
38
39 bitfield_desc_t embeddedice_comms_ctrl_bitfield_desc[] =
40 {
41 {"R", 1},
42 {"W", 1},
43 {"reserved", 26},
44 {"version", 4}
45 };
46
47 int embeddedice_reg_arch_info[] =
48 {
49 0x0, 0x1, 0x4, 0x5,
50 0x8, 0x9, 0xa, 0xb, 0xc, 0xd,
51 0x10, 0x11, 0x12, 0x13, 0x14, 0x15,
52 0x2
53 };
54
55 char* embeddedice_reg_list[] =
56 {
57 "debug_ctrl",
58 "debug_status",
59
60 "comms_ctrl",
61 "comms_data",
62
63 "watch 0 addr value",
64 "watch 0 addr mask",
65 "watch 0 data value",
66 "watch 0 data mask",
67 "watch 0 control value",
68 "watch 0 control mask",
69
70 "watch 1 addr value",
71 "watch 1 addr mask",
72 "watch 1 data value",
73 "watch 1 data mask",
74 "watch 1 control value",
75 "watch 1 control mask",
76
77 "vector catch"
78 };
79
80 int embeddedice_reg_arch_type = -1;
81
82 int embeddedice_get_reg(reg_t *reg);
83 int embeddedice_set_reg(reg_t *reg, u32 value);
84 int embeddedice_set_reg_w_exec(reg_t *reg, u8 *buf);
85
86 int embeddedice_write_reg(reg_t *reg, u32 value);
87 int embeddedice_read_reg(reg_t *reg);
88
89 reg_cache_t* embeddedice_build_reg_cache(target_t *target, arm7_9_common_t *arm7_9)
90 {
91 reg_cache_t *reg_cache = malloc(sizeof(reg_cache_t));
92 reg_t *reg_list = NULL;
93 embeddedice_reg_t *arch_info = NULL;
94 arm_jtag_t *jtag_info = &arm7_9->jtag_info;
95 int num_regs;
96 int i;
97 int eice_version = 0;
98
99 /* register a register arch-type for EmbeddedICE registers only once */
100 if (embeddedice_reg_arch_type == -1)
101 embeddedice_reg_arch_type = register_reg_arch_type(embeddedice_get_reg, embeddedice_set_reg_w_exec);
102
103 if (arm7_9->has_vector_catch)
104 num_regs = 17;
105 else
106 num_regs = 16;
107
108 /* the actual registers are kept in two arrays */
109 reg_list = calloc(num_regs, sizeof(reg_t));
110 arch_info = calloc(num_regs, sizeof(embeddedice_reg_t));
111
112 /* fill in values for the reg cache */
113 reg_cache->name = "EmbeddedICE registers";
114 reg_cache->next = NULL;
115 reg_cache->reg_list = reg_list;
116 reg_cache->num_regs = num_regs;
117
118 /* set up registers */
119 for (i = 0; i < num_regs; i++)
120 {
121 reg_list[i].name = embeddedice_reg_list[i];
122 reg_list[i].size = 32;
123 reg_list[i].dirty = 0;
124 reg_list[i].valid = 0;
125 reg_list[i].bitfield_desc = NULL;
126 reg_list[i].num_bitfields = 0;
127 reg_list[i].value = calloc(1, 4);
128 reg_list[i].arch_info = &arch_info[i];
129 reg_list[i].arch_type = embeddedice_reg_arch_type;
130 arch_info[i].addr = embeddedice_reg_arch_info[i];
131 arch_info[i].jtag_info = jtag_info;
132 }
133
134 /* identify EmbeddedICE version by reading DCC control register */
135 embeddedice_read_reg(&reg_list[EICE_COMMS_CTRL]);
136 jtag_execute_queue();
137
138 eice_version = buf_get_u32(reg_list[EICE_COMMS_CTRL].value, 28, 4);
139
140 switch (eice_version)
141 {
142 case 1:
143 reg_list[EICE_DBG_CTRL].size = 3;
144 reg_list[EICE_DBG_STAT].size = 5;
145 break;
146 case 2:
147 reg_list[EICE_DBG_CTRL].size = 4;
148 reg_list[EICE_DBG_STAT].size = 5;
149 arm7_9->has_single_step = 1;
150 break;
151 case 3:
152 ERROR("EmbeddedICE version 3 detected, EmbeddedICE handling might be broken");
153 reg_list[EICE_DBG_CTRL].size = 6;
154 reg_list[EICE_DBG_STAT].size = 5;
155 arm7_9->has_single_step = 1;
156 arm7_9->has_monitor_mode = 1;
157 break;
158 case 4:
159 reg_list[EICE_DBG_CTRL].size = 6;
160 reg_list[EICE_DBG_STAT].size = 5;
161 arm7_9->has_monitor_mode = 1;
162 break;
163 case 5:
164 reg_list[EICE_DBG_CTRL].size = 6;
165 reg_list[EICE_DBG_STAT].size = 5;
166 arm7_9->has_single_step = 1;
167 arm7_9->has_monitor_mode = 1;
168 break;
169 case 6:
170 reg_list[EICE_DBG_CTRL].size = 6;
171 reg_list[EICE_DBG_STAT].size = 10;
172 arm7_9->has_monitor_mode = 1;
173 break;
174 case 7:
175 WARNING("EmbeddedICE version 7 detected, EmbeddedICE handling might be broken");
176 reg_list[EICE_DBG_CTRL].size = 6;
177 reg_list[EICE_DBG_STAT].size = 5;
178 arm7_9->has_monitor_mode = 1;
179 break;
180 default:
181 ERROR("unknown EmbeddedICE version (comms ctrl: 0x%8.8x)", buf_get_u32(reg_list[EICE_COMMS_CTRL].value, 0, 32));
182 }
183
184 /* explicitly disable monitor mode */
185 if (arm7_9->has_monitor_mode)
186 {
187 embeddedice_read_reg(&reg_list[EICE_DBG_CTRL]);
188 jtag_execute_queue();
189 buf_set_u32(reg_list[EICE_DBG_CTRL].value, 4, 1, 0);
190 embeddedice_set_reg_w_exec(&reg_list[EICE_DBG_CTRL], reg_list[EICE_DBG_CTRL].value);
191 }
192
193 return reg_cache;
194 }
195
196 int embeddedice_get_reg(reg_t *reg)
197 {
198 if (embeddedice_read_reg(reg) != ERROR_OK)
199 {
200 ERROR("BUG: error scheduling EmbeddedICE register read");
201 exit(-1);
202 }
203
204 if (jtag_execute_queue() != ERROR_OK)
205 {
206 ERROR("register read failed");
207 }
208
209 return ERROR_OK;
210 }
211
212 int embeddedice_read_reg_w_check(reg_t *reg, u8* check_value, u8* check_mask)
213 {
214 embeddedice_reg_t *ice_reg = reg->arch_info;
215 u8 reg_addr = ice_reg->addr & 0x1f;
216 scan_field_t fields[3];
217
218 DEBUG("%i", ice_reg->addr);
219
220 jtag_add_end_state(TAP_RTI);
221 arm_jtag_scann(ice_reg->jtag_info, 0x2);
222 arm_jtag_set_instr(ice_reg->jtag_info, ice_reg->jtag_info->intest_instr);
223
224 fields[0].device = ice_reg->jtag_info->chain_pos;
225 fields[0].num_bits = 32;
226 fields[0].out_value = reg->value;
227 fields[0].out_mask = NULL;
228 fields[0].in_value = NULL;
229 fields[0].in_check_value = NULL;
230 fields[0].in_check_mask = NULL;
231 fields[0].in_handler = NULL;
232 fields[0].in_handler_priv = NULL;
233
234 fields[1].device = ice_reg->jtag_info->chain_pos;
235 fields[1].num_bits = 5;
236 fields[1].out_value = malloc(1);
237 buf_set_u32(fields[1].out_value, 0, 5, reg_addr);
238 fields[1].out_mask = NULL;
239 fields[1].in_value = NULL;
240 fields[1].in_check_value = NULL;
241 fields[1].in_check_mask = NULL;
242 fields[1].in_handler = NULL;
243 fields[1].in_handler_priv = NULL;
244
245 fields[2].device = ice_reg->jtag_info->chain_pos;
246 fields[2].num_bits = 1;
247 fields[2].out_value = malloc(1);
248 buf_set_u32(fields[2].out_value, 0, 1, 0);
249 fields[2].out_mask = NULL;
250 fields[2].in_value = NULL;
251 fields[2].in_check_value = NULL;
252 fields[2].in_check_mask = NULL;
253 fields[2].in_handler = NULL;
254 fields[2].in_handler_priv = NULL;
255
256 jtag_add_dr_scan(3, fields, -1);
257
258 fields[0].in_value = reg->value;
259 fields[0].in_check_value = check_value;
260 fields[0].in_check_mask = check_mask;
261
262 /* when reading the DCC data register, leaving the address field set to
263 * EICE_COMMS_DATA would read the register twice
264 * reading the control register is safe
265 */
266 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_CTRL]);
267
268 jtag_add_dr_scan(3, fields, -1);
269
270 free(fields[1].out_value);
271 free(fields[2].out_value);
272
273 return ERROR_OK;
274 }
275
276 int embeddedice_read_reg(reg_t *reg)
277 {
278 return embeddedice_read_reg_w_check(reg, NULL, NULL);
279 }
280
281 int embeddedice_set_reg(reg_t *reg, u32 value)
282 {
283 if (embeddedice_write_reg(reg, value) != ERROR_OK)
284 {
285 ERROR("BUG: error scheduling EmbeddedICE register write");
286 exit(-1);
287 }
288
289 buf_set_u32(reg->value, 0, reg->size, value);
290 reg->valid = 1;
291 reg->dirty = 0;
292
293 return ERROR_OK;
294 }
295
296 int embeddedice_set_reg_w_exec(reg_t *reg, u8 *buf)
297 {
298 embeddedice_set_reg(reg, buf_get_u32(buf, 0, reg->size));
299
300 if (jtag_execute_queue() != ERROR_OK)
301 {
302 ERROR("register write failed");
303 exit(-1);
304 }
305 return ERROR_OK;
306 }
307
308 int embeddedice_write_reg(reg_t *reg, u32 value)
309 {
310 embeddedice_reg_t *ice_reg = reg->arch_info;
311 u8 reg_addr = ice_reg->addr & 0x1f;
312 scan_field_t fields[3];
313
314 DEBUG("%i: 0x%8.8x", ice_reg->addr, value);
315
316 jtag_add_end_state(TAP_RTI);
317 arm_jtag_scann(ice_reg->jtag_info, 0x2);
318 arm_jtag_set_instr(ice_reg->jtag_info, ice_reg->jtag_info->intest_instr);
319
320 fields[0].device = ice_reg->jtag_info->chain_pos;
321 fields[0].num_bits = 32;
322 fields[0].out_value = malloc(4);
323 buf_set_u32(fields[0].out_value, 0, 32, value);
324 fields[0].out_mask = NULL;
325 fields[0].in_value = NULL;
326 fields[0].in_check_value = NULL;
327 fields[0].in_check_mask = NULL;
328 fields[0].in_handler = NULL;
329 fields[0].in_handler_priv = NULL;
330
331 fields[1].device = ice_reg->jtag_info->chain_pos;
332 fields[1].num_bits = 5;
333 fields[1].out_value = malloc(1);
334 buf_set_u32(fields[1].out_value, 0, 5, reg_addr);
335 fields[1].out_mask = NULL;
336 fields[1].in_value = NULL;
337 fields[1].in_check_value = NULL;
338 fields[1].in_check_mask = NULL;
339 fields[1].in_handler = NULL;
340 fields[1].in_handler_priv = NULL;
341
342 fields[2].device = ice_reg->jtag_info->chain_pos;
343 fields[2].num_bits = 1;
344 fields[2].out_value = malloc(1);
345 buf_set_u32(fields[2].out_value, 0, 1, 1);
346 fields[2].out_mask = NULL;
347 fields[2].in_value = NULL;
348 fields[2].in_check_value = NULL;
349 fields[2].in_check_mask = NULL;
350 fields[2].in_handler = NULL;
351 fields[2].in_handler_priv = NULL;
352
353 jtag_add_dr_scan(3, fields, -1);
354
355 free(fields[0].out_value);
356 free(fields[1].out_value);
357 free(fields[2].out_value);
358
359 return ERROR_OK;
360 }
361
362 int embeddedice_store_reg(reg_t *reg)
363 {
364 return embeddedice_write_reg(reg, buf_get_u32(reg->value, 0, reg->size));
365 }
366

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)