Matt Hsu <matt@0xlab.org> cortex_a8_exec_opcode is writing the ARM instruction into
[openocd.git] / src / target / armv7m.h
1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2006 by Magnus Lundin *
6 * lundin@mlu.mine.nu *
7 * *
8 * Copyright (C) 2008 by Spencer Oliver *
9 * spen@spen-soft.co.uk *
10 * *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
15 * *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
20 * *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
25 ***************************************************************************/
26 #ifndef ARMV7M_COMMON_H
27 #define ARMV7M_COMMON_H
28
29 #include "arm_adi_v5.h"
30
31 /* define for enabling armv7 gdb workarounds */
32 #if 1
33 #define ARMV7_GDB_HACKS
34 #endif
35
36 enum armv7m_mode
37 {
38 ARMV7M_MODE_THREAD = 0,
39 ARMV7M_MODE_USER_THREAD = 1,
40 ARMV7M_MODE_HANDLER = 2,
41 ARMV7M_MODE_ANY = -1
42 };
43
44 extern char* armv7m_mode_strings[];
45
46 enum armv7m_regtype
47 {
48 ARMV7M_REGISTER_CORE_GP,
49 ARMV7M_REGISTER_CORE_SP,
50 ARMV7M_REGISTER_MEMMAP
51 };
52
53 extern char *armv7m_exception_string(int number);
54
55 /* offsets into armv7m core register cache */
56 enum
57 {
58 /* for convenience, the first set of indices match
59 * the Cortex-M3 DCRSR selectors
60 */
61 ARMV7M_R0,
62 ARMV7M_R1,
63 ARMV7M_R2,
64 ARMV7M_R3,
65
66 ARMV7M_R4,
67 ARMV7M_R5,
68 ARMV7M_R6,
69 ARMV7M_R7,
70
71 ARMV7M_R8,
72 ARMV7M_R9,
73 ARMV7M_R10,
74 ARMV7M_R11,
75
76 ARMV7M_R12,
77 ARMV7M_R13,
78 ARMV7M_R14,
79 ARMV7M_PC = 15,
80
81 ARMV7M_xPSR = 16,
82 ARMV7M_MSP,
83 ARMV7M_PSP,
84
85 /* this next set of indices is arbitrary */
86 ARMV7M_PRIMASK,
87 ARMV7M_BASEPRI,
88 ARMV7M_FAULTMASK,
89 ARMV7M_CONTROL,
90 };
91
92 #define ARMV7M_COMMON_MAGIC 0x2A452A45
93
94 typedef struct armv7m_common_s
95 {
96 int common_magic;
97 reg_cache_t *core_cache;
98 enum armv7m_mode core_mode;
99 int exception_number;
100 swjdp_common_t swjdp_info;
101
102
103 /* Direct processor core register read and writes */
104 int (*load_core_reg_u32)(struct target_s *target, enum armv7m_regtype type, uint32_t num, uint32_t *value);
105 int (*store_core_reg_u32)(struct target_s *target, enum armv7m_regtype type, uint32_t num, uint32_t value);
106 /* register cache to processor synchronization */
107 int (*read_core_reg)(struct target_s *target, int num);
108 int (*write_core_reg)(struct target_s *target, int num);
109
110 int (*examine_debug_reason)(target_t *target);
111 void (*pre_debug_entry)(target_t *target);
112 void (*post_debug_entry)(target_t *target);
113
114 void (*pre_restore_context)(target_t *target);
115 void (*post_restore_context)(target_t *target);
116
117 void *arch_info;
118 } armv7m_common_t;
119
120 typedef struct armv7m_algorithm_s
121 {
122 int common_magic;
123
124 enum armv7m_mode core_mode;
125 } armv7m_algorithm_t;
126
127 typedef struct armv7m_core_reg_s
128 {
129 uint32_t num;
130 enum armv7m_regtype type;
131 target_t *target;
132 armv7m_common_t *armv7m_common;
133 } armv7m_core_reg_t;
134
135 extern reg_cache_t *armv7m_build_reg_cache(target_t *target);
136 extern enum armv7m_mode armv7m_number_to_mode(int number);
137 extern int armv7m_mode_to_number(enum armv7m_mode mode);
138
139 extern int armv7m_arch_state(struct target_s *target);
140 extern int armv7m_get_gdb_reg_list(target_t *target, reg_t **reg_list[], int *reg_list_size);
141
142 extern int armv7m_register_commands(struct command_context_s *cmd_ctx);
143 extern int armv7m_init_arch_info(target_t *target, armv7m_common_t *armv7m);
144
145 extern int armv7m_run_algorithm(struct target_s *target, int num_mem_params, mem_param_t *mem_params, int num_reg_params, reg_param_t *reg_params, uint32_t entry_point, uint32_t exit_point, int timeout_ms, void *arch_info);
146
147 extern int armv7m_invalidate_core_regs(target_t *target);
148
149 extern int armv7m_restore_context(target_t *target);
150
151 extern int armv7m_checksum_memory(struct target_s *target, uint32_t address, uint32_t count, uint32_t* checksum);
152 extern int armv7m_blank_check_memory(struct target_s *target, uint32_t address, uint32_t count, uint32_t* blank);
153
154 /* Thumb mode instructions
155 */
156
157 /* Move to Register from Special Register (Thumb mode) 32 bit Thumb2 instruction
158 * Rd: destination register
159 * SYSm: source special register
160 */
161 #define ARMV7M_T_MRS(Rd, SYSm) ((0xF3EF) | ((0x8000 | (Rd << 8) | SYSm) << 16))
162
163 /* Move from Register from Special Register (Thumb mode) 32 bit Thumb2 instruction
164 * Rd: source register
165 * SYSm: destination special register
166 */
167 #define ARMV7M_T_MSR(SYSm, Rn) ((0xF380 | (Rn << 8)) | ((0x8800 | SYSm) << 16))
168
169 /* Change Processor State. The instruction modifies the PRIMASK and FAULTMASK
170 * special-purpose register values (Thumb mode) 16 bit Thumb2 instruction
171 * Rd: source register
172 * IF:
173 */
174 #define I_FLAG 2
175 #define F_FLAG 1
176 #define ARMV7M_T_CPSID(IF) ((0xB660 | (1 << 8) | (IF&0x3)) | ((0xB660 | (1 << 8) | (IF&0x3)) << 16))
177 #define ARMV7M_T_CPSIE(IF) ((0xB660 | (0 << 8) | (IF&0x3)) | ((0xB660 | (0 << 8) | (IF&0x3)) << 16))
178
179 /* Breakpoint (Thumb mode) v5 onwards
180 * Im: immediate value used by debugger
181 */
182 #define ARMV7M_T_BKPT(Im) ((0xBE00 | Im) | ((0xBE00 | Im) << 16))
183
184 /* Store register (Thumb mode)
185 * Rd: source register
186 * Rn: base register
187 */
188 #define ARMV7M_T_STR(Rd, Rn) ((0x6000 | Rd | (Rn << 3)) | ((0x6000 | Rd | (Rn << 3)) << 16))
189
190 /* Load register (Thumb state)
191 * Rd: destination register
192 * Rn: base register
193 */
194 #define ARMV7M_T_LDR(Rd, Rn) ((0x6800 | (Rn << 3) | Rd) | ((0x6800 | (Rn << 3) | Rd) << 16))
195
196 /* Load multiple (Thumb state)
197 * Rn: base register
198 * List: for each bit in list: store register
199 */
200 #define ARMV7M_T_LDMIA(Rn, List) ((0xc800 | (Rn << 8) | List) | ((0xc800 | (Rn << 8) | List) << 16))
201
202 /* Load register with PC relative addressing
203 * Rd: register to load
204 */
205 #define ARMV7M_T_LDR_PCREL(Rd) ((0x4800 | (Rd << 8)) | ((0x4800 | (Rd << 8)) << 16))
206
207 /* Move hi register (Thumb mode)
208 * Rd: destination register
209 * Rm: source register
210 */
211 #define ARMV7M_T_MOV(Rd, Rm) ((0x4600 | (Rd & 0x7) | ((Rd & 0x8) << 4) | ((Rm & 0x7) << 3) | ((Rm & 0x8) << 3)) | ((0x4600 | (Rd & 0x7) | ((Rd & 0x8) << 4) | ((Rm & 0x7) << 3) | ((Rm & 0x8) << 3)) << 16))
212
213 /* No operation (Thumb mode)
214 */
215 #define ARMV7M_T_NOP (0x46c0 | (0x46c0 << 16))
216
217 /* Move immediate to register (Thumb state)
218 * Rd: destination register
219 * Im: 8-bit immediate value
220 */
221 #define ARMV7M_T_MOV_IM(Rd, Im) ((0x2000 | (Rd << 8) | Im) | ((0x2000 | (Rd << 8) | Im) << 16))
222
223 /* Branch and Exchange
224 * Rm: register containing branch target
225 */
226 #define ARMV7M_T_BX(Rm) ((0x4700 | (Rm << 3)) | ((0x4700 | (Rm << 3)) << 16))
227
228 /* Branch (Thumb state)
229 * Imm: Branch target
230 */
231 #define ARMV7M_T_B(Imm) ((0xe000 | Imm) | ((0xe000 | Imm) << 16))
232
233 #endif /* ARMV7M_H */

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)